

Welcome to E-XFL.COM

Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

**Embedded - System On Chip (SoC)** refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

#### What are Embedded - System On Chip (SoC)?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

#### Details

E·XFI

| Product Status          | Obsolete                                                        |
|-------------------------|-----------------------------------------------------------------|
| Architecture            | MCU, FPGA                                                       |
| Core Processor          | ARM® Cortex®-M3                                                 |
| Flash Size              | 128KB                                                           |
| RAM Size                | 16KB                                                            |
| Peripherals             | DMA, POR, WDT                                                   |
| Connectivity            | EBI/EMI, I <sup>2</sup> C, SPI, UART/USART                      |
| Speed                   | 80MHz                                                           |
| Primary Attributes      | ProASIC®3 FPGA, 60K Gates, 1536D-Flip-Flops                     |
| Operating Temperature   | 0°C ~ 85°C (TJ)                                                 |
| Package / Case          | 256-LBGA                                                        |
| Supplier Device Package | 256-FPBGA (17x17)                                               |
| Purchase URL            | https://www.e-xfl.com/product-detail/microsemi/a2f060m3e-fgg256 |
|                         |                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



SmartFusion DC and Switching Characteristics

### Theta-JA

Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) is determined under standard conditions specified by JEDEC (JESD-51), but it has little relevance in actual performance of the product. It should be used with caution but is useful for comparing the thermal performance of one package to another.

A sample calculation showing the maximum power dissipation allowed for the A2F200-FG484 package under forced convection of 1.0 m/s and 75°C ambient temperature is as follows:

Maximum Power Allowed = 
$$\frac{T_{J(MAX)} - T_{A(MAX)}}{\theta_{JA}}$$

EQ 4

where

 $\theta_{JA}$  = 19.00°C/W (taken from Table 2-6 on page 2-7).

 $T_A = 75.00^{\circ}C$ 

Maximum Power Allowed =  $\frac{100.00^{\circ}C - 75.00^{\circ}C}{19.00^{\circ}C/W} = 1.3 W$ 

EQ 5

The power consumption of a device can be calculated using the Microsemi SoC Products Group power calculator. The device's power consumption must be lower than the calculated maximum power dissipation by the package. If the power consumption is higher than the device's maximum allowable power dissipation, a heat sink can be attached on top of the case, or the airflow inside the system must be increased.

#### Theta-JB

Junction-to-board thermal resistance ( $\theta_{JB}$ ) measures the ability of the package to dissipate heat from the surface of the chip to the PCB. As defined by the JEDEC (JESD-51) standard, the thermal resistance from junction to board uses an isothermal ring cold plate zone concept. The ring cold plate is simply a means to generate an isothermal boundary condition at the perimeter. The cold plate is mounted on a JEDEC standard board with a minimum distance of 5.0 mm away from the package edge.

### Theta-JC

Junction-to-case thermal resistance ( $\theta_{JC}$ ) measures the ability of a device to dissipate heat from the surface of the chip to the top or bottom surface of the package. It is applicable for packages used with external heat sinks. Constant temperature is applied to the surface in consideration and acts as a boundary condition. This only applies to situations where all or nearly all of the heat is dissipated through the surface in consideration.

### Calculation for Heat Sink

For example, in a design implemented in an A2F200-FG484 package with 2.5 m/s airflow, the power consumption value using the power calculator is 3.00 W. The user-dependent  $T_a$  and  $T_j$  are given as follows:

 $T_J = 100.00^{\circ}C$  $T_{\Delta} = 70.00^{\circ}C$ 

From the datasheet:

 $\theta_{JA} = 17.00^{\circ}C/W$  $\theta_{JC} = 8.28^{\circ}C/W$ 

#### Table 2-28 • I/O Output Buffer Maximum Resistances<sup>1</sup> Applicable to MSS I/O Banks

| Standard                   | Drive Strength | R <sub>PULL-DOWN</sub><br>(Ω) <sup>2</sup> | R <sub>PULL-UP</sub><br>(Ω) <sup>3</sup> |
|----------------------------|----------------|--------------------------------------------|------------------------------------------|
| 3.3 V LVTTL / 3.3 V LVCMOS | 8mA            | 50                                         | 150                                      |
| 2.5 V LVCMOS               | 8 mA           | 50                                         | 100                                      |
| 1.8 V LVCMOS               | 4 mA           | 100                                        | 112                                      |
| 1.5 V LVCMOS               | 2 mA           | 200                                        | 224                                      |

Notes:

 These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on VCCxxxxIOBx, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the Microsemi SoC Products Group website.

- 2. R<sub>(PULL-DOWN-MAX)</sub> = (V<sub>OLspec</sub>) / I<sub>OLspec</sub>
- 3. R<sub>(PULL-UP-MAX)</sub> = (V<sub>CCImax</sub> V<sub>OHspec</sub>) / I<sub>OHspec</sub>

# Table 2-29 • I/O Weak Pull-Up/Pull-Down Resistances Minimum and Maximum Weak Pull-Up/Pull-Down Resistance Values

|             | R <sub>(WEAK</sub> | PULL-UP) <sup>1</sup><br>ລ) | $R_{(WEAK PULL-DOWN)}^{2}$ |       |  |
|-------------|--------------------|-----------------------------|----------------------------|-------|--|
| VCCxxxxlOBx | Min.               | Max.                        | Min.                       | Max.  |  |
| 3.3 V       | 10 k               | 45 k                        | 10 k                       | 45 k  |  |
| 2.5 V       | 11 k               | 55 k                        | 12 k                       | 74 k  |  |
| 1.8 V       | 18 k               | 70 k                        | 17 k                       | 110 k |  |
| 1.5 V       | 19 k               | 90 k                        | 19 k                       | 140 k |  |

Notes:

1. R<sub>(WEAK PULL-UP-MAX)</sub> = (VCCImax – VOHspec) / I<sub>(WEAK PULL-UP-MIN)</sub>

2. R<sub>(WEAK PULL-DOWN-MAX)</sub> = (VOLspec) / I<sub>(WEAK PULL-DOWN-MIN)</sub>



SmartFusion DC and Switching Characteristics

#### Table 2-30 • I/O Short Currents I<sub>OSH</sub>/I<sub>OSL</sub> Applicable to FPGA I/O Banks

|                            | Drive Strength              | I <sub>OSL</sub> (mA) <sup>*</sup> | I <sub>OSH</sub> (mA) <sup>*</sup> |
|----------------------------|-----------------------------|------------------------------------|------------------------------------|
| 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA                        | 27                                 | 25                                 |
|                            | 4 mA                        | 27                                 | 25                                 |
|                            | 6 mA                        | 54                                 | 51                                 |
|                            | 8 mA                        | 54                                 | 51                                 |
|                            | 12 mA                       | 109                                | 103                                |
|                            | 16 mA                       | 127                                | 132                                |
|                            | 24 mA                       | 181                                | 268                                |
| 2.5 V LVCMOS               | 2 mA                        | 18                                 | 16                                 |
|                            | 4 mA                        | 18                                 | 16                                 |
|                            | 6 mA                        | 37                                 | 32                                 |
|                            | 8 mA                        | 37                                 | 32                                 |
|                            | 12 mA                       | 74                                 | 65                                 |
|                            | 16 mA                       | 87                                 | 83                                 |
|                            | 24 mA                       | 124                                | 169                                |
| 1.8 V LVCMOS               | 2 mA                        | 11                                 | 9                                  |
|                            | 4 mA                        | 22                                 | 17                                 |
|                            | 6 mA                        | 44                                 | 35                                 |
|                            | 8 mA                        | 51                                 | 45                                 |
|                            | 12 mA                       | 74                                 | 91                                 |
|                            | 16 mA                       | 74                                 | 91                                 |
| 1.5 V LVCMOS               | 2 mA                        | 16                                 | 13                                 |
|                            | 4 mA                        | 33                                 | 25                                 |
|                            | 6 mA                        | 39                                 | 32                                 |
|                            | 8 mA                        | 55                                 | 66                                 |
|                            | 12 mA                       | 55                                 | 66                                 |
| 3.3 V PCI/PCI-X            | Per PCI/PCI-X specification | 109                                | 103                                |

*Note:*  $^{*}T_{J} = 85^{\circ}C.$ 

#### Table 2-31 • I/O Short Currents I<sub>OSH</sub>/I<sub>OSL</sub> Applicable to MSS I/O Banks

|                            | Drive Strength | l <sub>OSL</sub> (mA)* | I <sub>OSH</sub> (mA)* |
|----------------------------|----------------|------------------------|------------------------|
| 3.3 V LVTTL / 3.3 V LVCMOS | 8 mA           | 54                     | 51                     |
| 2.5 V LVCMOS               | 8 mA           | 37                     | 32                     |
| 1.8 V LVCMOS               | 4 mA           | 22                     | 17                     |
| 1.5 V LVCMOS               | 2 mA           | 16                     | 13                     |

*Note:*  $^{*}T_{J} = 85^{\circ}C$ 

# 🌜 Microsemi.

SmartFusion DC and Switching Characteristics

## 1.8 V LVCMOS

Low-voltage CMOS for 1.8 V is an extension of the LVCMOS standard (JESD8-5) used for generalpurpose 1.8 V applications. It uses a 1.8 V input buffer and a push-pull output buffer.

#### Table 2-47 • Minimum and Maximum DC Input and Output Levels

| 1.8 V<br>LVCMOS   |           | VIL                   | VIH                   |           | VOL       | VOH                   | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub>        | I <sub>OSH</sub>        | Ι <sub>ΙL</sub> | I <sub>IH</sub> |
|-------------------|-----------|-----------------------|-----------------------|-----------|-----------|-----------------------|-----------------|-----------------|-------------------------|-------------------------|-----------------|-----------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V             | Min.<br>V             | Max.<br>V | Max.<br>V | Min.<br>V             | mA              | mA              | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA²             | μA²             |
| 2 mA              | -0.3      | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9       | 0.45      | VCCxxxxIOBx<br>- 0.45 | 2               | 2               | 11                      | 9                       | 15              | 15              |
| 4 mA              | -0.3      | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9       | 0.45      | VCCxxxxIOBx<br>- 0.45 | 4               | 4               | 22                      | 17                      | 15              | 15              |
| 6 mA              | -0.3      | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9       | 0.45      | VCCxxxxIOBx<br>- 0.45 | 6               | 6               | 44                      | 35                      | 15              | 15              |
| 8 mA              | -0.3      | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9       | 0.45      | VCCxxxxIOBx<br>- 0.45 | 8               | 8               | 51                      | 45                      | 15              | 15              |
| 12 mA             | -0.3      | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9       | 0.45      | VCCxxxxIOBx<br>- 0.45 | 12              | 12              | 74                      | 91                      | 15              | 15              |
| 16 mA             | -0.3      | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9       | 0.45      | VCCxxxxIOBx<br>- 0.45 | 16              | 16              | 74                      | 91                      | 15              | 15              |

#### Applicable to FPGA I/O Banks

Notes:

1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

2. Currents are measured at 85°C junction temperature.

3. Software default selection highlighted in gray.

#### Table 2-48 • Minimum and Maximum DC Input and Output Levels Applicable to MSS I/O Banks

| 1.8 V<br>LVCMOS   |           | VIL                   | VIH                   |           | VOL       | VOH                   | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub>        | I <sub>OSH</sub>        | IIL | I <sub>IH</sub> |
|-------------------|-----------|-----------------------|-----------------------|-----------|-----------|-----------------------|-----------------|-----------------|-------------------------|-------------------------|-----|-----------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V             | Min.<br>V             | Max.<br>V | Max.<br>V | Min.<br>V             | mA              | mA              | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA² | μA²             |
| 4 mA              | -0.3      | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 3.6       | 0.45      | VCCxxxxIOBx<br>- 0.45 | 4               | 4               | 22                      | 17                      | 15  | 15              |

Notes:

1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

2. Currents are measured at 85°C junction temperature.

3. Software default selection highlighted in gray.





#### Table 2-49 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | V <sub>REF</sub> (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|-----------------------------|------------------------|
| 0             | 1.8            | 0.9                  | -                           | 35                     |

\* Measuring point = V<sub>trip.</sub> See Table 2-22 on page 2-24 for a complete table of trip points.

SmartFusion DC and Switching Characteristics



Figure 2-24 • Timing Model and Waveforms

## **Timing Characteristics**

#### Table 2-87 • RAM4K9

#### Worst Commercial-Case Conditions: T<sub>J</sub> = 85°C, Worst-Case VCC = 1.425 V

| Parameter             | Description                                                                                                         | -1   | Std. | Units |
|-----------------------|---------------------------------------------------------------------------------------------------------------------|------|------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                  | 0.25 | 0.30 | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                   | 0.00 | 0.00 | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                 | 0.15 | 0.17 | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                  | 0.10 | 0.12 | ns    |
| t <sub>BKS</sub>      | BLK setup time                                                                                                      | 0.24 | 0.28 | ns    |
| t <sub>BKH</sub>      | BLK hold time                                                                                                       | 0.02 | 0.02 | ns    |
| t <sub>DS</sub>       | Input data (DIN) setup time                                                                                         | 0.19 | 0.22 | ns    |
| t <sub>DH</sub>       | Input data (DIN) hold time                                                                                          | 0.00 | 0.00 | ns    |
| t <sub>CKQ1</sub>     | Clock High to new data valid on DOUT (output retained, WMODE = 0)                                                   | 1.81 | 2.18 | ns    |
|                       | Clock High to new data valid on DOUT (flow-through, WMODE = 1)                                                      | 2.39 | 2.87 | ns    |
| t <sub>CKQ2</sub>     | Clock High to new data valid on DOUT (pipelined)                                                                    | 0.91 | 1.09 | ns    |
| t <sub>C2CWWH</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address—applicable to rising edge         | 0.23 | 0.26 | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—applicable to opening edge  | 0.34 | 0.38 | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address— applicable to opening edge | 0.37 | 0.42 | ns    |
| t <sub>RSTBQ</sub>    | RESET Low to data out Low on DOUT (flow-through)                                                                    | 0.94 | 1.12 | ns    |
|                       | RESET Low to Data Out Low on DOUT (pipelined)                                                                       | 0.94 | 1.12 | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                       | 0.29 | 0.35 | ns    |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                      | 1.52 | 1.83 | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                           | 0.22 | 0.22 | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                    | 3.28 | 3.28 | ns    |
| F <sub>MAX</sub>      | Maximum clock frequency                                                                                             | 305  | 305  | MHz   |

Notes:

1. For more information, refer to the Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs application note.

2. For the derating values at specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-9 for derating values.

## FIFO



Figure 2-35 • FIFO Model

# **SmartFusion Ecosystem**

The Microsemi SoC Products Group has a long history of supplying comprehensive FPGA development tools and recognizes the benefit of partnering with industry leaders to deliver the optimum usability and productivity to customers. Taking the same approach with processor development, Microsemi has partnered with key industry leaders in the microcontroller space to provide the robust SmartFusion ecosystem.

Microsemi is partnering with Keil and IAR to provide Software IDE support to SmartFusion system designers. The result is a robust solution that can be easily adopted by developers who are already doing embedded design. The learning path is straightforward for FPGA designers.

Support for the SoC Products Group device and ecosystem resources is represented in Figure 3-3.



Figure 3-3 • SmartFusion Ecosystem

Figure 3-3 shows the SmartFusion stack with examples of drivers, RTOS, and middleware from Microsemi and partners. By leveraging the SmartFusion stack, designers can decide at which level to add their own customization to their design, thus speeding time to market and reducing overhead in the design.

## ARM

Because an ARM processor was chosen for SmartFusion cSoCs, Microsemi's customers can benefit from the extensive ARM ecosystem. By building on Microsemi supplied hardware abstraction layer (HAL) and drivers, third party vendors can easily port RTOS and middleware for the SmartFusion cSoC.

- ARM Cortex-M Series Processors
- ARM Cortex-M3 Processor Resource
- ARM Cortex-M3 Technical Reference Manual
- ARM Cortex-M3 Processor Software Development for ARM7TDMI Processor Programmers
   White Paper

Emcraft Systems provides porting of the open-source U-boot firmware and uClinux<sup>™</sup> kernel to the SmartFusion cSoC, a Linux<sup>®</sup>-based cross-development framework, and other complementary components. Combined with the release of its A2F-Linux Evaluation Kit, this provides a low-cost platform for evaluation and development of Linux (uClinux) on the Cortex-M3 CPU core of the Microsemi SmartFusion cSoC.

• Emcraft Linux on Microsemi's SmartFusion cSoC

Keil offers the RTX Real-Time Kernel as a royalty-free, deterministic RTOS designed for ARM and Cortex-M devices. It allows you to create programs that simultaneously perform multiple functions and helps to create applications which are better structured and more easily maintained.

- The RTX Real-Time Kernel is included with MDK-ARM. Download the Evaluation version of Keil MDK-ARM.
- RTX source code is available as part of Keil/ARM Real-Time Library (RL-ARM), a group of tightlycoupled libraries designed to solve the real-time and communication challenges of embedded systems based on ARM-powered microcontroller devices. The RL-ARM library now supports SmartFusion cSoCs and designers with additional key features listed in the "Middleware" section on page 3-5.

Micrium supports SmartFusion cSoCs with the company's flagship  $\mu$ C/OS family, recognized for a variety of features and benefits, including unparalleled reliability, performance, dependability, impeccable source code and vast documentation. Micrium supports the following products for SmartFusion cSoCs and continues to work with Microsemi on additional projects.

- SmartFusion Quickstart Guide for Micrium µC/OS-III Examples
- Design Files

µC/OS-III™, Micrium's newest RTOS, is designed to save time on your next embedded project and puts greater control of the software in your hands.

RoweBots provides an ultra tiny Linux-compatible RTOS called Unison for SmartFusion. Unison consists of a set of modular software components, which, like Linux, are either free or commercially licensed. Unison offers POSIX<sup>®</sup> and Linux compatibility with hard real-time performance, complete I/O modules and an easily understood environment for device driver programming. Seamless integration with FPGA and analog features are fast and easy.

- Unison V4-based products include a free Unison V4 Linux and POSIX-compatible kernel with serial I/O, file system, six demonstration programs, upgraded documentation and source code for Unison V4, and free (for non-commercial use) Unison V4 TCP/IP server. Commercial license upgrade is available for Unison V4 TCP/IP server with three demonstration programs, DHCP client and source code.
- Unison V5-based products include commercial Unison V5 Linux- and POSIX-compatible kernel with serial I/O, file system, extensive feature set, full documentation, source code and more than 20 demonstration programs, Unison V5 TCP/IPv4 with extended feature set, sockets interface, multiple network interfaces, PPP support, DHCP client, documentation, source code and six demonstration programs, and multiple other features.

# Middleware

Microsemi has ported both uIP and IwIP for Ethernet support as well as including TFTP file service.

- SmartFusion Webserver Demo Using uIP and FreeRTOS
- SmartFusion: Running Webserver, TFTP on IwIP TCP/IP Stack Application Note

The Keil/ARM Real-Time Library (RL-ARM)<sup>1</sup>, in addition to RTX source, includes the following:

 RL-TCPnet (TCP/IP) – The Keil RL-TCPnet library, supporting full TCP/IP and UDP protocols, is a full networking suite specifically written for small ARM and Cortex-M processor-based microcontrollers. TCPnet is now ported to and supports SmartFusion Cortex-M3. It is highly optimized, has a small code footprint, and gives excellent performance, providing a wide range of application level protocols and examples such as FTP, SNMP, SOAP and AJAX. An HTTP server example of TCPnet working in a SmartFusion design is available.

<sup>1.</sup> The CAN and USB functions within RL-ARM are not supported for SmartFusion cSoC.



 Flash File System (RL-Flash) allows your embedded applications to create, save, read, and modify files in standard storage devices such as ROM, RAM, or FlashROM, using a standard serial peripheral interface (SPI). Many ARM-based microcontrollers have a practical requirement for a standard file system. With RL-FlashFS you can implement new features in embedded applications such as data logging, storing program state during standby modes, or storing firmware upgrades.

Micrium, in addition to  $\mu C/OS-III^{(R)}$ , offers the following support for SmartFusion cSoC:

- µC/TCP-IP<sup>™</sup> is a compact, reliable, and high-performance stack built from the ground up by Micrium and has the quality, scalability, and reliability that translates into a rapid configuration of network options, remarkable ease-of-use, and rapid time-to-market.
- µC/Probe<sup>™</sup> is one of the most useful tools in embedded systems design and puts you in the driver's seat, allowing you to take charge of virtually any variable, memory location, and I/O port in your embedded product, while your system is running.

# References

## **PCB** Files

A2F500 SmartFusion Development Kit PCB Files http://www.microsemi.com/index.php?option=com\_docman&task=doc\_download&gid=130770 A2F200 SmartFusion Development Kit PCB Files http://www.microsemi.com/index.php?option=com\_docman&task=doc\_download&gid=130773

## **Application Notes**

SmartFusion cSoC Board Design Guidelines http://www.microsemi.com/index.php?option=com\_docman&task=doc\_download&gid=129815

# 4 – SmartFusion Programming

SmartFusion cSoCs have three separate flash areas that can be programmed:

- 1. The FPGA fabric
- 2. The embedded nonvolatile memories (eNVMs)
- 3. The embedded flash ROM (eFROM)

There are essentially three methodologies for programming these areas:

- 1. In-system programming (ISP)
- 2. In-application programming (IAP)
  - a. A2F060 and A2F500: The FPGA fabric, eNVM, and eFROM
  - b. A2F200: Only the FPGA fabric and the eNVM
- 3. Pre-programming (non-ISP)

Programming, whether ISP or IAP methodologies are employed, can be done in two ways:

- 1. Securely using the on chip AES decryption logic
- 2. In plain text

# **In-System Programming**

In-System Programming is performed with the aid of external JTAG programming hardware. Table 4-1 describes the JTAG programming hardware that will program a SmartFusion cSoC and Table 4-2 defines the JTAG pins that provide the interface for the programming hardware.

#### Table 4-1 • Supported JTAG Programming Hardware

| Dongle      | Source             | JTAG | SWD <sup>1</sup> | SWV <sup>2</sup> | Program<br>FPGA  | Program<br>eFROM | Program<br>eNVM |
|-------------|--------------------|------|------------------|------------------|------------------|------------------|-----------------|
| FlashPro3/4 | SoC Products Group | Yes  | No               | No               | Yes              | Yes              | Yes             |
| ULINK Pro   | Keil               | Yes  | Yes              | Yes              | Yes <sup>3</sup> | Yes <sup>3</sup> | Yes             |
| ULINK2      | Keil               | Yes  | Yes              | Yes              | Yes <sup>3</sup> | Yes <sup>3</sup> | Yes             |
| IAR J-Link  | IAR                | Yes  | Yes              | Yes              | Yes <sup>3</sup> | Yes <sup>3</sup> | Yes             |

Notes:

- 1. SWD = ARM Serial Wire Debug
- 2. SWV = ARM Serial Wire Viewer
- 3. Planned support

#### Table 4-2 • JTAG Pin Descriptions

| Pin Name | Description                                                       |
|----------|-------------------------------------------------------------------|
| JTAGSEL  | ARM Cortex-M3 or FPGA test access port (TAP) controller selection |
| TRSTB    | Test reset bar                                                    |
| ТСК      | Test clock                                                        |
| TMS      | Test mode select                                                  |
| TDI      | Test data input                                                   |
| TDO      | Test data output                                                  |



Pin Descriptions

| Name        | Туре   | Description                                                                                                                                                                                                                                                                                                                                           |
|-------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC15A      | Supply | Clean analog 1.5 V supply to the analog circuitry. Always power this pin.                                                                                                                                                                                                                                                                             |
| VCC15ADC0   | Supply | Analog 1.5 V supply to the first ADC. Always power this pin.                                                                                                                                                                                                                                                                                          |
| VCC15ADC1   | Supply | Analog 1.5 V supply to the second ADC. Always power this pin.                                                                                                                                                                                                                                                                                         |
| VCC15ADC2   | Supply | Analog 1.5 V supply to the third ADC. Always power this pin.                                                                                                                                                                                                                                                                                          |
| VCC33A      | Supply | Clean 3.3 V analog supply to the analog circuitry. VCC33A is also used to feed the 1.5 V voltage regulator for designs that do not provide an external supply to VCC. Refer to the Voltage Regulator (VR), Power Supply Monitor (PSM), and Power Modes section in the <i>SmartFusion Microcontroller Subsystem User's Guide</i> for more information. |
| VCC33ADC0   | Supply | Analog 3.3 V supply to the first ADC. If unused, Microsemi recommends connecting this pin to a 3.3 V supply. <sup>1</sup>                                                                                                                                                                                                                             |
| VCC33ADC1   | Supply | Analog 3.3 V supply to the second ADC. If unused, Microsemi recommends connecting this pin to a 3.3 V supply. <sup>1</sup>                                                                                                                                                                                                                            |
| VCC33ADC2   | Supply | Analog 3.3 V supply to the third ADC. If unused, Microsemi recommends connecting this pin to a 3.3 V supply. <sup>1</sup>                                                                                                                                                                                                                             |
| VCC33AP     | Supply | Analog clean 3.3 V supply to the charge pump. To avoid high current draw, VCC33AP should be powered up simultaneously with or after VCC33A. Can be pulled down if unused. <sup>1</sup>                                                                                                                                                                |
| VCC33N      | Supply | $-3.3$ V output from the voltage converter. A 2.2 $\mu$ F capacitor must be connected from this pin to GND. Analog charge pump capacitors are not needed if none of the analog SCB features are used and none of the SDDs are used. In that case it should be left unconnected.                                                                       |
| VCC33SDD0   | Supply | Analog 3.3 V supply to the first sigma-delta DAC                                                                                                                                                                                                                                                                                                      |
| VCC33SDD1   | Supply | Common analog 3.3 V supply to the second and third sigma-delta DACs                                                                                                                                                                                                                                                                                   |
| VCCENVM     | Supply | Digital 1.5 V power supply to the embedded nonvolatile memory blocks. To avoid high current draw, VCC should be powered up before or simultaneously with VCCENVM.                                                                                                                                                                                     |
| VCCESRAM    | Supply | Digital 1.5 V power supply to the embedded SRAM blocks. Available only on the 208PQFP package. It should be connected to VCC (in other packages, it is internally connected to VCC).                                                                                                                                                                  |
| VCCFPGAIOB0 | Supply | Digital supply to the FPGA fabric I/O bank 0 (north FPGA I/O bank) for the output buffers and I/O logic.                                                                                                                                                                                                                                              |
|             |        | Each bank can have a separate VCCFPGAIO connection. All I/Os in a bank will run off the same VCCFPGAIO supply. VCCFPGAIO can be 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VCCFPGAIO pins tied to GND.                                                                                          |
| VCCFPGAIOB1 | Supply | Digital supply to the FPGA fabric I/O bank 1 (east FPGA I/O bank) for the output buffers and I/O logic.                                                                                                                                                                                                                                               |
|             |        | Each bank can have a separate VCCFPGAIO connection. All I/Os in a bank will run off the same VCCFPGAIO supply. VCCFPGAIO can be 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VCCFPGAIO pins tied to GND.                                                                                          |

Notes:

1. The following 3.3 V supplies should be connected together while following proper noise filtering practices: VCC33A, VCC33ADCx, VCC33ADCx, VCC33SDDx, VCCMAINXTAL, and VCCLPXTAL.

2. The following 1.5 V supplies should be connected together while following proper noise filtering practices: VCC, VCC15A, and VCC15ADCx.

3. For more details on VCCPLLx capacitor recommendations, refer to the application note AC359, SmartFusion cSoC Board Design Guidelines, the "PLL Power Supply Decoupling Scheme" section.



Pin Descriptions

| Name  | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VJTAG | Supply | Digital supply to the JTAG controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |        | SmartFusion cSoCs have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned to be used, the $V_{JTAG}$ pin together with the TRSTB pin could be tied to GND. Note that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a SmartFusion cSoC is in a JTAG chain of interconnected boards and it is desired to power down the board containing the device, this can be done provided both VJTAG and VCC to the device remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode. See "JTAG Pins" section on page 5-10. |
| VPP   | Supply | Digital programming circuitry supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |        | SmartFusion cSoCs support single-voltage in-system programming (ISP) of the configuration flash, embedded FlashROM (eFROM), and embedded nonvolatile memory (eNVM).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|       |        | For programming, VPP should be in the 3.3 V $\pm$ 5% range. During normal device operation, VPP can be left floating or can be tied to any voltage between 0 V and 3.6 V. When the VPP pin is tied to ground, it shuts off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry. For proper programming, 0.01µF, and 0.1µF to 1µF capacitors, (both rated at 16 V) are to be connected in parallel across VPP and GND, and positioned as close to the FPGA pins as possible.                                                                                                                                                                                                                                                                                                                                            |

Notes:

1. The following 3.3 V supplies should be connected together while following proper noise filtering practices: VCC33A, VCC33ADCx, VCC33ADCx, VCC33SDDx, VCCMAINXTAL, and VCCLPXTAL.

2. The following 1.5 V supplies should be connected together while following proper noise filtering practices: VCC, VCC15A, and VCC15ADCx.

3. For more details on VCCPLLx capacitor recommendations, refer to the application note AC359, SmartFusion cSoC Board Design Guidelines, the "PLL Power Supply Decoupling Scheme" section.

# **User-Defined Supply Pins**

| Name     | Туре  | Polarity/<br>Bus Size | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VAREF0   | Input | 1                     | Analog reference voltage for first ADC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |       |                       | The SmartFusion cSoC can be configured to generate a 2.56 V internal reference that can be used by the ADC. While using the internal reference, the reference voltage is output on the VAREFOUT pin for use as a system reference. If a different reference voltage is required, it can be supplied by an external source and applied to this pin. The valid range of values that can be supplied to the ADC is 1.0 V to 3.3 V. When VAREF0 is internally generated, a bypass capacitor must be connected from this pin to ground. The value of the bypass capacitor should be between 3.3 $\mu$ F and 22 $\mu$ F, which is based on the needs of the individual designs. The choice of the capacitor value has an impact on the settling time it takes the VAREF0 signal to reach the required specification of 2.56 V to initiate valid conversions by the ADC. If the lower capacitor value is chosen, the settling time required for VAREF0 to achieve 2.56 V will be shorter than when selecting the larger capacitor value. The above range of capacitor values supports the accuracy specification of the ADC, which is detailed in the datasheet. Designers choosing the smaller capacitor value will not obtain as much margin in the accuracy as that achieved with a larger capacitor. Designers choosing to use an external VAREF0 pin before initiating conversions by the ADC. To use the internal voltage for more information. The SoC Products Group recommends customers use 10 $\mu$ F as the value of the bypass capacitor. Designers choosing to use an external VAREF0 pin before initiating conversions by the ADC. To use the internal voltage for enerce, the VAREF0UT pin must be connected to the appropriate ADC VAREF1 only, if ADC0 alone is used. VAREFOUT can be connected to VAREF2 only, if ADC2 alone is used. VAREFOUT can be connected to VAREF2 only, if ADC2 alone is used. VAREFOUT can be connected to VAREF1 and VAREF2 together, if ADC0, ADC1, and ADC2 all are used. |
| VAREF1   | Input | 1                     | Analog reference voltage for second ADC<br>See "VAREF0" above for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VAREF2   | Input | 1                     | Analog reference voltage for third ADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |       |                       | See "VAREF0" above for more.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VAREFOUT | Out   | 1                     | Internal 2.56 V voltage reference output. Can be used to provide the two ADCs with a unique voltage reference externally by connecting VAREFOUT to both VAREF0 and VAREF1. To use the internal voltage reference, you must connect the VAREFOUT pin to the appropriate ADC VAREFx input—either the VAREF0 or VAREF1 pin—on the PCB.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



# **Pin Assignment Tables**

**TQ144** 



### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

|            | TQ144              |
|------------|--------------------|
| Pin Number | A2F060 Function    |
| 73         | VCC33A             |
| 74         | PTEM               |
| 75         | PTBASE             |
| 76         | SPI_0_DO/GPI0_16   |
| 77         | SPI_0_DI/GPIO_17   |
| 78         | SPI_0_CLK/GPIO_18  |
| 79         | SPI_0_SS/GPIO_19   |
| 80         | UART_0_RXD/GPIO_21 |
| 81         | UART_0_TXD/GPIO_20 |
| 82         | UART_1_RXD/GPIO_29 |
| 83         | UART_1_TXD/GPIO_28 |
| 84         | VCC                |
| 85         | VCCMSSIOB2         |
| 86         | GND                |
| 87         | I2C_1_SDA/GPIO_30  |
| 88         | I2C_1_SCL/GPIO_31  |
| 89         | I2C_0_SDA/GPIO_22  |
| 90         | I2C_0_SCL/GPIO_23  |
| 91         | GNDENVM            |
| 92         | VCCENVM            |
| 93         | JTAGSEL            |
| 94         | ТСК                |
| 95         | TDI                |
| 96         | TMS                |
| 97         | TDO                |
| 98         | TRSTB              |
| 99         | VJTAG              |
| 100        | VDDBAT             |
| 101        | VCCLPXTAL          |
| 102        | LPXOUT             |
| 103        | LPXIN              |
| 104        | GNDLPXTAL          |
| 105        | GNDMAINXTAL        |
| 106        | MAINXOUT           |
| 107        | MAINXIN            |
| 108        | VCCMAINXTAL        |



|            | PG                 | 208                |
|------------|--------------------|--------------------|
| Pin Number | A2F200             | A2F500             |
| 94         | ABPS5              | ABPS5              |
| 95         | ABPS4              | ABPS4              |
| 96         | GNDAQ              | GNDAQ              |
| 97         | GNDA               | GNDA               |
| 98         | NC                 | NC                 |
| 99         | GNDVAREF           | GNDVAREF           |
| 100        | VAREFOUT           | VAREFOUT           |
| 101        | PU_N               | PU_N               |
| 102        | VCC33A             | VCC33A             |
| 103        | PTEM               | PTEM               |
| 104        | PTBASE             | PTBASE             |
| 105        | SPI_0_DO/GPIO_16   | SPI_0_DO/GPIO_16   |
| 106        | SPI_0_DI/GPIO_17   | SPI_0_DI/GPIO_17   |
| 107        | SPI_0_CLK/GPIO_18  | SPI_0_CLK/GPIO_18  |
| 108        | SPI_0_SS/GPIO_19   | SPI_0_SS/GPIO_19   |
| 109        | UART_0_RXD/GPIO_21 | UART_0_RXD/GPIO_21 |
| 110        | UART_0_TXD/GPIO_20 | UART_0_TXD/GPIO_20 |
| 111        | UART_1_RXD/GPIO_29 | UART_1_RXD/GPIO_29 |
| 112        | UART_1_TXD/GPIO_28 | UART_1_TXD/GPIO_28 |
| 113        | VCC                | VCC                |
| 114        | VCCMSSIOB2         | VCCMSSIOB2         |
| 115        | GND                | GND                |
| 116        | I2C_1_SDA/GPIO_30  | I2C_1_SDA/GPIO_30  |
| 117        | I2C_1_SCL/GPIO_31  | I2C_1_SCL/GPIO_31  |
| 118        | I2C_0_SDA/GPIO_22  | I2C_0_SDA/GPIO_22  |
| 119        | I2C_0_SCL/GPIO_23  | I2C_0_SCL/GPIO_23  |
| 120        | GNDENVM            | GNDENVM            |
| 121        | VCCENVM            | VCCENVM            |
| 122        | JTAGSEL            | JTAGSEL            |
| 123        | ТСК                | ТСК                |
| 124        | TDI                | TDI                |

Notes:

1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device.

2. \*: Indicates that the signal assigned to the pins as a CLKBUF/CLKBUF\_LVPECL/CLKBUF\_LVDS goes through a glitchless mux. In order for the glitchless mux to operate correctly, the signal must be a free-running clock signal. Refer to the 'Glitchless MUX' section in the SmartFusion Microcontroller Subsystem User's Guide for more details.

🌜 Microsemi.

SmartFusion Customizable System-on-Chip (cSoC)

|            | FG484                        |                              |  |
|------------|------------------------------|------------------------------|--|
| Pin Number | A2F200 Function              | A2F500 Function              |  |
| B3         | NC                           | NC                           |  |
| B4         | NC                           | NC                           |  |
| B5         | VCCFPGAIOB0                  | VCCFPGAIOB0                  |  |
| B6         | EMC_RW_N/GAA1/IO00PDB0V0     | EMC_RW_N/GAA1/IO02PDB0V0     |  |
| B7         | NC                           | IO04PPB0V0                   |  |
| B8         | VCCFPGAIOB0                  | VCCFPGAIOB0                  |  |
| B9         | EMC_BYTEN[0]/GAC0/IO02NDB0V0 | EMC_BYTEN[0]/GAC0/IO07NDB0V0 |  |
| B10        | EMC_AB[2]/IO05NDB0V0         | EMC_AB[2]/IO09NDB0V0         |  |
| B11        | EMC_AB[3]/IO05PDB0V0         | EMC_AB[3]/IO09PDB0V0         |  |
| B12        | EMC_AB[6]/IO07NDB0V0         | EMC_AB[6]/IO12NDB0V0         |  |
| B13        | EMC_AB[14]/IO11NDB0V0        | EMC_AB[14]/IO15NDB0V0        |  |
| B14        | EMC_AB[15]/IO11PDB0V0        | EMC_AB[15]/IO15PDB0V0        |  |
| B15        | VCCFPGAIOB0                  | VCCFPGAIOB0                  |  |
| B16        | EMC_AB[18]/IO13NDB0V0        | EMC_AB[18]/IO18NDB0V0        |  |
| B17        | EMC_AB[19]/IO13PDB0V0        | EMC_AB[19]/IO18PDB0V0        |  |
| B18        | VCCFPGAIOB0                  | VCCFPGAIOB0                  |  |
| B19        | GBB0/IO18NDB0V0              | GBB0/IO24NDB0V0              |  |
| B20        | GBB1/IO18PDB0V0              | GBB1/IO24PDB0V0              |  |
| B21        | GND                          | GND                          |  |
| B22        | GBA2/IO20PDB1V0              | GBA2/IO27PDB1V0              |  |
| C1         | EMC_DB[14]/GAB2/IO71NDB5V0   | EMC_DB[14]/GAB2/IO88NDB5V0   |  |
| C2         | NC                           | NC                           |  |
| C3         | NC                           | NC                           |  |
| C4         | NC                           | IO01NDB0V0                   |  |
| C5         | NC                           | IO01PDB0V0                   |  |
| C6         | EMC_CLK/GAA0/IO00NDB0V0      | EMC_CLK/GAA0/IO02NDB0V0      |  |
| C7         | NC                           | IO03PPB0V0                   |  |
| C8         | NC                           | IO04NPB0V0                   |  |
| C9         | EMC_BYTEN[1]/GAC1/IO02PDB0V0 | EMC_BYTEN[1]/GAC1/IO07PDB0V0 |  |
| C10        | EMC_OEN1_N/IO03PDB0V0        | EMC_OEN1_N/IO08PDB0V0        |  |
| C11        | GND                          | GND                          |  |
| C12        | VCCFPGAIOB0                  | VCCFPGAIOB0                  |  |
| C13        | EMC_AB[8]/IO08NDB0V0         | EMC_AB[8]/IO13NDB0V0         |  |
| C14        | EMC_AB[16]/IO12NDB0V0        | EMC_AB[16]/IO17NDB0V0        |  |

Notes:

1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device.

2. \*: Indicates that the signal assigned to the pins as a CLKBUF/CLKBUF\_LVPECL/CLKBUF\_LVDS goes through a glitchless mux. In order for the glitchless mux to operate correctly, the signal must be a free-running clock signal. Refer to the 'Glitchless MUX' section in the SmartFusion Microcontroller Subsystem User's Guide for more details.



Datasheet Information

| Revision                      | Changes                                                                                                                                                                                                                                                                                                                                                                                                | Page          |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Revision 6<br>(continued)     | Dynamic power values were updated in the following tables. The table subtitles changed where FPGA I/O banks were involved to note "I/O assigned to EMC I/O pins" (SAR 30987)                                                                                                                                                                                                                           | 2 10          |
|                               | Table 2-10 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software                                                                                                                                                                                                                                                                                                                        | 2-10          |
|                               | Settings<br>Table 2-13 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software                                                                                                                                                                                                                                                                                                           | 2-11          |
|                               | Settings.<br>The "Timing Model" was updated (SAR 30986).                                                                                                                                                                                                                                                                                                                                               |               |
|                               | Values in the timing tables for the following sections were undated. Table subtitles                                                                                                                                                                                                                                                                                                                   | 2-15          |
|                               | were updated for FPGA I/O banks to note "I/O assigned to EMC I/O pins" (SAR 30986).                                                                                                                                                                                                                                                                                                                    |               |
|                               | "Overview of I/O Performance" section: Table 2-24, Table 2-25                                                                                                                                                                                                                                                                                                                                          | 2-23          |
|                               | "Detailed I/O DC Characteristics" section: Table 2-38, Table 2-39, Table 2-40, Table 2-44, Table 2-45, Table 2-46, Table 2-50, Table 2-51, Table 2-52, Table 2-56, Table 2-57, Table 2-58, Table 2-61, Table 2-62                                                                                                                                                                                      | 2-26          |
|                               | "LVDS" section: Table 2-65                                                                                                                                                                                                                                                                                                                                                                             | 2-40          |
|                               | "LVPECL" section: Table 2-68                                                                                                                                                                                                                                                                                                                                                                           | 2-42          |
|                               | "Global Tree Timing Characteristics" section: Table 2-80, Table 2-81                                                                                                                                                                                                                                                                                                                                   | 2-59          |
|                               | The "PQ208" section and pin tables are new (SAR 31005).                                                                                                                                                                                                                                                                                                                                                | 5-34          |
|                               | Global clocks were removed from the A2F060 pin table for the "CS288" and "FG256" packages, resulting in changed function names for affected pins (SAR 31033).                                                                                                                                                                                                                                          | 5-43          |
| Revision 5<br>(December 2010) | Table 2-2 • Analog Maximum Ratings was revised. The recommended CM[n] pad voltage (relative to ground) was changed from –11 to –0.3 (SAR 28219).                                                                                                                                                                                                                                                       | 2-2           |
|                               | Table 2-7 • Temperature and Voltage Derating Factors for Timing Delays was revised to change the values for 100°C.                                                                                                                                                                                                                                                                                     | 2-9           |
|                               | Power-down and Sleep modes, and all associated notes, were removed from Table 2-8 • Power Supplies Configuration (SAR 29479). IDC3 and IDC4 were renamed to IDC1 and IDC2 (SAR 29478). These modes are no longer supported. A note was added to the table stating that current monitors and temperature monitors should not be used when Power-down and/or Sleep mode are required by the application. | 2-10          |
|                               | The "Power-Down and Sleep Mode Implementation" section was deleted (SAR 29479).                                                                                                                                                                                                                                                                                                                        | N/A           |
|                               | Values for PAC9 and PAC10 for LVDS and LVPECL were revised in Table 2-10 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings and Table 2-12 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings*.                                                                                                                                                 | 2-10,<br>2-11 |
|                               | Values for PAC1 through PAC4, PDC1, and PDC2 were added for A2F500 in Table 2-14 • Different Components Contributing to Dynamic Power Consumption in SmartFusion cSoCs and Table 2-15 • Different Components Contributing to the Static Power Consumption in SmartFusion cSoCs                                                                                                                         | 2-12,<br>2-13 |
|                               | The equation for "Total Dynamic Power Consumption— $P_{DYN}$ " in "SoC Mode" was revised to add $P_{MSS}$ . The "Microcontroller Subsystem Dynamic Contribution— $P_{MSS}$ " section is new (SAR 29462).                                                                                                                                                                                               | 2-14,<br>2-18 |
|                               | Information in Table 2-24 • Summary of I/O Timing Characteristics—Software Default Settings (applicable to FPGA I/O banks) and Table 2-25 • Summary of I/O Timing Characteristics—Software Default Settings (applicable to MSS I/O banks) was updated.                                                                                                                                                 | 2-25          |



Datasheet Information

| Revision | Changes                                                                                                                                                                                                   | Page                  |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
|          | The A2F060 device was added to product information tables.                                                                                                                                                | N/A                   |
|          | The "Product Ordering Codes" table was updated to removed Std. speed and add speed grade 1. Pre-production was removed from the application ordering code category.                                       | VI                    |
|          | The "SmartFusion cSoC Block Diagram" was revised.                                                                                                                                                         | IV                    |
|          | The "Datasheet Categories" section was updated, referencing the "SmartFusion cSoC Block Diagram" table, which is new.                                                                                     | 1-4, IV               |
|          | The "VCCI" parameter was renamed to "VCCxxxxIOBx."                                                                                                                                                        | N/A                   |
|          | "Advanced I/Os" were renamed to "FPGA I/Os."                                                                                                                                                              |                       |
|          | Generic pin names that represent multiple pins were standardized with a lower case x as a placeholder. For example, VAREFx designates VAREF0, VAREF1, and VAREF2.                                         |                       |
|          | Modes were renamed as follows:                                                                                                                                                                            |                       |
|          | Operating mode was renamed to SoC mode.                                                                                                                                                                   |                       |
|          | 32KHz Active mode was renamed to Standby mode.                                                                                                                                                            |                       |
|          | Battery mode was renamed to Time Keeping mode.                                                                                                                                                            |                       |
|          | Table entries have been filled with values as data has become available.                                                                                                                                  |                       |
|          | Table 2-1 • Absolute Maximum Ratings, Table 2-2 • Analog Maximum Ratings, and Table 2-3 • Recommended Operating Conditions <sup>5,6</sup> were revised extensively.                                       | 2-1<br>through<br>2-3 |
|          | Device names were updated in Table 2-6 • Package Thermal Resistance.                                                                                                                                      | 2-7                   |
|          | Table 2-8 • Power Supplies Configuration was revised extensively.                                                                                                                                         | 2-10                  |
|          | Table 2-11 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings was revised extensively.                                                                                         | 2-11                  |
|          | Removed "Example of Power Calculation."                                                                                                                                                                   | N/A                   |
|          | Table 2-14 • Different Components Contributing to Dynamic Power Consumption in SmartFusion cSoCs was revised extensively.                                                                                 | 2-12                  |
|          | Table 2-15 • Different Components Contributing to the Static Power Consumption in SmartFusion cSoCs was revised extensively.                                                                              | 2-13                  |
|          | The "Power Calculation Methodology" section was revised.                                                                                                                                                  | 2-14                  |
|          | Table 2-83 • Electrical Characteristics of the RC Oscillator was revised extensively.                                                                                                                     | 2-61                  |
|          | Table 2-85 • Electrical Characteristics of the Low Power Oscillator was revised extensively.                                                                                                              | 2-62                  |
|          | The parameter t <sub>RSTBQ</sub> was changed to T <sub>C2CWRH</sub> in Table 2-87 • RAM4K9.                                                                                                               | 2-69                  |
|          | The 12-bit mode row for integral non-linearity was removed from Table 2-95 • ADC Specifications. The typical value for 10-bit mode was revised. The table note was punctuated correctly to make it clear. | 2-81                  |
|          | Figure 37-34 • Write Access after Write onto Same Address, Figure 37-34 • Read Access after Write onto Same Address, and Figure 37-34 • Write Access after Read onto Same Address were deleted.           | N/A                   |
|          | Table 2-99 • Voltage Regulator was revised extensively.                                                                                                                                                   | 2-87                  |
|          | The "Serial Peripheral Interface (SPI) Characteristics" section and "Inter-Integrated Circuit (I <sup>2</sup> C) Characteristics" section are new.                                                        | 2-89,<br>2-91         |