Welcome to **E-XFL.COM** **Embedded - System On Chip (SoC):** The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)**? **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |-------------------------|-----------------------------------------------------------------| | Product Status | Obsolete | | Architecture | MCU, FPGA | | Core Processor | ARM® Cortex®-M3 | | Flash Size | 128KB | | RAM Size | 16KB | | Peripherals | DMA, POR, WDT | | Connectivity | EBI/EMI, I <sup>2</sup> C, SPI, UART/USART | | Speed | 80MHz | | Primary Attributes | ProASIC®3 FPGA, 60K Gates, 1536D-Flip-Flops | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a2f060m3e-tq144i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Package I/Os: MSS + FPGA I/Os | Device | | <b>A2F060</b> <sup>1</sup> | | <b>A2F200</b> <sup>2</sup> | | | | A2F500 <sup>2</sup> | | | | | |-------------------------|-----------------|----------------------------|-----------------|----------------------------|-------|-------|-------|---------------------|-------|-------|-------|--| | Package | TQ144 | CS288 | FG256 | PQ208 | CS288 | FG256 | FG484 | PQ208 | CS288 | FG256 | FG484 | | | Direct Analog Inputs | 11 | 11 | 11 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 12 | | | Shared Analog Inputs | 4 | 4 | 4 | 16 | 16 | 16 | 16 | 16 | 16 | 16 | 20 | | | Total Analog Inputs | 15 | 15 | 15 | 24 | 24 | 24 | 24 | 24 | 24 | 24 | 32 | | | Analog Outputs | 1 | 1 | 1 | 1 | 2 | 2 | 2 | 1 | 2 | 2 | 3 | | | MSS I/Os <sup>3,4</sup> | 21 <sup>5</sup> | 28 <sup>5</sup> | 26 <sup>5</sup> | 22 | 31 | 25 | 41 | 22 | 31 | 25 | 41 | | | FPGA I/Os | 33 <sup>6</sup> | 68 | 66 | 66 | 78 | 66 | 94 | 66 <sup>6</sup> | 78 | 66 | 128 | | | Total I/Os | 70 | 112 | 108 | 113 | 135 | 117 | 161 | 113 | 135 | 117 | 204 | | #### Notes: - 1. There are no LVTTL capable direct inputs available on A2F060 devices. - 2. These pins are shared between direct analog inputs to the ADCs and voltage/current/temperature monitors. - 3. 16 MSS I/Os are multiplexed and can be used as FPGA I/Os, if not needed for MSS. These I/Os support Schmitt triggers and support only LVTTL and LVCMOS (1.5 / 1.8 / 2.5, 3.3 V) standards. - 9 MSS I/Os are primarily for 10/100 Ethernet MAC and are also multiplexed and can be used as FPGA I/Os if Ethernet MAC is not used in a design. These I/Os support Schmitt triggers and support only LVTTL and LVCMOS (1.5 / 1.8 / 2.5, 3.3 V standards. - 5. 10/100 Ethernet MAC is not available on A2F060. - 6. EMC is not available on the A2F500 PQ208 and A2F060 TQ144 package. Table 1 • SmartFusion cSoC Package Sizes Dimensions | Package | TQ144 | PQ208 | CS288 | FG256 | FG484 | |---------------------------------|---------|---------|---------|---------|---------| | Length × Width (mm\mm) | 20 × 20 | 28 × 28 | 11 × 11 | 17 × 17 | 23 × 23 | | Nominal Area (mm <sup>2</sup> ) | 400 | 784 | 121 | 289 | 529 | | Pitch (mm) | 0.5 | 0.5 | 0.5 | 1.0 | 1.0 | | Height (mm) | 1.40 | 3.40 | 1.05 | 1.60 | 2.23 | ### **SmartFusion cSoC Device Status** | Device | Status | |--------|----------------------------------------| | A2F060 | Preliminary: CS288, FG256, TQ144 | | A2F200 | Production: CS288, FG256, FG484, PQ208 | | A2F500 | Production: CS288, FG256, FG484, PQ208 | Revision 13 III | SmartFusion Family Overview | |---------------------------------------------------------------------------------------------------| | Introduction | | SmartFusion DC and Switching Characteristics | | General Specifications | | Calculating Power Dissipation | | User I/O Characteristics | | VersaTile Characteristics | | Global Resource Characteristics | | RC Oscillator | | Main and Lower Power Crystal Oscillator 2-62 Clock Conditioning Circuits 2-63 | | FPGA Fabric SRAM and FIFO Characteristics | | Embedded Nonvolatile Memory Block (eNVM) | | Embedded FlashROM (eFROM) | | JTAG 1532 Characteristics | | Programmable Analog Specifications 2-78 | | Serial Peripheral Interface (SPI) Characteristics | | Inter-Integrated Circuit (I <sup>2</sup> C) Characteristics | | SmartFusion Development Tools | | Types of Design Tools | | SmartFusion Ecosystem | | Middleware | | References | | SmartEugian Dragramming | | SmartFusion Programming In-System Programming | | In-System Programming4-7 In-Application Programming4-8 | | Typical Programming and Erase Times | | References | | | | Pin Descriptions | | Supply Pins | | User-Defined Supply Pins 5-5 Global I/O Naming Conventions 5-6 | | User Pins | | Special Function Pins | | JTAG Pins | | Microcontroller Subsystem (MSS) 5-12 | | Analog Front-End (AFE) | | Analog Front-End Pin-Level Function Multiplexing 5-16 | | TQ144 5-18 | | CS288 | | PQ208 | | FG256 | | 7-0404 5-52 | | Datasheet Information | | List of Changes | Table 2-2 • Analog Maximum Ratings | Parameter | Conditions | Min. | Max. | Units | | | | | |------------------------------------------|---------------------------------------------------------------------------|-------|------|-------|--|--|--|--| | ABPS[n] pad voltage (relative to ground) | GDEC[1:0] = 00 (±15.36 V range) | | | | | | | | | | Absolute maximum | -11.5 | 14.4 | V | | | | | | | Recommended | -11 | 14 | V | | | | | | | GDEC[1:0] = 01 (±10.24 V range) | -11.5 | 12 | V | | | | | | | GDEC[1:0] = 10 (±5.12 V range) | -6 | 6 | V | | | | | | | GDEC[1:0] = 11 (±2.56 V range) | -3 | 3 | V | | | | | | CM[n] pad voltage relative to ground) | CMB_DI_ON = 0 (ADC isolated) | | | _4 | | | | | | | COMP_EN = 0 (comparator off, for the associated even-numbered comparator) | | | | | | | | | | Absolute maximum | -0.3 | 14.4 | V | | | | | | | Recommended | -0.3 | 14 | V | | | | | | | CMB_DI_ON = 0 (ADC isolated) COMP_EN = 1 (comparator on) | -0.3 | 3 | V | | | | | | | TMB_DI_ON = 1 (direct ADC in) | -0.3 | 3 | V | | | | | | TM[n] pad voltage (relative to ground) | TMB_DI_ON = 0 (ADC isolated) COMP_EN = 1(comparator on) | -0.3 | 3 | ٧ | | | | | | | TMB_DI_ON = 1 (direct ADC in) | -0.3 | 3 | V | | | | | | ADC[n] pad voltage (relative to ground) | | -0.3 | 3.6 | V | | | | | 2-2 Revision 13 Table 2-4 • FPGA and Embedded Flash Programming, Storage and Operating Limits | Product Grade | Storage Temperature | Element | Grade Programming<br>Cycles | Retention | |---------------|-----------------------------|----------------|-----------------------------|-----------| | Commercial | Min. T <sub>J</sub> = 0°C | FPGA/FlashROM | 500 | 20 years | | | Max. T <sub>J</sub> = 85°C | Embedded Flash | < 1,000 | 20 years | | | | | < 10,000 | 10 years | | | | | < 15,000 | 5 years | | Industrial | Min. $T_J = -40^{\circ}C$ | FPGA/FlashROM | 500 | 20 years | | | Max. T <sub>J</sub> = 100°C | Embedded Flash | < 1,000 | 20 years | | | | | < 10,000 | 10 years | | | | | < 15,000 | 5 years | Table 2-5 • Overshoot and Undershoot Limits 1 | VCCxxxxIOBx | Average VCCxxxxIOBx–GND Overshoot or Undershoot Duration as a Percentage of Clock Cycle <sup>2</sup> | Maximum Overshoot/<br>Undershoot <sup>2</sup> | |---------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------| | 2.7 V or less | 10% | 1.4 V | | | 5% | 1.49 V | | 3 V | 10% | 1.1 V | | | 5% | 1.19 V | | 3.3 V | 10% | 0.79 V | | | 5% | 0.88 V | | 3.6 V | 10% | 0.45 V | | | 5% | 0.54 V | - 1. Based on reliability requirements at 85°C. - 2. The duration is allowed at one out of six clock cycles. If the overshoot/undershoot occurs at one out of two cycles, the maximum overshoot/undershoot has to be reduced by 0.15 V. - 3. This table does not provide PCI overshoot/undershoot limits. # **Power Supply Sequencing Requirement** SmartFusion cSoCs have an on-chip $1.5\,V$ regulator, but usage of an external $1.5\,V$ supply is also allowed while the on-chip regulator is disabled. In that case, the $3.3\,V$ supplies (VCC33A, etc.) should be powered before $1.5\,V$ (VCC, etc.) supplies. The $1.5\,V$ supplies should be enabled only after $3.3\,V$ supplies reach a value higher than $2.7\,V$ . # I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial) Sophisticated power-up management circuitry is designed into every SmartFusion cSoC. These circuits ensure easy transition from the powered-off state to the powered-up state of the device. In addition, the I/O will be in a known state through the power-up sequence. The basic principle is shown in Figure 2-1 on page 2-6. There are five regions to consider during power-up. SmartFusion I/Os are activated only if ALL of the following three conditions are met: - 1. VCC and VCCxxxxIOBx are above the minimum specified trip points (Figure 2-1 on page 2-6). - 2. VCCxxxxIOBx > VCC 0.75 V (typical) - 3. Chip is in the SoC Mode. 2-4 Revision 13 # **Calculating Power Dissipation** # **Quiescent Supply Current** Table 2-8 • Power Supplies Configuration | Modes and Power<br>Supplies | VCCxxxxIOBx<br>VCCFPGAIOBx<br>VCCMSSIOBx | VCC33A / VCC33ADCx<br>VCC33AP / VCC33SDDx<br>VCCMAINXTAL / VCCLPXTAL | VCC / VCC15A / VCC15ADCx<br>VCCPLLx, VCCENVM,<br>VCCESRAM | VDDBAT | VCCRCOSC | VJTAG | ddA | eNVM (reset/off) | LPXTAL (enable/disable) | MAINXTAL (enable/disable) | |-----------------------------|------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------|--------|----------|-------|-----|------------------|-------------------------|---------------------------| | Time Keeping mode | 0 V | 0 V | 0 V | 3.3 V | 0 V | 0 V | 0 V | Off | Enable | Disable | | Standby mode | On* | 3.3 V | 1.5 V | N/A | 3.3 V | N/A | N/A | Reset | Enable | Disable | | SoC mode | On* | 3.3 V | 1.5 V | N/A | 3.3 V | N/A | N/A | On | Enable | Enable | Note: \*On means proper voltage is applied. Refer to Table 2-3 on page 2-3 for recommended operating conditions. Table 2-9 • Quiescent Supply Current Characteristics | | | A2F | 060 | A2F | 200 | A2F500 | | | |-----------|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--| | Parameter | Modes | 1.5 V<br>Domain | 3.3 V<br>Domain | 1.5 V<br>Domain | 3.3 V<br>Domain | 1.5 V<br>Domain | 3.3 V<br>Domain | | | IDC1 | SoC mode | 3 mA | 2 mA | 7 mA | 4 mA | 16.5 mA | 4 mA | | | IDC2 | Standby mode | 3 mA | 2 mA | 7 mA | 4 mA | 16.5 mA | 4 mA | | | IDC3 | Time Keeping mode | N/A | 10 μΑ | N/A 10 μA | | N/A | 10 μA | | # Power per I/O Pin Table 2-10 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings Applicable to FPGA I/O Banks, I/O Assigned to EMC I/O Pins | | VCCFPGAIOBx (V) | Static Power PDC7 (mW) | Dynamic Power PAC9<br>(μW/MHz) | |----------------------------|-----------------|------------------------|--------------------------------| | Single-Ended | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 3.3 | _ | 17.55 | | 2.5 V LVCMOS | 2.5 | _ | 5.97 | | 1.8 V LVCMOS | 1.8 | _ | 2.88 | | 1.5 V LVCMOS (JESD8-11) | 1.5 | _ | 2.33 | | 3.3 V PCI | 3.3 | _ | 19.21 | | 3.3 V PCI-X | 3.3 | _ | 19.21 | | Differential | | | | | LVDS | 2.5 | 2.26 | 0.82 | | LVPECL | 3.3 | 5.72 | 1.16 | 2-10 Revision 13 Figure 2-3 • Input Buffer Timing Model and Delays (example) 2-20 Revision 13 ### 1.8 V LVCMOS Low-voltage CMOS for 1.8 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.8 V applications. It uses a 1.8 V input buffer and a push-pull output buffer. Table 2-47 • Minimum and Maximum DC Input and Output Levels Applicable to FPGA I/O Banks | 1.8 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>osh</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------|-----------|-----------------------|-----------------------|-----------|-----------|-----------------------|-----------------|-----------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mΑ | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>Α</b> 2 | μΑ <sup>2</sup> | | 2 mA | -0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9 | 0.45 | VCCxxxxIOBx<br>- 0.45 | 2 | 2 | 11 | 9 | 15 | 15 | | 4 mA | -0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9 | 0.45 | VCCxxxxIOBx<br>- 0.45 | 4 | 4 | 22 | 17 | 15 | 15 | | 6 mA | -0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9 | 0.45 | VCCxxxxIOBx<br>- 0.45 | 6 | 6 | 44 | 35 | 15 | 15 | | 8 mA | -0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9 | 0.45 | VCCxxxxIOBx<br>- 0.45 | 8 | 8 | 51 | 45 | 15 | 15 | | 12 mA | -0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9 | 0.45 | VCCxxxxIOBx<br>- 0.45 | 12 | 12 | 74 | 91 | 15 | 15 | | 16 mA | -0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 1.9 | 0.45 | VCCxxxxIOBx<br>- 0.45 | 16 | 16 | 74 | 91 | 15 | 15 | ### Notes: - 1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 2. Currents are measured at 85°C junction temperature. - 3. Software default selection highlighted in gray. Table 2-48 • Minimum and Maximum DC Input and Output Levels Applicable to MSS I/O Banks | 1.8 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | l <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------|-----------|-----------------------|-----------------------|-----------|-----------|-----------------------|-----------------|-----------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA <sup>2</sup> | μA <sup>2</sup> | | 4 mA | -0.3 | 0.35 *<br>VCCxxxxIOBx | 0.65 *<br>VCCxxxxIOBx | 3.6 | 0.45 | VCCxxxxIOBx<br>- 0.45 | 4 | 4 | 22 | 17 | 15 | 15 | #### Notes: - 1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 2. Currents are measured at 85°C junction temperature. - 3. Software default selection highlighted in gray. Figure 2-8 • AC Loading Table 2-49 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | V <sub>REF</sub> (typ.) (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|-----------------------------|------------------------| | 0 | 1.8 | 0.9 | - | 35 | <sup>\*</sup> Measuring point = $V_{trip.}$ See Table 2-22 on page 2-24 for a complete table of trip points. 2-34 Revision 13 # **VersaTile Characteristics** ### **VersaTile Specifications as a Combinatorial Module** The SmartFusion library offers all combinations of LUT-3 combinatorial functions. In this section, timing characteristics are presented for a sample of the library. For more details, refer to the *IGLOO/e, Fusion, ProASIC3/E, and SmartFusion Macro Library Guide*. Figure 2-23 • Sample of Combinatorial Cells Revision 13 2-55 ### **Timing Characteristics** Table 2-87 • RAM4K9 Worst Commercial-Case Conditions: T<sub>J</sub> = 85°C, Worst-Case VCC = 1.425 V | Parameter | Description | -1 | Std. | Units | |----------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|-------| | t <sub>AS</sub> | Address setup time | 0.25 | 0.30 | ns | | t <sub>AH</sub> | Address hold time | 0.00 | 0.00 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.15 | 0.17 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.10 | 0.12 | ns | | t <sub>BKS</sub> | BLK setup time | 0.24 | 0.28 | ns | | t <sub>BKH</sub> | BLK hold time | 0.02 | 0.02 | ns | | t <sub>DS</sub> | Input data (DIN) setup time | 0.19 | 0.22 | ns | | t <sub>DH</sub> | Input data (DIN) hold time | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on DOUT (output retained, WMODE = 0) | 1.81 | 2.18 | ns | | | Clock High to new data valid on DOUT (flow-through, WMODE = 1) | 2.39 | 2.87 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on DOUT (pipelined) | 0.91 | 1.09 | ns | | t <sub>C2CWWH</sub> <sup>1</sup> | Address collision clk-to-clk delay for reliable write after write on same address—applicable to rising edge | 0.23 | 0.26 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—applicable to opening edge | 0.34 | 0.38 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address— applicable to opening edge | 0.37 | 0.42 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on DOUT (flow-through) | 0.94 | 1.12 | ns | | | RESET Low to Data Out Low on DOUT (pipelined) | 0.94 | 1.12 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.29 | 0.35 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 1.52 | 1.83 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.22 | 0.22 | ns | | t <sub>CYC</sub> | Clock cycle time | 3.28 | 3.28 | ns | | F <sub>MAX</sub> | Maximum clock frequency | 305 | 305 | MHz | #### Notes: Revision 13 2-69 <sup>1.</sup> For more information, refer to the Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs application note. <sup>2.</sup> For the derating values at specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-9 for derating values. # **Embedded Nonvolatile Memory Block (eNVM)** ### **Electrical Characteristics** Table 2-90 describes the eNVM maximum performance. Table 2-90 • eNVM Block Timing, Worst Commercial Case Conditions: T<sub>J</sub> = 85°C, VCC = 1.425 V | | | A2F060 | | A2F200 | | A2F500 | | | |-----------|-------------------------------------------------------------------------|--------|------|-----------|------|--------|------|-------| | Parameter | Description | -1 | Std. | <b>-1</b> | Std. | -1 | Std. | Units | | | Maximum frequency for clock for the control logic – 5 cycles (5:1:1:1*) | 50 | 50 | 50 | 50 | 50 | 50 | MHz | | | Maximum frequency for clock for the control logic – 6 cycles (6:1:1:1*) | 100 | 80 | 100 | 80 | 100 | 80 | MHz | Note: \*6:1:1:1 indicates 6 cycles for the first access and 1 each for the next three accesses. 5:1:1:1 indicates 5 cycles for the first access and 1 each for the next three accesses. Note: \*Moving from 5:1:1:1 mode to 6:1:1:1 mode results in throughput change that is dependent on the system functionality. When the Cortex-M3 code is executed from eNVM - with sequential firmware (sequential address reads), the throughput reduction can be around 10%. # Embedded FlashROM (eFROM) ### **Electrical Characteristics** Table 2-91 describes the eFROM maximum performance Table 2-91 • FlashROM Access Time, Worse Commercial Case Conditions: T<sub>J</sub> = 85°C, VCC = 1.425 V | Parameter | Description | <b>-1</b> | Std. | Units | |-------------------|---------------------------------|-----------|-------|-------| | t <sub>CK2Q</sub> | Clock to out per configuration* | 28.68 | 32.98 | ns | | F <sub>max</sub> | Maximum Clock frequency | 15.00 | 15.00 | MHz | ### JTAG 1532 Characteristics JTAG timing delays do not include JTAG I/Os. To obtain complete JTAG timing, add I/O buffer delays to the corresponding standard selected; refer to the I/O timing characteristics in the "User I/O Characteristics" section on page 2-19 for more details. ### **Timing Characteristics** Table 2-92 • JTAG 1532 Worst Commercial-Case Conditions: $T_J$ = 85°C, Worst-Case VCC = 1.425 V | Parameter | arameter Description | | Std. | Units | |------------------------------------------|-----------------------------|------|------|-------| | t <sub>DISU</sub> | Test Data Input Setup Time | 0.67 | 0.77 | ns | | t <sub>DIHD</sub> | Test Data Input Hold Time | 1.33 | 1.53 | ns | | t <sub>TMSSU</sub> | Test Mode Select Setup Time | 0.67 | 0.77 | ns | | t <sub>TMDHD</sub> | Test Mode Select Hold Time | 1.33 | 1.53 | ns | | t <sub>TCK2Q</sub> Clock to Q (data out) | | 8.00 | 9.20 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-9 for derating values. 2-76 Revision 13 Table 2-100 • SPI Characteristics Commercial Case Conditions: T<sub>J</sub> = 85°C, VDD = 1.425 V, -1 Speed Grade (continued) | Symbol | Description and Condition | A2F060 | A2F200 | A2F500 | Unit | |--------|-----------------------------------------------------|--------|--------|--------|-------------| | sp6 | Data from master (SPI_x_DO) setup time <sup>2</sup> | 1 | 1 | 1 | pclk cycles | | sp7 | Data from master (SPI_x_DO) hold time <sup>2</sup> | 1 | 1 | 1 | pclk cycles | | sp8 | SPI_x_DI setup time <sup>2</sup> | 1 | 1 | 1 | pclk cycles | | sp9 | SPI_x_DI hold time <sup>2</sup> | 1 | 1 | 1 | pclk cycles | - 1. These values are provided for a load of 35 pF. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the Microsemi SoC Products Group website: http://www.microsemi.com/index.php?option=com\_microsemi&ltemid=489&lang=en&view=salescontact. - 2. For allowable pclk configurations, refer to the Serial Peripheral Interface Controller section in the SmartFusion Microcontroller Subsystem User's Guide. Figure 2-47 • SPI Timing for a Single Frame Transfer in Motorola Mode (SPH = 1) 2-90 Revision 13 ### Pin Descriptions | Name | Type | Description | |-------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VJTAG | Supply | Digital supply to the JTAG controller | | | | SmartFusion cSoCs have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned to be used, the $V_{\rm JTAG}$ pin together with the TRSTB pin could be tied to GND. Note that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a SmartFusion cSoC is in a JTAG chain of interconnected boards and it is desired to power down the board containing the device, this can be done provided both VJTAG and VCC to the device remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode. See "JTAG Pins" section on page 5-10. | | VPP | Supply | Digital programming circuitry supply | | | | SmartFusion cSoCs support single-voltage in-system programming (ISP) of the configuration flash, embedded FlashROM (eFROM), and embedded nonvolatile memory (eNVM). | | | | For programming, VPP should be in the 3.3 V $\pm$ 5% range. During normal device operation, VPP can be left floating or can be tied to any voltage between 0 V and 3.6 V. When the VPP pin is tied to ground, it shuts off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry. For proper programming, 0.01 $\mu$ F, and 0.1 $\mu$ F capacitors, (both rated at 16 V) are to be connected in parallel across VPP and GND, and positioned as close to the FPGA pins as possible. | ### Notes: - 1. The following 3.3 V supplies should be connected together while following proper noise filtering practices: VCC33A, VCC33ADCx, VCC33SDDx, VCCMAINXTAL, and VCCLPXTAL. - 2. The following 1.5 V supplies should be connected together while following proper noise filtering practices: VCC, VCC15A, and VCC15ADCx. - 3. For more details on VCCPLLx capacitor recommendations, refer to the application note AC359, SmartFusion cSoC Board Design Guidelines, the "PLL Power Supply Decoupling Scheme" section. 5-4 Revision 13 ### **User I/O Naming Conventions** The naming convention used for each FPGA user I/O is Gmn/IOuxwByVz, where: **Gmn** is only used for I/Os that also have CCC access—i.e., global pins. Refer to the "Global I/O Naming Conventions" section on page 5-6. ${\bf u}$ = I/O pair number in bank, starting at 00 from the northwest I/O bank and proceeding in a clockwise direction. x = P (positive) or N (negative) or S (single-ended) or R (regular, single-ended). $\mathbf{w} = \mathbf{D}$ (Differential Pair), P (Pair), or S (Single-Ended). D (Differential Pair) if both members of the pair are bonded out to adjacent pins or are separated only by one GND or NC pin; P (Pair) if both members of the pair are bonded out but do not meet the adjacency requirement; or S (Single-Ended) if the I/O pair is not bonded out. For Differential Pairs (D), adjacency for ball grid packages means only vertical or horizontal. Diagonal adjacency does not meet the requirements for a true differential pair. B = Bank y = Bank number starting at 0 from northwest I/O bank and incrementing clockwise. V = Reference voltage z = VREF mini bank number. The FPGA user I/O pin functions as an input, output, tristate or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected. Unused I/O pins are disabled by Libero SoC software and include a weak pull-up resistor. During power-up, the used I/O pins are tristated with no pull-up or pull-down resistors until I/O enable (there is a delay after voltage stabilizes, and different I/O banks power up sequentially to avoid a surge of ICCI). Unused I/Os are configured as follows: - · Output buffer is disabled (with tristate value of high impedance) - Input buffer is disabled (with tristate value of high impedance) - · Weak pull-up is programmed Some of these pins are also multiplexed with integrated peripherals in the MSS (Ethernet MAC and external memory controller). All unused MSS I/Os are tristated by default (with output buffer disabled). However, you can configure it as weak pull-up or pull-down by using Libero SoC I/O attributor window. The Schmitt trigger is disabled. Essentially, I/Os have the reset values as defined in Table 19-25 IOMUX\_n\_CR, in the SmartFusion Microcontroller Subsystem User's Guide. By default, during programming I/Os become tristated and weakly pulled up to VCCxxxxIOBx. You can modify the I/O states during programming in FlashPro. For more details, refer to "Specifying I/O States During Programming" on page 1-3. With the VCCI and VCC supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration. For more information, see the SmartFusion FPGA User I/Os section in the SmartFusion FPGA Fabric User's Guide. Revision 13 5-7 # **JTAG Pins** SmartFusion cSoCs have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). VCC must also be powered for the JTAG state machine to operate, even if the device is in bypass mode; VJTAG alone is insufficient. Both VJTAG and VCC to the SmartFusion cSoC part must be supplied to allow JTAG signals to transition the SmartFusion cSoC. Isolating the JTAG power supply in a separate I/O bank gives greater flexibility with supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned to be used, the VJTAG pin together with the TRSTB pin could be tied to GND. | Name | Туре | Polarity/<br>Bus Size | Description | |---------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JTAGSEL | ln | 1 | JTAG controller selection | | | | | Depending on the state of the JTAGSEL pin, an external JTAG controller will either see the FPGA fabric TAP/auxiliary TAP (High) or the Cortex-M3 JTAG debug interface (Low). | | | | | The JTAGSEL pin should be connected to an external pull-up resistor such that the default configuration selects the FPGA fabric TAP. | | TCK | In | 1 | Test clock | | | | | Serial input for JTAG boundary scan, ISP, and UJTAG. The TCK pin does not have an internal pull-up/-down resistor. If JTAG is not used, it is recommended to tie off TCK to GND or $V_{\rm JTAG}$ through a resistor placed close to the FPGA pin. This prevents JTAG operation in case TMS enters an undesired state. | | | | | Note that to operate at all V <sub>JTAG</sub> voltages, 500 $\Omega$ to 1 k $\Omega$ will satisfy the requirements. Refer to Table 5-1 on page 5-11 for more information. | | | | | Can be left floating when unused. | | TDI | In | 1 | Test data | | | | | Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin. | | TDO | Out | 1 | Test data | | | | | Serial output for JTAG boundary scan, ISP, and UJTAG usage. | | TMS | In | HIGH | Test mode select | | | | | The TMS pin controls the use of the IEEE1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin. | | | | | Can be left floating when unused. | | TRSTB | In | HIGH | Boundary scan reset pin | | | | | The TRST pin functions as an active low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-down resistor could be included to ensure the TAP is held in reset mode. The resistor values must be chosen from Table 5-1 on page 5-11 and must satisfy the parallel resistance value requirement. The values in Table 5-1 on page 5-11 correspond to the resistor recommended when a single device is used. The values correspond to the equivalent parallel resistor when multiple devices are connected via a JTAG chain. | | | | | In critical applications, an upset in the JTAG circuit could allow entering an undesired JTAG state. In such cases, it is recommended that you tie off TRST to GND through a resistor placed close to the FPGA pin. | | | | | The TRSTB pin also resets the serial wire JTAG – debug port (SWJ-DP) circuitry within the Cortex-M3. | | | | | Can be left floating when unused. | 5-10 Revision 13 | Pin | | CS288 | | |------|-----------------------|----------------------------|----------------------------| | No. | A2F060 Function | A2F200 Function | A2F500 Function | | AA11 | ADC9 | ADC6 | ADC6 | | AA12 | ABPS1 | ABPS7 | ABPS7 | | AA13 | ADC6 | TM2 | TM2 | | AA14 | NC | ABPS4 | ABPS4 | | AA15 | NC | SDD1 | SDD1 | | AA16 | GNDVAREF | GNDVAREF | GNDVAREF | | AA17 | VAREFOUT | VAREFOUT | VAREFOUT | | AA18 | PU_N | PU_N | PU_N | | AA19 | VCC33A | VCC33A | VCC33A | | AA20 | PTEM | PTEM | PTEM | | AA21 | GND | GND | GND | | В1 | GND | GND | GND | | B21 | IO17PDB0V0 | GBB2/IO20NDB1V0 | GBB2/IO27NDB1V0 | | C1 | EMC_DB[15]/IO45PDB5V0 | EMC_DB[15]/GAA2/IO71PDB5V0 | EMC_DB[15]/GAA2/IO88PDB5V0 | | C3 | VCOMPLA0 | VCOMPLA | VCOMPLA0 | | C4 | VCCPLL0 | VCCPLL | VCCPLL0 | | C5 | VCCFPGAIOB0 | VCCFPGAIOB0 | VCCFPGAIOB0 | | C6 | EMC_AB[1]/IO04PPB0V0 | EMC_AB[1]/IO04PPB0V0 | EMC_AB[1]/IO06PPB0V0 | | C7 | GND | GND | GND | | C8 | EMC_OEN0_N/IO03NDB0V0 | EMC_OEN0_N/IO03NDB0V0 | EMC_OEN0_N/IO08NDB0V0 | | C9 | EMC_AB[2]/IO05NDB0V0 | EMC_AB[2]/IO05NDB0V0 | EMC_AB[2]/IO09NDB0V0 | | C10 | EMC_AB[5]/IO06PDB0V0 | EMC_AB[5]/IO06PDB0V0 | EMC_AB[5]/IO10PDB0V0 | | C11 | VCCFPGAIOB0 | VCCFPGAIOB0 | VCCFPGAIOB0 | | C12 | EMC_AB[9]/IO08PPB0V0 | EMC_AB[9]/IO08PPB0V0 | EMC_AB[9]/IO13PPB0V0 | | C13 | EMC_AB[15]/IO11PPB0V0 | EMC_AB[15]/IO11PPB0V0 | EMC_AB[15]/IO15PPB0V0 | | C14 | EMC_AB[19]/IO13PDB0V0 | EMC_AB[19]/IO13PDB0V0 | EMC_AB[19]/IO18PDB0V0 | | C15 | GND | GND | GND | | C16 | EMC_AB[22]/IO15NDB0V0 | EMC_AB[22]/IO15NDB0V0 | EMC_AB[22]/IO19NDB0V0 | | C17 | EMC_AB[23]/IO15PDB0V0 | EMC_AB[23]/IO15PDB0V0 | EMC_AB[23]/IO19PDB0V0 | | C18 | NC | NC | VCCPLL1 | | C19 | NC | NC | VCOMPLA1 | - 1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device. - 2. \*: Indicates that the signal assigned to the pins as a CLKBUF/CLKBUF\_LVPECL/CLKBUF\_LVDS goes through a glitchless mux. In order for the glitchless mux to operate correctly, the signal must be a free-running clock signal. Refer to the 'Glitchless MUX' section in the SmartFusion Microcontroller Subsystem User's Guide for more details. Revision 13 5-25 ### **FG256** ### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx. 5-42 Revision 13 | Pin | | FG256 | | |-----|-----------------------|----------------------------|----------------------------| | No. | A2F060 Function | A2F200 Function | A2F500 Function | | D15 | GCA1/IO20PDB0V0 | IO24NDB1V0 | IO33NDB1V0 | | D16 | VCCFPGAIOB1 | VCCFPGAIOB1 | VCCFPGAIOB1 | | E1 | EMC_DB[13]/IO44PDB5V0 | EMC_DB[13]/GAC2/IO70PDB5V0 | EMC_DB[13]/GAC2/IO87PDB5V0 | | E2 | EMC_DB[12]/IO44NDB5V0 | EMC_DB[12]/IO70NDB5V0 | EMC_DB[12]/IO87NDB5V0 | | E3 | GFA2/IO42PDB5V0 | GFA2/IO68PDB5V0 | GFA2/IO85PDB5V0 | | E4 | EMC_DB[10]/IO43NPB5V0 | EMC_DB[10]/IO69NPB5V0 | EMC_DB[10]/IO86NPB5V0 | | E5 | GNDQ | GNDQ | GNDQ | | E6 | GND | GND | GND | | E7 | VCCFPGAIOB0 | VCCFPGAIOB0 | VCCFPGAIOB0 | | E8 | GND | GND | GND | | E9 | VCCFPGAIOB0 | VCCFPGAIOB0 | VCCFPGAIOB0 | | E10 | GND | GND | GND | | E11 | VCCFPGAIOB0 | VCCFPGAIOB0 | VCCFPGAIOB0 | | E12 | GCB2/IO22PDB1V0 | GCA1/IO28PDB1V0 | GCA1/IO36PDB1V0 * | | E13 | VCCFPGAIOB1 | VCCFPGAIOB1 | VCCFPGAIOB1 | | E14 | GCA2/IO21PDB1V0 | GCB1/IO27PDB1V0 | GCB1/IO34PDB1V0 | | E15 | GCC2/IO23PDB1V0 | GDC1/IO29PDB1V0 | GDC1/IO38PDB1V0 | | E16 | IO23NDB1V0 | GDC0/IO29NDB1V0 | GDC0/IO38NDB1V0 | | F1 | EMC_DB[9]/IO40PDB5V0 | EMC_DB[9]/GEC1/IO63PDB5V0 | EMC_DB[9]/GEC1/IO80PDB5V0 | | F2 | GND | GND | GND | | F3 | GFB2/IO42NDB5V0 | GFB2/IO68NDB5V0 | GFB2/IO85NDB5V0 | | F4 | VCCFPGAIOB5 | VCCFPGAIOB5 | VCCFPGAIOB5 | | F5 | EMC_DB[11]/IO43PPB5V0 | EMC_DB[11]/IO69PPB5V0 | EMC_DB[11]/IO86PPB5V0 | | F6 | VCCFPGAIOB5 | VCCFPGAIOB5 | VCCFPGAIOB5 | | F7 | GND | GND | GND | | F8 | VCC | VCC | VCC | | F9 | GND | GND | GND | | F10 | VCC | VCC | VCC | | F11 | GND | GND | GND | | F12 | IO22NDB1V0 | GCA0/IO28NDB1V0 | GCA0/IO36NDB1V0 * | | F13 | NC | GNDQ | GNDQ | - 1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device. - 2. \*: Indicates that the signal assigned to the pins as a CLKBUF/CLKBUF\_LVPECL/CLKBUF\_LVDS goes through a glitchless mux. In order for the glitchless mux to operate correctly, the signal must be a free-running clock signal. Refer to the 'Glitchless MUX' section in the SmartFusion Microcontroller Subsystem User's Guide for more details. Revision 13 5-45 ### Pin Descriptions | | FG | G484 | |------------|----------------------------|----------------------------| | Pin Number | A2F200 Function | A2F500 Function | | C15 | EMC_AB[17]/IO12PDB0V0 | EMC_AB[17]/IO17PDB0V0 | | C16 | EMC_AB[24]/IO16NDB0V0 | EMC_AB[24]/IO20NDB0V0 | | C17 | EMC_AB[22]/IO15NDB0V0 | EMC_AB[22]/IO19NDB0V0 | | C18 | EMC_AB[23]/IO15PDB0V0 | EMC_AB[23]/IO19PDB0V0 | | C19 | GBA0/IO19NPB0V0 | GBA0/IO23NPB0V0 | | C20 | NC | NC | | C21 | GBC2/IO21PDB1V0 | GBC2/IO30PDB1V0 | | C22 | GBB2/IO20NDB1V0 | GBB2/IO27NDB1V0 | | D1 | GND | GND | | D2 | EMC_DB[12]/IO70NDB5V0 | EMC_DB[12]/IO87NDB5V0 | | D3 | EMC_DB[13]/GAC2/IO70PDB5V0 | EMC_DB[13]/GAC2/IO87PDB5V0 | | D4 | NC | NC | | D5 | NC | NC | | D6 | GND | GND | | D7 | NC | IO00NPB0V0 | | D8 | NC | IO03NPB0V0 | | D9 | GND | GND | | D10 | EMC_OEN0_N/IO03NDB0V0 | EMC_OEN0_N/IO08NDB0V0 | | D11 | EMC_AB[10]/IO09NDB0V0 | EMC_AB[10]/IO11NDB0V0 | | D12 | EMC_AB[11]/IO09PDB0V0 | EMC_AB[11]/IO11PDB0V0 | | D13 | EMC_AB[9]/IO08PDB0V0 | EMC_AB[9]/IO13PDB0V0 | | D14 | GND | GND | | D15 | GBC1/IO17PPB0V0 | GBC1/IO22PPB0V0 | | D16 | EMC_AB[25]/IO16PDB0V0 | EMC_AB[25]/IO20PDB0V0 | | D17 | GND | GND | | D18 | GBA1/IO19PPB0V0 | GBA1/IO23PPB0V0 | | D19 | NC | NC | | D20 | NC | NC | | D21 | IO21NDB1V0 | IO30NDB1V0 | | D22 | GND | GND | | E1 | GFC2/IO67PPB5V0 | GFC2/IO84PPB5V0 | | E2 | VCCFPGAIOB5 | VCCFPGAIOB5 | | E3 | GFA2/IO68PDB5V0 | GFA2/IO85PDB5V0 | | E4 | GND | GND | ### Notes: - 1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device. - 2. \*: Indicates that the signal assigned to the pins as a CLKBUF/CLKBUF\_LVPECL/CLKBUF\_LVDS goes through a glitchless mux. In order for the glitchless mux to operate correctly, the signal must be a free-running clock signal. Refer to the 'Glitchless MUX' section in the SmartFusion Microcontroller Subsystem User's Guide for more details. 5-56 Revision 13 | | FG484 | | | |------------|---------------------------|---------------------------|--| | Pin Number | A2F200 Function | A2F500 Function | | | J19 | GCA0/IO28NDB1V0 | GCA0/IO36NDB1V0 * | | | J20 | GCA1/IO28PDB1V0 | GCA1/IO36PDB1V0 * | | | J21 | GCC1/IO26PPB1V0 | GCC1/IO35PPB1V0 | | | J22 | GCB1/IO27PDB1V0 | GCB1/IO34PDB1V0 | | | K1 | GND | GND | | | K2 | EMC_DB[0]/GEA2/IO59NDB5V0 | EMC_DB[0]/GEA2/IO76NDB5V0 | | | K3 | EMC_DB[1]/GEB2/IO59PDB5V0 | EMC_DB[1]/GEB2/IO76PDB5V0 | | | K4 | NC | IO74PPB5V0 | | | K5 | EMC_DB[2]/IO60NPB5V0 | EMC_DB[2]/IO77NPB5V0 | | | K6 | NC | IO75PDB5V0 | | | K7 | GND | GND | | | K8 | VCC | VCC | | | K9 | GND | GND | | | K10 | VCC | VCC | | | K11 | GND | GND | | | K12 | VCC | VCC | | | K13 | GND | GND | | | K14 | VCC | VCC | | | K15 | GND | GND | | | K16 | VCCFPGAIOB1 | VCCFPGAIOB1 | | | K17 | NC | IO37NDB1V0 | | | K18 | GDA1/IO31PDB1V0 | GDA1/IO40PDB1V0 | | | K19 | GDA0/IO31NDB1V0 | GDA0/IO40NDB1V0 | | | K20 | GDC1/IO29PDB1V0 | GDC1/IO38PDB1V0 | | | K21 | GDC0/IO29NDB1V0 | GDC0/IO38NDB1V0 | | | K22 | GND | GND | | | L1 | NC | IO73PDB5V0 | | | L2 | NC | IO73NDB5V0 | | | L3 | NC | IO72PPB5V0 | | | L4 | GND | GND | | | L5 | NC | IO74NPB5V0 | | | L6 | NC | IO75NDB5V0 | | | L7 | VCCFPGAIOB5 | VCCFPGAIOB5 | | | L8 | GND | GND | | - 1. Shading denotes pins that do not have completely identical functions from density to density. For example, the bank assignment can be different for an I/O, or the function might be available only on a larger density device. - 2. \*: Indicates that the signal assigned to the pins as a CLKBUF/CLKBUF\_LVPECL/CLKBUF\_LVDS goes through a glitchless mux. In order for the glitchless mux to operate correctly, the signal must be a free-running clock signal. Refer to the 'Glitchless MUX' section in the SmartFusion Microcontroller Subsystem User's Guide for more details. 5-60 Revision 13 | Revision | Changes | Page | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | Revision 7<br>(continued) | Usage instructions, such as how to handle the pin when unused, were added for the following supply pins (SAR 29769): "VCC15A" | 5-2<br>through<br>5-3 | | | "VCC15ADC0" through "VCC15ADC2" | 3-3 | | | "VCC33ADC0" through "VCC33ADC2" | | | | "VCC33AP" | | | | "VCC33ADC2" | | | | "VCCLPXTAL" | | | | "VCCMAINXTAL" | | | | "VCCMSSIOB2" | | | | "VCCPLLx" | | | | "VCCRCOSC" | | | | "VDDBAT" | | | | The "IO" description was revised to clarify the definitions of u, I/O pair, and w, differential pair (SAR 31147). Information on configuration of unused I/Os (including unused MSS I/Os, SAR 26891) was added (SAR 32643). | 5-6 | | | Usage instructions were added for the following pins (SAR 29769): | 5-9 | | | "MSS_RESET_N" | through | | | "TCK" | 5-13 | | | "TMS" | | | | "TRSTB" | | | | "MAC_CLK" | | | | Package names used in the "Pin Assignment Tables" section were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 27395). | 5-18 | | | The pin assignments for A2F060 for "TQ144" and "FG256" have been revised due to the device status change from advance to preliminary (SAR 33068). | 5-18,<br>5-42 | | | The "TQ144" and "FG256" pin assignment sections previously compared functions between A2F060/A2F200 devices in one table and A2F200/A2F500 in a separate table. Functions for all three devices have now been combined into one table for each package (SAR 33072). | | | | The "PQ208" pin table was revised for A2F500 to remove EMC functions, which are not available for this device/package combination (SAR 33041). | 5-34 | | Revision 6<br>(March 2011) | The "PQ208" package was added to product tables and "Product Ordering Codes" for A2F200 and A2F500 (SAR 31005). | III | | | The "Package I/Os: MSS + FPGA I/Os" table was revised to add the CS288 package for A2F060 and the PQ208 package for A2F200 and A2F500. A row was added for shared analog inputs (SAR 31034). | III | | | The "SmartFusion cSoC Device Status" table was updated (SAR 31084). | Ш | | | VCCESRAM was added to Table 2-1 • Absolute Maximum Ratings, Table 2-3 • | 2-1, 2-3, | | | Recommended Operating Conditions <sup>5,6</sup> , Table 2-8 • Power Supplies Configuration, and the "Supply Pins" table (SAR 31035). | 2-10, 5-1 | | | The following note was removed from Table 2-8 • Power Supplies Configuration (SAR 30984): | 2-10 | | | "Current monitors and temperature monitors should not be used when Power-Down and/or Sleep mode are required by the application." | | Revision 13 6-7