



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 100MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, MMC/SD/SDIO, SPI, UART/USART, USB OTG   |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT            |
| Number of I/O              | 36                                                                      |
| Program Memory Size        | 512KB (512K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 128K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V                                                             |
| Data Converters            | A/D 10x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 49-UFBGA, WLCSP                                                         |
| Supplier Device Package    | 49-WLCSP (3x3.19)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f411cey3tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Revision h | nistory | /                                           | 147 |
|------------|---------|---------------------------------------------|-----|
| I          | B.3     | Batch Acquisition Mode (BAM) example        | 146 |
| I          | B.2     | Sensor Hub application example              | 145 |
| I          | B.1     | USB OTG Full Speed (FS) interface solutions | 143 |



# 1 Introduction

This datasheet provides the description of the STM32F411xC/xE line of microcontrollers.

The STM32F411xC/xE datasheet should be read in conjunction with RM0383 reference manual which is available from the STMicroelectronics website *www.st.com*. It includes all information concerning Flash memory programming.

For information on the Cortex<sup>®</sup>-M4 core, please refer to the Cortex<sup>®</sup>-M4 programming manual (PM0214) available from *www.st.com*.





buses is 100 MHz while the maximum frequency of the high-speed APB domains is 100 MHz. The maximum allowed frequency of the low-speed APB domain is 50 MHz.

The devices embed a dedicated PLL (PLLI2S) which allows to achieve audio class performance. In this case, the  $I^2S$  master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz.

### 3.13 Boot modes

At startup, boot pins are used to select one out of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The bootloader is located in system memory. It is used to reprogram the Flash memory by using USART1(PA9/10), USART2(PD5/6), USB OTG FS in device mode (PA11/12) through DFU (device firmware upgrade), I2C1(PB6/7), I2C2(PB10/3), I2C3(PA8/PB4), SPI1(PA4/5/6/7), SPI2(PB12/13/14/15) or SPI3(PA15, PC10/11/12).

For more detailed information on the bootloader, refer to Application Note: AN2606, *STM32™ microcontroller system memory boot mode*.

### 3.14 Power supply schemes

- VDD = 1.7 to 3.6 V: external power supply for I/Os with the internal supervisor (POR/PDR) disabled, provided externally through VDD pins. Requires the use of an external power supply supervisor connected to the VDD and NRST pins.
- V<sub>SSA</sub>, V<sub>DDA</sub> = 1.7 to 3.6 V: external analog power supplies for ADC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively, with decoupling technique.
- V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

Refer to Figure 17: Power supply scheme for more details.



| USART<br>name | Standard<br>features | Modem<br>(RTS/CTS) | LIN | SPI<br>master | irDA | Smartcard<br>(ISO 7816) | Max. baud<br>rate in Mbit/s<br>(oversampling<br>by 16) | Max. baud<br>rate in Mbit/s<br>(oversampling<br>by 8) | APB<br>mapping            |  |  |  |
|---------------|----------------------|--------------------|-----|---------------|------|-------------------------|--------------------------------------------------------|-------------------------------------------------------|---------------------------|--|--|--|
| USART1        | х                    | х                  | х   | х             | х    | х                       | 6.25                                                   | 12.5                                                  | APB2<br>(max.<br>100 MHz) |  |  |  |
| USART2        | х                    | х                  | х   | х             | х    | х                       | 3.12                                                   | 6.25                                                  | APB1<br>(max.<br>50 MHz)  |  |  |  |
| USART6        | х                    | N.A                | х   | х             | х    | х                       | 6.25                                                   | 12.5                                                  | APB2<br>(max.<br>100 MHz) |  |  |  |

 Table 6. USART feature comparison

## 3.23 Serial peripheral interface (SPI)

The devices feature five SPIs in slave and master modes in full-duplex and simplex communication modes. SPI1, SPI4 and SPI5 can communicate at up to 50 Mbit/s, SPI2 and SPI3 can communicate at up to 25 Mbit/s. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. All SPIs can be served by the DMA controller.

The SPI interface can be configured to operate in TI mode for communications in master mode and slave mode.

# 3.24 Inter-integrated sound (I<sup>2</sup>S)

Five standard I<sup>2</sup>S interfaces (multiplexed with SPI1 to SPI5) are available. They can be operated in master or slave mode, in simplex communication modes and full duplex for I2S2 and I2S3 and can be configured to operate with a 16-/32-bit resolution as an input or output channel. All the I2Sx audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

All  $I^2Sx$  can be served by the DMA controller.

### 3.25 Audio PLL (PLLI2S)

The devices feature an additional dedicated PLL for audio I<sup>2</sup>S application. It allows to achieve error-free I<sup>2</sup>S sampling clock accuracy without compromising on the CPU performance.

The PLLI2S configuration can be modified to manage an  $I^2S$  sample rate change without disabling the main PLL (PLL) used for the CPU.

The audio PLL can be programmed with very low error to obtain sampling rates ranging from 8 kHz to 192 kHz.

DocID026289 Rev 6



In addition to the audio PLL, a master clock input pin can be used to synchronize the I2S flow with an external PLL (or Codec output).

### 3.26 Secure digital input/output interface (SDIO)

An SD/SDIO/MMC/eMMC host interface is available, that supports MultiMediaCard System Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit.

The interface allows data transfer at up to 50 MHz, and is compliant with the SD Memory Card Specification Version 2.0.

The SDIO Card Specification Version 2.0 is also supported with two different databus modes: 1-bit (default) and 4-bit.

The current version supports only one SD/SDIO/MMC4.2 card at any one time and a stack of MMC4.1 or previous.

In addition to SD/SDIO/MMC/eMMC, this interface is fully compliant with the CE-ATA digital protocol Rev1.1.

### 3.27 Universal serial bus on-the-go full-speed (OTG\_FS)

The devices embed an USB OTG full-speed device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator. The major features are:

- Combined Rx and Tx FIFO size of 320 × 35 bits with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 4 bidirectional endpoints
- 8 host channels with periodic OUT support
- HNP/SNP/IP inside (no need for any external resistor)
- For OTG/Host modes, a power switch is needed in case bus-powered devices are connected

### 3.28 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission.

The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers.

Fast I/O handling allowing maximum I/O toggling up to 100 MHz.



# 4 Pinouts and pin description



Figure 9. STM32F411xC/xE WLCSP49 pinout

1. The above figure shows the package bump side.



|          | Pir    | n numl  | oer     |          |                                                      |          |               |       |                                                                                                         |                      |
|----------|--------|---------|---------|----------|------------------------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------|----------------------|
| UFQFPN48 | LQFP64 | WLCSP49 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions                                                                                     | Additional functions |
| -        | -      | -       | 81      | C9       | PD0                                                  | I/O      | FT            | -     | EVENTOUT                                                                                                | -                    |
| -        | -      | -       | 82      | B9       | PD1                                                  | I/O      | FT            | -     | EVENTOUT                                                                                                | -                    |
| -        | 54     | -       | 83      | C8       | PD2                                                  | I/O      | FT            | -     | TIM3_ETR,<br>SDIO_CMD,<br>EVENTOUT                                                                      | -                    |
| -        | -      | -       | 84      | B8       | PD3                                                  | I/O      | FT            | -     | SPI2_SCK/I2S2_CK,<br>USART2_CTS,<br>EVENTOUT                                                            | -                    |
| -        | -      | -       | 85      | B7       | PD4                                                  | I/O      | FT            | -     | USART2_RTS,<br>EVENTOUT                                                                                 | -                    |
| -        | -      | -       | 86      | A6       | PD5                                                  | I/O      | FT            | -     | USART2_TX,<br>EVENTOUT                                                                                  | -                    |
| -        | -      | -       | 87      | B6       | PD6                                                  | I/O      | FT            | -     | SPI3_MOSI/I2S3_SD,<br>USART2_RX,<br>EVENTOUT                                                            | -                    |
| -        | -      | -       | 88      | A5       | PD7                                                  | I/O      | FT            | -     | USART2_CK,<br>EVENTOUT                                                                                  | -                    |
| 39       | 55     | A3      | 89      | A8       | PB3                                                  | I/O      | FT            | -     | JTDO-SWO,<br>TIM2_CH2,<br>SPI1_SCK/I2S1_CK,<br>SPI3_SCK/I2S3_CK,<br>USART1_RX,<br>I2C2_SDA,<br>EVENTOUT | -                    |
| 40       | 56     | A4      | 90      | A7       | PB4                                                  | I/O      | FT            | -     | JTRST, TIM3_CH1,<br>SPI1_MISO,<br>SPI3_MISO,<br>I2S3ext_SD,<br>I2C3_SDA, SDIO_D0,<br>EVENTOUT           | -                    |
| 41       | 57     | B4      | 91      | C5       | PB5                                                  | I/O      | тс            | -     | TIM3_CH2,<br>I2C1_SMBA,<br>SPI1_MOSI/I2S1_SD,<br>SPI3_MOSI/I2S3_SD,<br>SDIO_D3,<br>EVENTOUT             | -                    |
| 42       | 58     | C4      | 92      | B5       | PB6                                                  | I/O      | FT            | -     | TIM4_CH1,<br>I2C1_SCL,<br>USART1_TX,<br>EVENTOUT                                                        | -                    |

Table 8. STM32F411xC/xE pin definitions (continued)



52/149

|        | Table 9. Alternate function mapping (continued) |        |           |                     |                          |                    |                                          |                                                         |                                 |        |               |         |      |      |      |      |      |
|--------|-------------------------------------------------|--------|-----------|---------------------|--------------------------|--------------------|------------------------------------------|---------------------------------------------------------|---------------------------------|--------|---------------|---------|------|------|------|------|------|
|        |                                                 | AF00   | AF01      | AF02                | AF03                     | AF04               | AF05                                     | AF06                                                    | AF07                            | AF08   | AF09          | AF10    | AF11 | AF12 | AF13 | AF14 | AF15 |
|        | Port                                            | SYS_AF | TIM1/TIM2 | TIM3/<br>TIM4/ TIM5 | TIM9/<br>TIM10/<br>TIM11 | I2C1/I2C2/<br>I2C3 | SPI1/I2S1S<br>PI2/<br>I2S2/SPI3/<br>I2S3 | SPI2/I2S2/<br>SPI3/<br>I2S3/SPI4/<br>I2S4/SPI5/<br>I2S5 | SPI3/I2S3/<br>USART1/<br>USART2 | USART6 | 12C2/<br>12C3 | OTG1_FS |      | SDIO |      |      |      |
| ц<br>т | PH0                                             | -      | -         | -                   | -                        | -                  | -                                        | -                                                       | -                               | -      | -             | -       | -    | -    | -    | -    | -    |
| D      | PH1                                             | -      | -         | -                   | -                        | -                  | -                                        | -                                                       | -                               | -      | -             | -       | -    | -    | -    | -    | -    |

| Bus  | Boundary address          | Peripheral          |
|------|---------------------------|---------------------|
|      | 0x4000 7000 - 0x4000 73FF | PWR                 |
|      | 0x4000 6000 - 0x4000 6FFF | Reserved            |
|      | 0x4000 5C00 - 0x4000 5FFF | 12C3                |
|      | 0x4000 5800 - 0x4000 5BFF | 12C2                |
|      | 0x4000 5400 - 0x4000 57FF | 12C1                |
|      | 0x4000 4800 - 0x4000 53FF | Reserved            |
|      | 0x4000 4400 - 0x4000 47FF | USART2              |
|      | 0x4000 4000 - 0x4000 43FF | I2S3ext             |
|      | 0x4000 3C00 - 0x4000 3FFF | SPI3 / I2S3         |
| APB1 | 0x4000 3800 - 0x4000 3BFF | SPI2 / I2S2         |
|      | 0x4000 3400 - 0x4000 37FF | I2S2ext             |
|      | 0x4000 3000 - 0x4000 33FF | IWDG                |
|      | 0x4000 2C00 - 0x4000 2FFF | WWDG                |
|      | 0x4000 2800 - 0x4000 2BFF | RTC & BKP Registers |
|      | 0x4000 1000 - 0x4000 27FF | Reserved            |
|      | 0x4000 0C00 - 0x4000 0FFF | TIM5                |
|      | 0x4000 0800 - 0x4000 0BFF | TIM4                |
|      | 0x4000 0400 - 0x4000 07FF | ТІМЗ                |
|      | 0x4000 0000 - 0x4000 03FF | TIM2                |

# Table 10. STM32F411xC/xE register boundary addresses (continued)



| (      |                    | or enabled with prefett                                                          | 1451111        | 5.0 V |                           |                           |                            |                            |      |
|--------|--------------------|----------------------------------------------------------------------------------|----------------|-------|---------------------------|---------------------------|----------------------------|----------------------------|------|
|        |                    |                                                                                  | £              |       |                           | Ma                        | x <sup>(1)</sup>           |                            |      |
| Symbol | Parameter          | Conditions                                                                       | 'HCLK<br>(MHz) | Тур   | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | T <sub>A</sub> =<br>125 °C | Unit |
|        |                    |                                                                                  | 100            | 31.7  | 33.6                      | 34.5                      | 35.5                       | 37.0                       |      |
|        |                    | External clock, PLL                                                              | 84             | 26.9  | 28.6                      | 29.4                      | 30.3                       | 31.6                       |      |
|        |                    | ON <sup>(2)</sup> ,<br>all peripherals<br>enabled <sup>(3)(4)</sup>              | 64             | 19.6  | 20.9                      | 21.5                      | 22.3                       | 23.5                       |      |
|        |                    |                                                                                  | 50             | 15.6  | 16.7                      | 17.2                      | 18.0                       | 19.1                       |      |
|        |                    |                                                                                  | 20             | 7.6   | 8.4                       | 8.8                       | 9.5                        | 10.6                       |      |
|        |                    | HSI, PLL OFF <sup>(2)</sup> , all peripherals enabled <sup>(3)</sup>             | 16             | 5.1   | 5.6                       | 6.1                       | 6.8                        | 7.9                        |      |
|        | Supply current     |                                                                                  | 1              | 1.0   | 1.3                       | 1.7                       | 2.3                        | 3.4                        | m۵   |
| 'DD    | in <b>Run mode</b> |                                                                                  | 100            | 22.5  | 24.2                      | 24.9                      | 26.0                       | 27.3                       | ШA   |
|        |                    |                                                                                  | 84             | 19.5  | 21.1 <sup>(5)</sup>       | 21.8                      | 22.8                       | 24.1                       |      |
|        |                    | External clock, PLL ON <sup>(2)</sup><br>all peripherals disabled <sup>(3)</sup> | 64             | 14.5  | 15.7                      | 16.3                      | 17.1                       | 18.3                       | -    |
|        |                    |                                                                                  | 50             | 11.7  | 12.7                      | 13.2                      | 14.0                       | 15.1                       |      |
|        |                    |                                                                                  | 20             | 5.6   | 6.4                       | 6.8                       | 7.4                        | 8.5                        |      |
|        |                    | HSI, PLL OFF <sup>(2)</sup> , all                                                | 16             | 4.0   | 4.5                       | 4.9                       | 5.6                        | 6.7                        |      |
|        |                    | peripherals disabled <sup>(3)</sup>                                              | 1              | 0.9   | 1.2                       | 1.6                       | 2.2                        | 3.3                        |      |

# Table 25. Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled with prefetch) running from Flash memory - $V_{DD}$ = 3.6 V

1. Guaranteed by characterization results.

2. Refer to Table 41 and RM0383 for the possible PLL VCO setting

3. Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register).

4. When the ADC is ON (ADON bit set in the ADC\_CR2), add an additional power consumption of 1.6mA per ADC for the analog part.

5. Guaranteed by test in production.



#### 6.3.7 Wakeup time from low-power modes

The wakeup times given in *Table 34* are measured starting from the wakeup event trigger up to the first instruction executed by the CPU:

- For Stop or Sleep modes: the wakeup event is WFE.
- WKUP (PA0) pin is used to wakeup from Standby, Stop and Sleep modes.



#### Figure 21. Low-power mode wakeup

All timings are derived from tests performed under ambient temperature and  $V_{DD}$ =3.3 V.



| Symbol                               | Parameter                     | Conditions                               | Min          | Тур | Мах          | Unit |
|--------------------------------------|-------------------------------|------------------------------------------|--------------|-----|--------------|------|
| I <sub>DD(PLL)</sub> <sup>(4)</sup>  | PLL power consumption on VDD  | VCO freq = 100 MHz<br>VCO freq = 432 MHz | 0.15<br>0.45 | -   | 0.40<br>0.75 | m۸   |
| I <sub>DDA(PLL)</sub> <sup>(4)</sup> | PLL power consumption on VDDA | VCO freq = 100 MHz<br>VCO freq = 432 MHz | 0.30<br>0.55 | -   | 0.40<br>0.85 | ША   |

#### Table 41. Main PLL characteristics (continued)

1. Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between PLL and PLLI2S.

2. Guaranteed by design.

3. The use of two PLLs in parallel could degraded the Jitter up to +30%.

4. Guaranteed by characterization results.

| Symbol                                  | Parameter                             | Conditions                                                             |                    | Min                 | Тур          | Max          | Unit |
|-----------------------------------------|---------------------------------------|------------------------------------------------------------------------|--------------------|---------------------|--------------|--------------|------|
| f <sub>PLLI2S_IN</sub>                  | PLLI2S input clock <sup>(1)</sup>     | -                                                                      |                    | 0.95 <sup>(2)</sup> | 1            | 2.10         |      |
| f <sub>PLLI2S_OUT</sub>                 | PLLI2S multiplier output clock        | -                                                                      |                    | -                   | -            | 216          | MHz  |
| f <sub>VCO_OUT</sub>                    | PLLI2S VCO output                     | -                                                                      | 100                | -                   | 432          |              |      |
| +                                       | DLLI2S look time                      | VCO freq = 100 MHz                                                     |                    | 75                  | -            | 200          |      |
| LOCK                                    |                                       | VCO freq = 432 MHz                                                     |                    | 100                 | -            | 300          | μs   |
|                                         |                                       | Cycle to cycle at                                                      | RMS                | -                   | 90           | -            |      |
| Jitter <sup>(3)</sup>                   | Master I2S clock jitter               | 12.288 MHz on<br>48 kHz period,<br>N=432, R=5                          | peak<br>to<br>peak | -                   | ±280         | -            |      |
|                                         |                                       | Average frequency o<br>12.288 MHz<br>N = 432, R = 5<br>on 1000 samples | -                  | 90                  | -            | ps           |      |
|                                         | WS I2S clock jitter                   | Cycle to cycle at 48 I<br>on 1000 samples                              | -                  | 400                 | -            |              |      |
| I <sub>DD(PLLI2S)</sub> <sup>(4)</sup>  | PLLI2S power consumption on $V_{DD}$  | VCO freq = 100 MHz<br>VCO freq = 432 MHz                               | 0.15<br>0.45       | -                   | 0.40<br>0.75 | mA           |      |
| I <sub>DDA(PLLI2S)</sub> <sup>(4)</sup> | PLLI2S power consumption on $V_{DDA}$ | VCO freq = 100 MHz<br>VCO freq = 432 MHz                               | 2                  | 0.30<br>0.55        | -            | 0.40<br>0.85 | ШA   |

#### Table 42. PLLI2S (audio PLL) characteristics

1. Take care of using the appropriate division factor M to have the specified PLL input clock values.

2. Guaranteed by design.

3. Value given with main PLL running.

4. Guaranteed by characterization results.



#### 6.3.11 PLL spread spectrum clock generation (SSCG) characteristics

The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see *Table 49: EMI characteristics for LQFP100*). It is available only on the main PLL.

| Symbol            | Parameter                              | Min  | Тур | Max <sup>(1)</sup> | Unit |
|-------------------|----------------------------------------|------|-----|--------------------|------|
| f <sub>Mod</sub>  | Modulation frequency                   | -    | -   | 10                 | kHz  |
| md                | Peak modulation depth                  | 0.25 | -   | 2                  | %    |
| MODEPER * INCSTEP | (Modulation period) * (Increment Step) | -    | -   | 2 <sup>15</sup> -1 | -    |

| Table 43. | SSCG | parameter | constraints |
|-----------|------|-----------|-------------|
|           | 0000 | parameter | constraints |

1. Guaranteed by design.

#### Equation 1

The frequency modulation period (MODEPER) is given by the equation below:

 $MODEPER = round[f_{PLL IN} / (4 \times f_{Mod})]$ 

 $f_{\text{PLL}\ \text{IN}}$  and  $f_{\text{Mod}}$  must be expressed in Hz.

As an example:

If  $f_{PLL_IN}$  = 1 MHz, and  $f_{MOD}$  = 1 kHz, the modulation depth (MODEPER) is given by equation 1:

MODEPER = round  $[10^{6}/(4 \times 10^{3})] = 250$ 

#### **Equation 2**

Equation 2 allows to calculate the increment step (INCSTEP):

INCSTEP = round[
$$((2^{15} - 1) \times md \times PLLN)/(100 \times 5 \times MODEPER)$$
]

 $f_{\text{VCO OUT}}$  must be expressed in MHz.

With a modulation depth (md) =  $\pm 2$  % (4 % peak to peak), and PLLN = 240 (in MHz):

INCSTEP = round[ $((2^{15}-1) \times 2 \times 240)/(100 \times 5 \times 250)$ ] = 126md(quantitazed)%

An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula:

$$md_{quantized}$$
% = (MODEPER×INCSTEP×100×5)/ ((2<sup>15</sup>-1)×PLLN)

As a result:

$$md_{quantized}\% = (250 \times 126 \times 100 \times 5)/ ((2^{15} - 1) \times 240) = 2.002\%$$
(peak)

DocID026289 Rev 6



| OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol                                           | Parameter                                                                       | Conditions                                       | Min | Тур | Мах                | Unit |
|-----------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------|-----|-----|--------------------|------|
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥ 2.70 V | -   | -   | 100 <sup>(4)</sup> |      |
|                                               | F <sub>max(IO)out</sub>                          | Maximum frequency <sup>(3)</sup>                                                | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥ 1.7 V  | -   | -   | 50 <sup>(4)</sup>  | MHz  |
|                                               | t <sub>f(IO)out</sub> /<br>t <sub>r(IO)out</sub> | Output high to low level fall<br>time and output low to high<br>level rise time | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥ 2.70 V | -   | -   | 4                  |      |
| 11                                            |                                                  |                                                                                 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥ 1.7 V  | -   | -   | 6                  |      |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V | -   | -   | 2.5                | 115  |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V  | -   | -   | 4                  |      |
| -                                             | t <sub>EXTIpw</sub>                              | Pulse width of external signals detected by the EXTI controller                 |                                                  | 10  | -   | -                  | ns   |

Table 55. I/O AC characteristics<sup>(1)(2)</sup> (continued)

1. Guaranteed by characterization results.

2. The I/O speed is configured using the OSPEEDRy[1:0] bits. Refer to the STM32F4xx reference manual for a description of the GPIOx\_SPEEDR GPIO port output speed register.

3. The maximum frequency is defined in *Figure 31*.

4. For maximum frequencies above 50 MHz and  $V_{DD}$  > 2.4 V, the compensation cell should be used.



#### Figure 31. I/O AC characteristics definition



#### 6.3.18 TIM timer characteristics

The parameters given in Table 57 are guaranteed by design.

Refer to Section 6.3.16: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

| Symbol                 | Parameter                                                         | Conditions <sup>(3)</sup>                    | Min    | Max                     | Unit                 |
|------------------------|-------------------------------------------------------------------|----------------------------------------------|--------|-------------------------|----------------------|
| t <sub>res(TIM)</sub>  | Timer resolution time                                             | AHB/APBx prescaler=1                         | 1      | -                       | t <sub>TIMxCLK</sub> |
|                        |                                                                   | 01 2 01 4, 1 <sub>TIMxCLK</sub> =<br>100 MHz | 11.9   | -                       | ns                   |
|                        |                                                                   | AHB/APBx prescaler>4,                        | 1      | -                       | t <sub>TIMxCLK</sub> |
|                        |                                                                   | f <sub>TIMxCLK</sub> = 100 MHz               | 11.9   | -                       | ns                   |
| f <sub>EXT</sub>       | Timer external clock                                              | f <sub>TIMxCLK</sub> = 100 MHz               | 0      | f <sub>TIMxCLK</sub> /2 | MHz                  |
|                        | frequency on CH1 to CH4                                           |                                              | 0      | 50                      | MHz                  |
| Res <sub>TIM</sub>     | Timer resolution                                                  |                                              | -      | 16/32                   | bit                  |
| t <sub>COUNTER</sub>   | 16-bit counter clock<br>period when internal clock<br>is selected | f <sub>TIMxCLK</sub> = 100 MHz               | 0.0119 | 780                     | μs                   |
| t <sub>MAX_COUNT</sub> | Maximum possible count                                            |                                              | -      | 65536 ×<br>65536        | t <sub>TIMxCLK</sub> |
|                        |                                                                   | f <sub>TIMxCLK</sub> = 100 MHz               | -      | 51.1                    | S                    |

Table 57. TIMx characteristics<sup>(1)(2)</sup>

1. TIMx is used as a general term to refer to the TIM1 to TIM11 timers.

2. Guaranteed by design.

 The maximum timer frequency on APB1 is 50 MHz and on APB2 is up to 100 MHz, by setting the TIMPRE bit in the RCC\_DCKCFGR register, if APBx prescaler is 1 or 2 or 4, then TIMxCLK = HCKL, otherwise TIMxCLK >= 4x PCLKx.

### 6.3.19 Communications interfaces

### I<sup>2</sup>C interface characteristics

The I<sup>2</sup>C interface meets the requirements of the standard I<sup>2</sup>C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" opendrain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DD</sub> is disabled, but is still present.

The I<sup>2</sup>C characteristics are described in *Table 58*. Refer also to *Section 6.3.16*: I/O port *characteristics* for more details on the input/output alternate function characteristics (SDA and SCL).

The I<sup>2</sup>C bus interface supports standard mode (up to 100 kHz) and fast mode (up to 400 kHz). The I<sup>2</sup>C bus frequency can be increased up to 1 MHz. For more details about the complete solution, please contact your local ST sales representative.





Figure 37. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup>

1. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.



### Figure 38. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup>

1. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.



## 7.2 UFQFPN48 package information

Figure 49. UFQFPN48 - 48-lead, 7 x 7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline



1. Drawing is not to scale.

- 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life.
- 3. There is an exposed die pad on the underside of the UFQFPN package. It is recommended to connect and solder this back-side pad to PCB ground.

# Table 81. UFQFPN48 - 48-lead, 7 x 7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data

| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
|        | Min.        | Тур.  | Max.  | Min.                  | Тур.   | Max.   |
| A      | 0.500       | 0.550 | 0.600 | 0.0197                | 0.0217 | 0.0236 |
| A1     | 0.000       | 0.020 | 0.050 | 0.0000                | 0.0008 | 0.0020 |
| D      | 6.900       | 7.000 | 7.100 | 0.2717                | 0.2756 | 0.2795 |
| E      | 6.900       | 7.000 | 7.100 | 0.2717                | 0.2756 | 0.2795 |
| D2     | 5.500       | 5.600 | 5.700 | 0.2165                | 0.2205 | 0.2244 |



# Appendix B Application block diagrams

## B.1 USB OTG Full Speed (FS) interface solutions

Figure 61. USB controller configured as peripheral-only and used in Full-Speed mode



1. The external voltage regulator is only needed when building a  $\mathrm{V}_{\mathrm{BUS}}$  powered device.



#### Figure 62. USB controller configured as host-only and used in Full-Speed mode

1. The current limiter is required only if the application has to support a  $V_{BUS}$  powered device. A basic power switch can be used if 5V are available on the application board.



# B.2 Sensor Hub application example



#### Figure 64. Sensor Hub application example



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 21-Nov-2016 | 5        | Updated:<br>- Features<br>- Figure 1: Compatible board design for LQFP100 package<br>- Figure 2: Compatible board design for LQFP64 package<br>- Figure 2: Compatible board design for LQFP64 package<br>- Figure 2: STM32F411xC/xE block diagram<br>- Figure 2: High-speed external clock source AC timing diagram<br>- Figure 23: Low-speed external clock source AC timing diagram<br>- Figure 33: I2C bus AC waveforms and measurement circuit<br>- Figure 58: UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid<br>array package outline<br>- Table 2: STM32F411xC/xE features and peripheral counts<br>- Table 8: STM32F411xC/xE pin definitions<br>- Table 13: Thermal characteristics<br>- Table 14: General operating conditions<br>- From Table 20: Typical and maximum current consumption, code with data processing<br>(ART accelerator disabled) running from SRAM - VDD = 1.7 V to Table 31: Typical<br>and maximum current consumptions in VBAT mode<br>- Table 35: High-speed external user clock characteristics<br>- Table 36: Low-speed external user clock characteristics<br>- Table 36: Low-speed external user clock characteristics<br>- Table 39: HSI oscillator characteristics<br>- Table 51: Electrical sensitivities<br>- Table 51: Electrical sensitivities<br>- Table 51: Electrical sensitivities<br>- Table 51: Iectrical sensitivities<br>- Table 51: Icov speed external user clock characteristics<br>- Table 51: Icov static characteristics<br>- Table 51: Icov static characteristics<br>- Table 51: Clocynamic characteristics<br>- Table 66: Ordering information scheme<br>Added:<br>- One-time programmable bytes<br>- Table 85: Package thermal characteristics |  |  |
| 05-Dec-2016 | 6        | Updated:<br>– Table 27: Typical and maximum current consumptions in Stop mode - VDD = 1.7 V<br>– Table 28: Typical and maximum current consumption in Stop mode - VDD=3.6 V<br>– Table 29: Typical and maximum current consumption in Standby mode - VDD= 1.7 V<br>– Table 30: Typical and maximum current consumption in Standby mode - VDD= 3.6 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |

| Table 00. Document revision mistory | Table | 88. | Document | revision | history |
|-------------------------------------|-------|-----|----------|----------|---------|
|-------------------------------------|-------|-----|----------|----------|---------|

