Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 100MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT | | Number of I/O | 50 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V | | Data Converters | A/D 16x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f411ret6 | | Table 42. | PLLI2S (audio PLL) characteristics | 89 | |-----------|--------------------------------------------------------------------------------------------|-------| | Table 43. | SSCG parameter constraints | | | Table 44. | Flash memory characteristics | | | Table 45. | Flash memory programming | | | Table 46. | Flash memory programming with V <sub>PP</sub> voltage | | | Table 47. | Flash memory endurance and data retention | | | Table 48. | EMS characteristics for LQFP100 package | 94 | | Table 49. | EMI characteristics for LQFP100 | | | Table 50. | ESD absolute maximum ratings | 95 | | Table 51. | Electrical sensitivities | 96 | | Table 52. | I/O current injection susceptibility | 96 | | Table 53. | I/O static characteristics | 97 | | Table 54. | Output voltage characteristics | . 100 | | Table 55. | I/O AC characteristics | . 101 | | Table 56. | NRST pin characteristics | . 103 | | Table 57. | TIMx characteristics | . 104 | | Table 58. | I <sup>2</sup> C characteristics | . 105 | | Table 59. | SCL frequency (f <sub>PCLK1</sub> = 50 MHz, V <sub>DD</sub> = V <sub>DD_I2C</sub> = 3.3 V) | . 106 | | Table 60. | SPI dynamic characteristics | | | Table 61. | I <sup>2</sup> S dynamic characteristics | . 110 | | Table 62. | USB OTG FS startup time | . 112 | | Table 63. | USB OTG FS DC electrical characteristics | . 112 | | Table 64. | USB OTG FS electrical characteristics | . 113 | | Table 65. | ADC characteristics | . 113 | | Table 66. | ADC accuracy at f <sub>ADC</sub> = 18 MHz | . 115 | | Table 67. | ADC accuracy at f <sub>ADC</sub> = 30 MHz | . 115 | | Table 68. | ADC accuracy at f <sub>ADC</sub> = 36 MHz | | | Table 69. | ADC dynamic accuracy at f <sub>ADC</sub> = 18 MHz - limited test conditions | | | Table 70. | ADC dynamic accuracy at f <sub>ADC</sub> = 36 MHz - limited test conditions | | | Table 71. | Temperature sensor characteristics | | | Table 72. | Temperature sensor calibration values | . 119 | | Table 73. | V <sub>BAT</sub> monitoring characteristics | | | Table 74. | Embedded internal reference voltage | | | Table 75. | Internal reference voltage calibration values | | | Table 76. | Dynamic characteristics: SD / MMC characteristics | | | Table 77. | Dynamic characteristics: eMMC characteristics V <sub>DD</sub> = 1.7 V to 1.9 V | | | Table 78. | RTC characteristics | . 123 | | Table 79. | WLCSP49 - 49-ball, 2.999 x 3.185 mm, 0.4 mm pitch wafer level chip scale | | | | package mechanical data | . 125 | | Table 80. | WLCSP49 recommended PCB design rules (0.4 mm pitch) | . 126 | | Table 81. | UFQFPN48 - 48-lead, 7 x 7 mm, 0.5 mm pitch, ultra thin fine pitch | | | | quad flat package mechanical data | | | Table 82. | LQFP64 - 64-pin, 10 x 10 mm, 64-pin low-profile quad flat package mechanical data | | | Table 83. | LQPF100 - 100-pin, 14 x 14 mm, 100-pin low-profile quad flat package mechanical data | a134 | | Table 84. | UFBGA100, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package | | | <b>-</b> | mechanical data | | | Table 85. | Package thermal characteristics | | | Table 86. | Ordering information scheme | | | Table 87. | Limitations depending on the operating power supply range | | | Table 88. | Document revision history | . 147 | # 1 Introduction This datasheet provides the description of the STM32F411xC/xE line of microcontrollers. The STM32F411xC/xE datasheet should be read in conjunction with RM0383 reference manual which is available from the STMicroelectronics website *www.st.com*. It includes all information concerning Flash memory programming. For information on the Cortex<sup>®</sup>-M4 core, please refer to the Cortex<sup>®</sup>-M4 programming manual (PM0214) available from *www.st.com*. 477 Figure 3. STM32F411xC/xE block diagram The timers connected to APB2 are clocked from TIMxCLK up to 100 MHz, while the timers connected to APB1 are clocked from TIMxCLK up to 100 MHz. control (1) ### 3.16.3 Regulator ON/OFF and internal power supply supervisor availability | Package | Regulator ON | Regulator OFF | Power supply supervisor ON | Power supply supervisor OFF | |----------|-----------------------|-----------------------|----------------------------|--------------------------------------------| | UFQFPN48 | Yes | No | Yes | No | | WLCSP49 | Yes | No | Yes PDR_ON set to VDD | Yes PDR_ON external control <sup>(1)</sup> | | LQFP64 | Yes | No | Yes | No | | LQFP100 | Yes | No | Yes | No | | UFBGA100 | Yes BYPASS_REG set to | Yes BYPASS_REG set to | Yes PDR_ON set to VDD | Yes PDR_ON external | **VDD** Table 3. Regulator ON/OFF and internal power supply supervisor availability # 3.17 Real-time clock (RTC) and backup registers The backup domain includes: **VSS** - The real-time clock (RTC) - 20 backup registers The real-time clock (RTC) is an independent BCD timer/counter. Dedicated registers contain the second, minute, hour (in 12/24 hour), week day, date, month, year, in BCD (binary-coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day of the month are performed automatically. The RTC features a reference clock detection, a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC provides a programmable alarm and programmable periodic interrupts with wakeup from Stop and Standby modes. The sub-seconds value is also available in binary format. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 32 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation. Two alarm registers are used to generate an alarm at a specific time and calendar fields can be independently masked for alarm comparison. To generate a periodic interrupt, a 16-bit programmable binary auto-reload downcounter with programmable resolution is available and allows automatic wakeup and periodic alarms from every 120 µs to every 36 hours. A 20-bit prescaler is used for the time base clock. It is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. The backup registers are 32-bit registers used to store 80 bytes of user application data when $V_{DD}$ power is not present. Backup registers are not reset by a system, a power reset, or when the device wakes up from the Standby mode (see Section 3.18: Low-power modes). Additional 32-bit registers contain the programmable alarm subseconds, seconds, minutes, hours, day, and date. <sup>1.</sup> Refer to Section 3.15: Power supply supervisor # 3.20 Timers and watchdogs The devices embed one advanced-control timer, seven general-purpose timers and two watchdog timers. All timer counters can be frozen in debug mode. *Table 4* compares the features of the advanced-control and general-purpose timers. Table 4. Timer feature comparison | Table 4. Timer reacure comparison | | | | | | | | | | |-----------------------------------|-----------------|--------------------|-------------------------|---------------------------------------------|------------------------------|---------------------------------|---------------------------|-------------------------------------|---------------------------------| | Timer<br>type | Timer | Counter resolution | Counter<br>type | Prescaler factor | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complemen-<br>tary output | Max.<br>interface<br>clock<br>(MHz) | Max.<br>timer<br>clock<br>(MHz) | | Advanced<br>-control | TIM1 | 16-bit | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and<br>65536 | Yes | 4 | Yes | 100 | 100 | | | TIM2,<br>TIM5 | 32-bit | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and<br>65536 | Yes | 4 | No | 50 | 100 | | General | TIM3,<br>TIM4 | 16-bit | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and<br>65536 | Yes | 4 | No | 50 | 100 | | purpose | TIM9 | 16-bit | Up | Any<br>integer<br>between 1<br>and<br>65536 | No | 2 | No | 100 | 100 | | | TIM10,<br>TIM11 | 16-bit | Up | Any<br>integer<br>between 1<br>and<br>65536 | No | 1 | No | 100 | 100 | ## 3.20.1 Advanced-control timers (TIM1) The advanced-control timer (TIM1) can be seen as three-phase PWM generators multiplexed on 4 independent channels. It has complementary PWM outputs with programmable inserted dead times. It can also be considered as a complete general-purpose timer. Its 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge- or center-aligned modes) - One-pulse mode output #### 3.20.5 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard downcounter. It features: - A 24-bit downcounter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source. # 3.21 Inter-integrated circuit interface (I<sup>2</sup>C) Up to three I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support the standard (up to 100 kHz) and fast (up to 400 kHz) modes. The I2C bus frequency can be increased up to 1 MHz. For more details about the complete solution, please contact your local ST sales representative. They also support the 7/10-bit addressing mode and the 7-bit dual addressing mode (as slave). A hardware CRC generation/verification is embedded. They can be served by DMA and they support SMBus 2.0/PMBus. The devices also include programmable analog and digital noise filters (see Table 5). Table 5. Comparison of I2C analog and digital filters | | Analog filter | Digital filter | |----------------------------------|---------------|--------------------------------------------------------| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | # 3.22 Universal synchronous/asynchronous receiver transmitters (USART) The devices embed three universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART6). These three interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART1 and USART6 interfaces are able to communicate at speeds of up to 12.5 Mbit/s. The USART2 interface communicates at up to 6.25 bit/s. USART1 and USART2 also provide hardware management of the CTS and RTS signals, Smart Card mode (ISO 7816 compliant) and SPI-like communication capability. All interfaces can be served by the DMA controller. In addition to the audio PLL, a master clock input pin can be used to synchronize the I2S flow with an external PLL (or Codec output). ## 3.26 Secure digital input/output interface (SDIO) An SD/SDIO/MMC/eMMC host interface is available, that supports MultiMediaCard System Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit. The interface allows data transfer at up to 50 MHz, and is compliant with the SD Memory Card Specification Version 2.0. The SDIO Card Specification Version 2.0 is also supported with two different databus modes: 1-bit (default) and 4-bit. The current version supports only one SD/SDIO/MMC4.2 card at any one time and a stack of MMC4.1 or previous. In addition to SD/SDIO/MMC/eMMC, this interface is fully compliant with the CE-ATA digital protocol Rev1.1. ## 3.27 Universal serial bus on-the-go full-speed (OTG FS) The devices embed an USB OTG full-speed device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator. The major features are: - Combined Rx and Tx FIFO size of 320 × 35 bits with dynamic FIFO sizing - Supports the session request protocol (SRP) and host negotiation protocol (HNP) - 4 bidirectional endpoints - 8 host channels with periodic OUT support - HNP/SNP/IP inside (no need for any external resistor) - For OTG/Host modes, a power switch is needed in case bus-powered devices are connected # 3.28 General-purpose input/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission. The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers. Fast I/O handling allowing maximum I/O toggling up to 100 MHz. Pin number /O structure Pin type Pin name Notes **JFQFPN48** UFBGA100 WLCSP49 -QFP100 LQFP64 (function after **Alternate functions Additional functions** reset)(1) TIM4\_CH2, I2C1\_SDA, 43 59 D4 93 B4 PB7 I/O FT USART1 RX, SDIO D0, **EVENTOUT** 44 A5 BOOT0 1 **VPP** 60 94 A4 В TIM4 CH3, TIM10 CH1, I2C1 SCL, 45 61 B5 95 **A3** PB8 I/O FT SPI5 MOSI/I2S5 SD, I2C3 SDA, SDIO D4, **EVENTOUT** TIM4 CH4, TIM11\_CH1, I2C1\_SDA, C5 PB9 FT 46 62 96 B3 I/O SPI2\_NSS/I2S2\_WS, I2C2\_SDA, SDIO\_D5, **EVENTOUT** TIM4 ETR, PE0 97 C3 I/O FT **EVENTOUT** I/O 98 A2 PE1 FT \_ **EVENTOUT** 47 63 A6 99 **VSS** S B6 H3 PDR\_ON I FT Table 8. STM32F411xC/xE pin definitions (continued) 100 Α7 48 64 S **VDD** 46/149 DocID026289 Rev 6 <sup>1.</sup> Function availability depends on the chosen device. PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF. - These I/Os must not be used as a current source (e.g. to drive an LED). <sup>3.</sup> Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). For details on how to manage these I/Os, refer to the RTC register description sections in the STM32F411xx reference manual. <sup>4.</sup> FT = 5 V tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1). If the device is delivered in an UFBGA100 and the BYPASS\_REG pin is set to VDD (Regulator off/internal reset ON mode), then PA0 is used as an internal Reset (active low) Table 10. STM32F411xC/xE register boundary addresses (continued) | Bus | Boundary address | Peripheral | |------|----------------------------|------------| | | 0x4001 5400- 0x4001 FFFF | Reserved | | | 0x4001 5000 - 0x4001 53FFF | SPI5/I2S5 | | | 0x4001 4800 - 0x4001 4BFF | TIM11 | | | 0x4001 4400 - 0x4001 47FF | TIM10 | | | 0x4001 4000 - 0x4001 43FF | TIM9 | | | 0x4001 3C00 - 0x4001 3FFF | EXTI | | | 0x4001 3800 - 0x4001 3BFF | SYSCFG | | | 0x4001 3400 - 0x4001 37FF | SPI4/I2S4 | | APB2 | 0x4001 3000 - 0x4001 33FF | SPI1/I2S1 | | APB2 | 0x4001 2C00 - 0x4001 2FFF | SDIO | | | 0x4001 2400 - 0x4001 2BFF | Reserved | | | 0x4001 2000 - 0x4001 23FF | ADC1 | | | 0x4001 1800 - 0x4001 1FFF | Reserved | | | 0x4001 1400 - 0x4001 17FF | USART6 | | | 0x4001 1000 - 0x4001 13FF | USART1 | | | 0x4001 0400 - 0x4001 0FFF | Reserved | | | 0x4001 0000 - 0x4001 03FF | TIM1 | | | 0x4000 7400 - 0x4000 FFFF | Reserved | Table 10. STM32F411xC/xE register boundary addresses (continued) | Bus | Boundary address | Peripheral | |------|---------------------------|---------------------| | | 0x4000 7000 - 0x4000 73FF | PWR | | | 0x4000 6000 - 0x4000 6FFF | Reserved | | | 0x4000 5C00 - 0x4000 5FFF | I2C3 | | | 0x4000 5800 - 0x4000 5BFF | I2C2 | | | 0x4000 5400 - 0x4000 57FF | I2C1 | | | 0x4000 4800 - 0x4000 53FF | Reserved | | | 0x4000 4400 - 0x4000 47FF | USART2 | | | 0x4000 4000 - 0x4000 43FF | I2S3ext | | | 0x4000 3C00 - 0x4000 3FFF | SPI3 / I2S3 | | APB1 | 0x4000 3800 - 0x4000 3BFF | SPI2 / I2S2 | | | 0x4000 3400 - 0x4000 37FF | I2S2ext | | | 0x4000 3000 - 0x4000 33FF | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | WWDG | | | 0x4000 2800 - 0x4000 2BFF | RTC & BKP Registers | | | 0x4000 1000 - 0x4000 27FF | Reserved | | | 0x4000 0C00 - 0x4000 0FFF | TIM5 | | | 0x4000 0800 - 0x4000 0BFF | TIM4 | | | 0x4000 0400 - 0x4000 07FF | TIM3 | | | 0x4000 0000 - 0x4000 03FF | TIM2 | # 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 16*. Figure 16. Input voltage measurement range 6 range 7 range 3 Ambient temperature for Junction temperature range **Symbol** $P_D$ TA TJ - 40 - 40 - 40 - 40 - 40 - 40 125 110 130 105 125 °C **Parameter Conditions** Min Тур Max Unit UFQFPN48 156 WLCSP49 98 Power dissipation at LQFP64 106 mW $T_A = 125 \,^{\circ}\text{C (range 3)}^{(7)}$ LQFP100 116 UFBGA100 81 Maximum power dissipation - 40 85 Ambient temperature for Low power dissipation<sup>(8)</sup> - 40 105 Maximum power dissipation - 40 105 Ambient temperature for Table 14. General operating conditions (continued) Low power dissipation<sup>(8)</sup> Low power dissipation<sup>(8)</sup> Maximum power dissipation - 2. When the ADC is used, refer to Table 65: ADC characteristics. - 3. If VREF+ pin is present, it must respect the following condition: VDDA-VREF+ < 1.2 V. - 4. It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and power-down operation. - 5. Guaranteed by test in production. - 6. To sustain a voltage higher than VDD+0.3, the internal Pull-up and Pull-Down resistors must be disabled Range 6 Range 7 Range 3 - 7. If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub>. - In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub>. Table 15. Features depending on the operating power supply range | Operating<br>power<br>supply<br>range | ADC<br>operation | Maximum Flash memory access frequency with no wait states (f <sub>Flashmax</sub> ) | Maximum Flash<br>memory access<br>frequency with<br>wait states (1)(2) | I/O operation | Clock output<br>frequency on<br>I/O pins <sup>(3)</sup> | Possible<br>Flash<br>memory<br>operations | |----------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------|---------------------------------------------------------|--------------------------------------------------| | V <sub>DD</sub> =1.7 to 2.1 V <sup>(4)</sup> | Conversion<br>time up to<br>1.2 Msps | 16 MHz <sup>(5)</sup> | 100 MHz with 6<br>wait states | - No I/O compensation | up to 30 MHz | 8-bit erase<br>and program<br>operations<br>only | | V <sub>DD</sub> = 2.1 to 2.4 V | Conversion<br>time up to<br>1.2 Msps | 18 MHz | 100 MHz with 5<br>wait states | - No I/O compensation | up to 30 MHz | 16-bit erase and program operations | V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V with the use of an external power supply supervisor (refer to *Section 3.15.2: Internal reset OFF*). Table 25. Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled with prefetch) running from Flash memory - $V_{DD}$ = 3.6 V | | | | f | | Max <sup>(1)</sup> | | | | | |-----------------|-----------------------------------|-------------------------------------------------------------------------------|----------------------------|------|------------------------|---------------------------|-------------------------|----------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> = 105 °C | T <sub>A</sub> =<br>125 °C | Unit | | | | | 100 | 31.7 | 33.6 | 34.5 | 35.5 | 37.0 | | | | | External clock, PLL | 84 | 26.9 | 28.6 | 29.4 | 30.3 | 31.6 | | | | | ON <sup>(2)</sup> ,<br>all peripherals | 64 | 19.6 | 20.9 | 21.5 | 22.3 | 23.5 | | | | | enabled <sup>(3)(4)</sup> | 50 | 15.6 | 16.7 | 17.2 | 18.0 | 19.1 | | | | Supply current in <b>Run mode</b> | | 20 | 7.6 | 8.4 | 8.8 | 9.5 | 10.6 | | | | | HSI, PLL OFF <sup>(2)</sup> , all peripherals enabled <sup>(3)</sup> | 16 | 5.1 | 5.6 | 6.1 | 6.8 | 7.9 | mA | | | | | 1 | 1.0 | 1.3 | 1.7 | 2.3 | 3.4 | | | I <sub>DD</sub> | | | 100 | 22.5 | 24.2 | 24.9 | 26.0 | 27.3 | ША | | | | | 84 | 19.5 | 21.1 <sup>(5)</sup> | 21.8 | 22.8 | 24.1 | | | | | External clock, PLL ON <sup>(2)</sup> all peripherals disabled <sup>(3)</sup> | 64 | 14.5 | 15.7 | 16.3 | 17.1 | 18.3 | | | | | an pontanorano anodono | 50 | 11.7 | 12.7 | 13.2 | 14.0 | 15.1 | | | | | | 20 | 5.6 | 6.4 | 6.8 | 7.4 | 8.5 | | | | | HSI, PLL OFF <sup>(2)</sup> , all peripherals disabled <sup>(3)</sup> | 16 | 4.0 | 4.5 | 4.9 | 5.6 | 6.7 | | | | | | 1 | 0.9 | 1.2 | 1.6 | 2.2 | 3.3 | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Refer to Table 41 and RM0383 for the possible PLL VCO setting <sup>3.</sup> Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register). <sup>4.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2), add an additional power consumption of 1.6mA per ADC for the analog part. <sup>5.</sup> Guaranteed by test in production. Figure 23. Low-speed external clock source AC timing diagram #### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 26 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 37*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-----------------------------------------|-----------------------------------------------------------------------|-----|-----|-----|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 4 | - | 26 | MHz | | R <sub>F</sub> | Feedback resistor | | - | 200 | - | kΩ | | | USE current consumption | $V_{DD}$ =3.3 V,<br>ESR= 30 $\Omega$<br>$C_L$ =5 pF @25 MHz | - | 450 | - | | | I <sub>DD</sub> | HSE current consumption | $V_{DD}$ =3.3 V,<br>ESR= 30 $\Omega$<br>C <sub>L</sub> =10 pF @25 MHz | - | 530 | - | μΑ | | G <sub>m_crit_max</sub> | Maximum critical crystal g <sub>m</sub> | Startup | - | - | 1 | mA/V | | t <sub>SU(HSE)</sub> <sup>(2)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 37. HSE 4-26 MHz oscillator characteristics<sup>(1)</sup> For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 24*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. 84/149 DocID026289 Rev 6 <sup>1.</sup> Guaranteed by design. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer Resonator with integrated capacitors CL1 OSC32 RF Bias controlled gain STM32F ai17531 Figure 25. Typical application with a 32.768 kHz crystal #### 6.3.9 Internal clock source characteristics The parameters given in *Table 39* and *Table 40* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 14*. ### High-speed internal (HSI) RC oscillator Table 39. HSI oscillator characteristics (1) | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|---------------------------------------|-----------------------------------------------------|-----|-----|-----|------| | f <sub>HSI</sub> | Frequency | | | - | 16 | - | MHz | | | | User-trimm<br>register <sup>(2)</sup> | ned with the RCC_CR | - | - | 1 | % | | | Accuracy of the HSI oscillator | Factory-<br>calibrated | $T_A = -40 \text{ to } 125 ^{\circ}\text{C}^{(3)}$ | - 8 | - | 5.5 | | | ACC <sub>HSI</sub> | | | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}^{(3)}$ | - 8 | - | 4.5 | % | | | | | $T_A = -10 \text{ to } 85 ^{\circ}\text{C}^{(3)}$ | - 4 | - | 4 | % | | | | | T <sub>A</sub> = 25 °C <sup>(4)</sup> | - 1 | - | 1 | % | | t <sub>su(HSI)</sub> <sup>(2)</sup> | HSI oscillator startup time | | | - | 2.2 | 4 | μs | | I <sub>DD(HSI)</sub> <sup>(2)</sup> | HSI oscillator power consumption | | | - | 60 | 80 | μΑ | - 1. $V_{DD}$ = 3.3 V, $T_A$ = -40 to 125 °C unless otherwise specified. - 2. Guaranteed by design. - 3. Guaranteed by characterization results. - 4. Factory calibrated non-soldered parts. 577 | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|--------------------------|--------------------------------------------------------------------|-----|-----|------|------| | t <sub>a(SO</sub> ) | Data output access time | Slave mode | 7 | - | 21 | ns | | t <sub>dis(SO)</sub> | Data output disable time | Slave mode | 5 | - | 12 | ns | | | But a fact little | Slave mode (after enable edge),<br>2.7 V < V <sub>DD</sub> < 3.6 V | - | 11 | 13 | ns | | t <sub>v(SO)</sub> | | Slave mode (after enable edge),<br>1.7 V < V <sub>DD</sub> < 3.6 V | - | 11 | 18.5 | ns | | t <sub>h(SO)</sub> | Data output hold time | Slave mode (after enable edge),<br>1.7 V < V <sub>DD</sub> < 3.6 V | 8 | - | - | ns | | t <sub>v(MO)</sub> | Data output valid time | Master mode (after enable edge) | - | 4 | 6 | ns | | t <sub>h(MO)</sub> | Data output hold time | Master mode (after enable edge) | 0 | - | - | ns | Table 60. SPI dynamic characteristics<sup>(1)</sup> (continued) <sup>2.</sup> Maximum frequency in Slave transmitter mode is determined by the sum of $t_{v(SO)}$ and $t_{su(MI)}$ which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having $t_{su(MI)}$ = 0 while Duty(SCK) = 50% Figure 34. SPI timing diagram - slave mode and CPHA = 0 108/149 DocID026289 Rev 6 <sup>1.</sup> Guaranteed by characterization results. #### I<sup>2</sup>S interface characteristics Unless otherwise specified, the parameters given in *Table 61* for the $I^2S$ interface are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 14*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 10 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub> Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS). **Symbol Parameter Conditions** Min Max Unit 256xFs<sup>(2)</sup> I2S Main clock output 256x8K MHz $f_{MCK}$ Master data: 32 bits 64xFs I2S clock frequency MHz $f_{CK}$ Slave data: 32 bits 64xFs I2S clock frequency duty cycle Slave receiver 30 70 % $D_{CK}$ WS valid time Master mode 0 7 $t_{v(WS)}$ WS hold time Master mode 1.5 t<sub>h(WS)</sub> WS setup time Slave mode 1.5 t<sub>su(WS)</sub> WS hold time Slave mode 3 t<sub>h(WS)</sub> Master receiver 1 t<sub>su(SD MR)</sub> Data input setup time Slave receiver 2.5 ns t<sub>su(SD\_SR)</sub> 7 Master receiver \_ t<sub>h(SD MR)</sub> Data input hold time 2.5 Slave receiver th(SD SR) Slave transmitter (after enable edge) \_ 20 $t_{v(SD\_ST)}$ Data output valid time Master transmitter (after enable edge) 6 t<sub>v(SD MT)</sub> Table 61. I<sup>2</sup>S dynamic characteristics<sup>(1)</sup> Data output hold time Note: t<sub>h(SD ST)</sub> t<sub>h(SD MT)</sub> Refer to the I2S section of RM0383 reference manual for more details on the sampling frequency ( $F_S$ ). Slave transmitter (after enable edge) Master transmitter (after enable edge) 8 2 $f_{MCK}$ , $f_{CK}$ , and $D_{CK}$ values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision. $D_{CK}$ depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of (I2SDIV/(2\*I2SDIV+ODD) and a maximum value of (I2SDIV+ODD)/(2\*I2SDIV+ODD). $F_S$ maximum value is supported for each mode/condition. 110/149 DocID026289 Rev 6 <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> The maximum value of 256xFs is 50 MHz (APB1 maximum frequency). Table 76. Dynamic characteristics: SD / MMC characteristics<sup>(1)(2)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |---------------------|---------------------------------------|--------------------------------------------------|------|-----|------|------|--| | f <sub>PP</sub> | Clock frequency in data transfer mode | - | 0 | - | 50 | MHz | | | - | SDIO_CK/fPCLK2 frequency ratio | - | - | - | 8/3 | - | | | t <sub>W(CKL)</sub> | Clock low time | fpp = 50 MHz | 10.5 | 11 | - ns | | | | t <sub>W(CKH)</sub> | Clock high time | fpp = 50 MHz | 8.5 | 9 | - | 113 | | | CMD, D in | puts (referenced to CK) in MMC and | SD HS mode | | | | | | | t <sub>ISU</sub> | Input setup time HS | fpp = 50 MHz | 2.5 | - | - | | | | t <sub>IH</sub> | L | fpp = 50 MHz<br>-40°C <t<sub>A&lt; 125°C</t<sub> | 5 | - | - | ns | | | | Input hold time HS | fpp = 50 MHz<br>-40°C <t<sub>A&lt;+85°C</t<sub> | 2.5 | - | - | | | | CMD, D o | utputs (referenced to CK) in MMC an | d SD HS mode | | | | | | | t <sub>OV</sub> | Output valid time HS | fpp = 50 MHz | - | 3.5 | 4 | | | | t <sub>OH</sub> | Output hold time HS | fpp = 50 MHz | 2 | - | ns | | | | CMD, D in | puts (referenced to CK) in SD defau | It mode | | | | | | | t <sub>ISUD</sub> | Input setup time SD | fpp = 25 MHz | 3 | - | - | | | | t <sub>IHD</sub> | Input hold time SD | fpp = 25 MHz | 4 | - | - | – ns | | | CMD, D o | utputs (referenced to CK) in SD defa | ult mode | | | | • | | | t <sub>OVD</sub> | Output valid default time SD | fpp =25 MHz | - | 5 | 5.5 | | | | t <sub>OHD</sub> | Output hold default time SD | put hold default time SD fpp =25 MHz 4.5 - | | - | ns | | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> $V_{DD} = 2.7 \text{ to } 3.6 \text{ V}.$ Table 83. LQPF100 - 100-pin, 14 x 14 mm, 100-pin low-profile quad flat package mechanical data | Complete al | millimeters | | | inches <sup>(1)</sup> | | | | |-------------|-------------|--------|--------|-----------------------|--------|--------|--| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | | А | - | - | 1.60 | - | - | 0.063 | | | A1 | 0.050 | - | 0.150 | 0.002 | - | 0.0059 | | | A2 | 1.350 | 1.40 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | | D | 15.800 | 16.000 | 16.200 | 0.622 | 0.6299 | 0.6378 | | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | D3 | - | 12.000 | - | - | 0.4724 | - | | | E | 15.800 | 16.000 | 16.200 | 0.622 | 0.6299 | 0.6378 | | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | E3 | - | 12.000 | - | - | 0.4724 | - | | | е | - | 0.500 | - | - | 0.0197 | - | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | L1 | - | 1.000 | - | - | 0.0394 | - | | | K | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | | ccc | 0.080 | | | 0.0031 | | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 56. LQFP100 - 100-pin, 14 x 14 mm, 100-pin low-profile quad flat recommended footprint 1. Dimensions are in millimeters.