# Microchip Technology - PIC16LF1503-E/P Datasheet





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I²C, SPI                                                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 11                                                                        |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 14-DIP (0.300", 7.62mm)                                                   |
| Supplier Device Package    | 14-PDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1503-e-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





### 11.1 Alternate Pin Function

The Alternate Pin Function Control (APFCON) register is used to steer specific peripheral input and output functions between different pins. The APFCON register is shown in Register 11-1. For this device family, the following functions can be moved between different pins.

- <u>ss</u>
- T1G
- CLC1
- NCO1
- SDOSEL

# 11.2 Register Definitions: Alternate Pin Function Control

#### **REGISTER 11-1: APFCON: ALTERNATE PIN FUNCTION CONTROL REGISTER**

| U-0   | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 |
|-------|-----|---------|---------|---------|-----|---------|---------|
| _     | —   | SDOSEL  | SSSEL   | T1GSEL  | _   | CLC1SEL | NCO1SEL |
| bit 7 |     |         |         |         |     |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-6 | Unimplemented: Read as '0'             |
|---------|----------------------------------------|
| bit 5   | SDOSEL: Pin Selection bit              |
|         | 1 = SDO function is on RA4             |
|         | 0 = SDO function is on RC2             |
| bit 4   | SSSEL: Pin Selection bit               |
|         | $1 = \overline{SS}$ function is on RA3 |
|         | $0 = \overline{SS}$ function is on RC3 |
| bit 3   | T1GSEL: Pin Selection bit              |
|         | 1 = T1G function is on RA3             |
|         | 0 = T1G function is on RA4             |
| bit 2   | Unimplemented: Read as '0'             |
| bit 1   | CLC1SEL: Pin Selection bit             |
|         | 1 = CLC1 function is on RC5            |
|         | 0 = CLC1 function is on RA2            |
| bit 0   | NC01SEL: Pin Selection bit             |
|         | 1 = NCO1 function is on RA4            |
|         | 0 = NCO1 function is on RC1            |

These bits have no effect on the values of any TRIS register. PORT and TRIS overrides will be routed to the correct pin. The unselected pin will be unaffected.

#### 15.1.5 INTERRUPTS

The ADC module allows for the ability to generate an interrupt upon completion of an Analog-to-Digital conversion. The ADC Interrupt Flag is the ADIF bit in the PIR1 register. The ADC Interrupt Enable is the ADIE bit in the PIE1 register. The ADIF bit must be cleared in software.

- **Note 1:** The ADIF bit is set at the completion of every conversion, regardless of whether or not the ADC interrupt is enabled.
  - **2:** The ADC operates during Sleep only when the FRC oscillator is selected.

This interrupt can be generated while the device is operating or while in Sleep. If the device is in Sleep, the interrupt will wake-up the device. Upon waking from Sleep, the next instruction following the SLEEP instruction is always executed. If the user is attempting to wake-up from Sleep and resume in-line code execution, the GIE and PEIE bits of the INTCON register must be disabled. If the GIE and PEIE bits of the INTCON register are enabled, execution will switch to the Interrupt Service Routine.

#### 15.1.6 RESULT FORMATTING

The 10-bit ADC conversion result can be supplied in two formats, left justified or right justified. The ADFM bit of the ADCON1 register controls the output format.

Figure 15-3 shows the two output formats.

#### Rev. 10-000054A 7/30/2013 ADRESH ADRESL (ADFM = 0) MSB LSB bit 7 bit 0 bit 7 bit 0 10-bit ADC Result Unimplemented: Read as '0' (ADFM = 1) LSB MSB bit 7 bit 0 bit 7 bit 0 Unimplemented: Read as '0' 10-bit ADC Result

#### FIGURE 15-3: 10-BIT ADC CONVERSION RESULT FORMAT

# 15.2 ADC Operation

#### 15.2.1 STARTING A CONVERSION

To enable the ADC module, the ADON bit of the ADCON0 register must be set to a '1'. Setting the GO/ DONE bit of the ADCON0 register to a '1' will start the Analog-to-Digital conversion.

| Note: | The GO/DONE bit should not be set in the |  |  |
|-------|------------------------------------------|--|--|
|       | same instruction that turns on the ADC.  |  |  |
|       | Refer to Section 15.2.6 "ADC Conver-     |  |  |
|       | sion Procedure".                         |  |  |

#### 15.2.2 COMPLETION OF A CONVERSION

When the conversion is complete, the ADC module will:

- Clear the GO/DONE bit
- Set the ADIF Interrupt Flag bit
- Update the ADRESH and ADRESL registers with new conversion result

#### 15.2.3 TERMINATING A CONVERSION

If a conversion must be terminated before completion, the GO/DONE bit can be cleared in software. The ADRESH and ADRESL registers will be updated with the partially complete Analog-to-Digital conversion sample. Incomplete bits will match the last bit converted.

| Note: | A device Reset forces all registers to their |  |  |
|-------|----------------------------------------------|--|--|
|       | Reset state. Thus, the ADC module is         |  |  |
|       | turned off and any pending conversion is     |  |  |
|       | terminated.                                  |  |  |

#### 15.2.4 ADC OPERATION DURING SLEEP

The ADC module can operate during Sleep. This requires the ADC clock source to be set to the FRC option. Performing the ADC conversion during Sleep can reduce system noise. If the ADC interrupt is enabled, the device will wake-up from Sleep when the conversion completes. If the ADC interrupt is disabled, the ADC module is turned off after the conversion completes, although the ADON bit remains set.

When the ADC clock source is something other than FRC, a SLEEP instruction causes the present conversion to be aborted and the ADC module is turned off, although the ADON bit remains set.

#### 15.2.5 AUTO-CONVERSION TRIGGER

The auto-conversion trigger allows periodic ADC measurements without software intervention. When a rising edge of the selected source occurs, the GO/DONE bit is set by hardware.

The auto-conversion trigger source is selected with the TRIGSEL<3:0> bits of the ADCON2 register.

Using the auto-conversion trigger does not assure proper ADC timing. It is the user's responsibility to ensure that the ADC timing requirements are met.

See Table 15-2 for auto-conversion sources.

#### TABLE 15-2: AUTO-CONVERSION SOURCES

| Source Peripheral | Signal Name |
|-------------------|-------------|
| Timer0            | T0_overflow |
| Timer1            | T1_overflow |
| Timer2            | T2_match    |
| Comparator C1     | C1OUT_sync  |
| Comparator C2     | C2OUT_sync  |
| CLC1              | LC1_out     |
| CLC2              | LC2_out     |

| REGISTER 15-6: | ADRESH: ADC RESULT REGISTER HIC | GH (ADRESH) ADFM = 1 |
|----------------|---------------------------------|----------------------|
|----------------|---------------------------------|----------------------|

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| —       | —       | —       | —       | —       | —       | ADRE    | S<9:8>  |
| bit 7   |         |         |         |         |         |         | bit 0   |
|         |         |         |         |         |         |         |         |
| Legend: |         |         |         |         |         |         |         |

| Legena.              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |
|                      |                      |                                                       |

bit 7-2 Reserved: Do not use.

bit 1-0 **ADRES<9:8>**: ADC Result Register bits Upper two bits of 10-bit conversion result

# REGISTER 15-7: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
|         |         |         | ADRES   | 6<7:0>  |         |         |         |
| bit 7 b |         |         |         |         | bit 0   |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 **ADRES<7:0>**: ADC Result Register bits Lower eight bits of 10-bit conversion result

# 18.2 Register Definitions: Option Register

| R/W-1/1          | R/W-1/1                                              | R/W                                   | /-1/1      | R/W-1/1                         | R/W-1/1          | R/W-1/1          | R/W-1/1          | R/W-1/1      |  |  |  |
|------------------|------------------------------------------------------|---------------------------------------|------------|---------------------------------|------------------|------------------|------------------|--------------|--|--|--|
| WPUEN            | INTEDG                                               | TMR                                   | ROCS       | TMR0SE                          | PSA              |                  | PS<2:0>          |              |  |  |  |
| bit 7            |                                                      |                                       |            |                                 |                  |                  |                  | bit 0        |  |  |  |
|                  |                                                      |                                       |            |                                 |                  |                  |                  |              |  |  |  |
| Legend:          |                                                      |                                       |            |                                 |                  |                  |                  |              |  |  |  |
| R = Readable     | e bit                                                | W = W                                 | /ritable I | bit                             | U = Unimpler     | mented bit, read | d as '0'         |              |  |  |  |
| u = Bit is uncl  | hanged                                               | x = Bit                               | is unkn    | own                             | -n/n = Value a   | at POR and BC    | R/Value at all c | other Resets |  |  |  |
| '1' = Bit is set |                                                      | '0' = B                               | it is clea | ared                            |                  |                  |                  |              |  |  |  |
|                  |                                                      |                                       |            |                                 |                  |                  |                  |              |  |  |  |
| bit 7            | WPUEN: We                                            | ak Pull-I                             | Up Enal    | ble bit                         |                  |                  |                  |              |  |  |  |
|                  | 1 = All weak                                         | pull-ups                              | are dis    | abled (except                   | MCLR, if it is e | enabled)         |                  |              |  |  |  |
|                  | 0 = Weak pu                                          | II-ups are                            | e enable   | ed by individu                  | al WPUx latch    | values           |                  |              |  |  |  |
| bit 6            | INTEDG: Inte                                         | errupt Edge Select bit                |            |                                 |                  |                  |                  |              |  |  |  |
|                  | 1 = Interrupt                                        | on rising                             | g edge o   | of INT pin                      |                  |                  |                  |              |  |  |  |
| L:1 C            |                                                      |                                       | y euge i   | ur inn r piri<br>ree Celeet bit |                  |                  |                  |              |  |  |  |
| DIL D            | 1 = Transitio                                        | meru Cic<br>n on TOC                  | CK SOU     | rce Select bit                  |                  |                  |                  |              |  |  |  |
|                  | 0 = Internal i                                       | nstructio                             | n cycle    | clock (Fosc/4                   | 1)               |                  |                  |              |  |  |  |
| bit 4            | TMR0SE: Ti                                           | TMR0SE: Timer0 Source Edge Select bit |            |                                 |                  |                  |                  |              |  |  |  |
|                  | 1 = Increment on high-to-low transition on T0CKI pin |                                       |            |                                 |                  |                  |                  |              |  |  |  |
|                  | 0 = Increment on low-to-high transition on T0CKI pin |                                       |            |                                 |                  |                  |                  |              |  |  |  |
| bit 3            | PSA: Presca                                          | ler Assig                             | gnment     | bit                             |                  |                  |                  |              |  |  |  |
|                  | 1 = Prescale                                         | r is not a                            | issigned   | to the Timer                    | 0 module         |                  |                  |              |  |  |  |
|                  | 0 = Prescale                                         | r is assig                            | gned to    | the limer0 m                    | odule            |                  |                  |              |  |  |  |
| bit 2-0          | <b>PS&lt;2:0&gt;:</b> Pr                             | escaler F                             | Rate Se    | lect bits                       |                  |                  |                  |              |  |  |  |
|                  | Bit                                                  | Value                                 | Timer0 I   | Rate                            |                  |                  |                  |              |  |  |  |
|                  |                                                      | 000                                   | 1:2        |                                 |                  |                  |                  |              |  |  |  |
|                  |                                                      | 001                                   | 1:4        |                                 |                  |                  |                  |              |  |  |  |
|                  |                                                      | 010                                   | 1:8        | 3                               |                  |                  |                  |              |  |  |  |
|                  |                                                      | 100                                   | 1:32       | 2                               |                  |                  |                  |              |  |  |  |
|                  |                                                      | 101                                   | 1:64       | ŧ                               |                  |                  |                  |              |  |  |  |

# REGISTER 18-1: OPTION\_REG: OPTION REGISTER

#### TABLE 18-1: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER0

1:128

1:256

110

111

| Name       | Bit 7                                       | Bit 6                               | Bit 5   | Bit 4  | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|------------|---------------------------------------------|-------------------------------------|---------|--------|-------|--------|--------|--------|---------------------|
| ADCON2     |                                             | TRIGSI                              | EL<3:0> |        |       |        | —      | _      | 121                 |
| INTCON     | GIE                                         | PEIE                                | TMR0IE  | INTE   | IOCIE | TMR0IF | INTF   | IOCIF  | 64                  |
| OPTION_REG | WPUEN                                       | EN INTEDG TMR0CS TMR0SE PSA PS<2:0> |         |        |       |        |        | 139    |                     |
| TMR0       | Holding Register for the 8-bit Timer0 Count |                                     |         |        |       |        |        | 137*   |                     |
| TRISA      | _                                           | _                                   | TRISA5  | TRISA4 | _(1)  | TRISA2 | TRISA1 | TRISA0 | 98                  |

Legend: — = Unimplemented location, read as '0'. Shaded cells are not used by the Timer0 module. \* Page provides register information.

Note 1: Unimplemented, read as '1'.

FIGURE 21-7: SPI DAISY-CHAIN CONNECTION







#### 21.5.8 GENERAL CALL ADDRESS SUPPORT

The addressing procedure for the  $I^2C$  bus is such that the first byte after the Start condition usually determines which device will be the slave addressed by the master device. The exception is the general call address which can address all devices. When this address is used, all devices should, in theory, respond with an acknowledge.

The general call address is a reserved address in the  $I^2C$  protocol, defined as address 0x00. When the GCEN bit of the SSPxCON2 register is set, the slave module will automatically ACK the reception of this address regardless of the value stored in SSPxADD. After the slave clocks in an address of all zeros with the R/W bit clear, an interrupt is generated and slave software can read SSPxBUF and respond. Figure 21-24 shows a General Call reception sequence.

In 10-bit Address mode, the UA bit will not be set on the reception of the general call address. The slave will prepare to receive the second byte as data, just as it would in 7-bit mode.

If the AHEN bit of the SSPxCON3 register is set, just as with any other address reception, the slave hardware will stretch the clock after the eighth falling edge of SCLx. The slave must then set its ACKDT value and release the clock with communication progressing as it would normally.





#### 21.5.9 SSPx MASK REGISTER

An SSPx Mask (SSPxMSK) register (Register 21-5) is available in I<sup>2</sup>C Slave mode as a mask for the value held in the SSPxSR register during an address comparison operation. A zero ('0') bit in the SSPxMSK register has the effect of making the corresponding bit of the received address a "don't care".

This register is reset to all '1's upon any Reset condition and, therefore, has no effect on standard SSPx operation until written with a mask value.

The SSPx Mask register is active during:

- 7-bit Address mode: address compare of A<7:1>.
- 10-bit Address mode: address compare of A<7:0> only. The SSPx mask has no effect during the reception of the first (high) byte of the address.

#### 21.6.5 I<sup>2</sup>C MASTER MODE REPEATED START CONDITION TIMING

A Repeated Start condition (Figure 21-27) occurs when the RSEN bit of the SSPxCON2 register is programmed high and the master state machine is no longer active. When the RSEN bit is set, the SCLx pin is asserted low. When the SCLx pin is sampled low, the Baud Rate Generator is loaded and begins counting. The SDAx pin is released (brought high) for one Baud Rate Generator count (TBRG). When the Baud Rate Generator times out, if SDAx is sampled high, the SCLx pin will be deasserted (brought high). When SCLx is sampled high, the Baud Rate Generator is reloaded and begins counting. SDAx and SCLx must be sampled high for one TBRG. This action is then followed by assertion of the SDAx pin (SDAx = 0) for one TBRG while SCLx is high. SCLx is asserted low. Following this, the RSEN bit of the SSPxCON2 register will be automatically cleared and the Baud Rate Generator will not be reloaded, leaving the SDAx pin held low. As soon as a Start condition is detected on the SDAx and SCLx pins, the S bit of the SSPxSTAT register will be set. The SSPxIF bit will not be set until the Baud Rate Generator has timed out.

- Note 1: If RSEN is programmed while any other event is in progress, it will not take effect.
  - **2:** A bus collision during the Repeated Start condition occurs if:
    - SDAx is sampled low when SCLx goes from low-to-high.
    - SCLx goes low before SDAx is asserted low. This may indicate that another master is attempting to transmit a data '1'.



#### FIGURE 21-27: REPEAT START CONDITION WAVEFORM

# 22.1 PWMx Pin Configuration

All PWM outputs are multiplexed with the PORT data latch. The user must configure the pins as outputs by clearing the associated TRIS bits.

| Note: | Clearing the PWMxOE bit will relinquish |
|-------|-----------------------------------------|
|       | control of the PWMx pin.                |

#### 22.1.1 FUNDAMENTAL OPERATION

The PWM module produces a 10-bit resolution output. Timer2 and PR2 set the period of the PWM. The PWMxDCL and PWMxDCH registers configure the duty cycle. The period is common to all PWM modules, whereas the duty cycle is independently controlled.

| Note: | The Timer2 postscaler is not used in the  |
|-------|-------------------------------------------|
|       | determination of the PWM frequency. The   |
|       | postscaler could be used to have a servo  |
|       | update rate at a different frequency than |
|       | the PWM output.                           |

All PWM outputs associated with Timer2 are set when TMR2 is cleared. Each PWMx is cleared when TMR2 is equal to the value specified in the corresponding PWMxDCH (8 MSb) and PWMxDCL<7:6> (2 LSb) registers. When the value is greater than or equal to PR2, the PWM output is never cleared (100% duty cycle).

| Note: | The PWMxDCH and PWMxDCL registers        |  |  |  |  |  |  |
|-------|------------------------------------------|--|--|--|--|--|--|
|       | are double buffered. The buffers are     |  |  |  |  |  |  |
|       | updated when Timer2 matches PR2. Care    |  |  |  |  |  |  |
|       | should be taken to update both registers |  |  |  |  |  |  |
|       | before the timer match occurs.           |  |  |  |  |  |  |

#### 22.1.2 PWM OUTPUT POLARITY

The output polarity is inverted by setting the PWMxPOL bit of the PWMxCON register.

#### 22.1.3 PWM PERIOD

The PWM period is specified by the PR2 register of Timer2. The PWM period can be calculated using the formula of Equation 22-1.

#### EQUATION 22-1: PWM PERIOD

 $PWM Period = [(PR2) + 1] \bullet 4 \bullet Tosc \bullet$ (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The PWM output is active. (Exception: When the PWM duty cycle = 0%, the PWM output will remain inactive.)
- The PWMxDCH and PWMxDCL register values are latched into the buffers.

| Note: | The Timer2 postscaler has no effect on |
|-------|----------------------------------------|
|       | the PWM operation.                     |

#### 22.1.4 PWM DUTY CYCLE

The PWM duty cycle is specified by writing a 10-bit value to the PWMxDCH and PWMxDCL register pair. The PWMxDCH register contains the eight MSbs and the PWMxDCL<7:6>, the two LSbs. The PWMxDCH and PWMxDCL registers can be written to at any time.

Equation 22-2 is used to calculate the PWM pulse width.

Equation 22-3 is used to calculate the PWM duty cycle ratio.

#### EQUATION 22-2: PULSE WIDTH

 $Pulse Width = (PWMxDCH:PWMxDCL<7:6>) \bullet$ 

TOSC • (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

# EQUATION 22-3: DUTY CYCLE RATIO

$$Duty Cycle Ratio = \frac{(PWMxDCH:PWMxDCL<7:6>)}{4(PR2+1)}$$

The 8-bit timer TMR2 register is concatenated with the two Least Significant bits of 1/Fosc, adjusted by the Timer2 prescaler to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to 1:1.

Figure 22-2 shows a waveform of the PWM signal when the duty cycle is set for the smallest possible pulse.

#### FIGURE 22-2: PWM OUTPUT



#### 23.1.5 CLCx SETUP STEPS

The following steps should be followed when setting up the CLCx:

- Disable CLCx by clearing the LCxEN bit.
- Select desired inputs using CLCxSEL0 and CLCxSEL1 registers (See Table 23-3).
- · Clear any associated ANSEL bits.
- Set all TRIS bits associated with inputs.
- · Clear all TRIS bits associated with outputs.
- Enable the chosen inputs through the four gates using CLCxGLS0, CLCxGLS1, CLCxGLS2, and CLCxGLS3 registers.
- Select the gate output polarities with the LCxPOLy bits of the CLCxPOL register.
- Select the desired logic function with the LCxMODE<2:0> bits of the CLCxCON register.
- Select the desired polarity of the logic output with the LCxPOL bit of the CLCxPOL register. (This step may be combined with the previous gate output polarity step).
- If driving a device, set the LCxOE bit in the CLCxCON register and also clear the TRIS bit corresponding to that output.
- If interrupts are desired, configure the following bits:
  - Set the LCxINTP bit in the CLCxCON register for rising event.
  - Set the LCxINTN bit in the CLCxCON register or falling event.
  - Set the CLCxIE bit of the associated PIE registers.
  - Set the GIE and PEIE bits of the INTCON register.
- Enable the CLCx by setting the LCxEN bit of the CLCxCON register.

### 23.2 CLCx Interrupts

An interrupt will be generated upon a change in the output value of the CLCx when the appropriate interrupt enables are set. A rising edge detector and a falling edge detector are present in each CLC for this purpose.

The CLCxIF bit of the associated PIR registers will be set when either edge detector is triggered and its associated enable bit is set. The LCxINTP enables rising edge interrupts and the LCxINTN bit enables falling edge interrupts. Both are located in the CLCxCON register.

To fully enable the interrupt, set the following bits:

- LCxON bit of the CLCxCON register
- · CLCxIE bit of the associated PIE registers
- LCxINTP bit of the CLCxCON register (for a rising edge detection)
- LCxINTN bit of the CLCxCON register (for a falling edge detection)
- PEIE and GIE bits of the INTCON register

The CLCxIF bit of the associated PIR registers, must be cleared in software as part of the interrupt service. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

# 23.3 Output Mirror Copies

Mirror copies of all LCxCON output bits are contained in the CLCxDATA register. Reading this register reads the outputs of all CLCs simultaneously. This prevents any reading skew introduced by testing or reading the CLCxOUT bits in the individual CLCxCON registers.

# 23.4 Effects of a Reset

The CLCxCON register is cleared to zero as the result of a Reset. All other selection and gating values remain unchanged.

# 23.5 Operation During Sleep

The CLC module operates independently from the system clock and will continue to run during Sleep, provided that the input sources selected remain active.

The HFINTOSC remains active during Sleep when the CLC module is enabled and the HFINTOSC is selected as an input source, regardless of the system clock source selected.

In other words, if the HFINTOSC is simultaneously selected as the system clock and as a CLC input source, when the CLC is enabled, the CPU will go idle during Sleep, but the CLC will continue to operate and the HFINTOSC will remain active.

This will have a direct effect on the Sleep mode current.

# 23.6 Register Definitions: CLC Control

#### REGISTER 23-1: CLCxCON: CONFIGURABLE LOGIC CELL CONTROL REGISTER

| R/W-0/0          | R/W-0/0                        | R-0/0                                                           | R/W-0/0         | R/W-0/0          | R/W-0/0          | R/W-0/0          | R/W-0/0     |  |  |
|------------------|--------------------------------|-----------------------------------------------------------------|-----------------|------------------|------------------|------------------|-------------|--|--|
| LCxEN            | LCxOE                          | LCxOUT                                                          | LCxINTP         | LCxINTN          | L                | CxMODE<2:0>      | ,           |  |  |
| bit 7            |                                |                                                                 |                 |                  |                  |                  | bit 0       |  |  |
|                  |                                |                                                                 |                 |                  |                  |                  |             |  |  |
| Legend:          |                                |                                                                 |                 |                  |                  |                  |             |  |  |
| R = Readable     | bit                            | W = Writable                                                    | bit             | U = Unimpler     | mented bit, read | l as '0'         |             |  |  |
| u = Bit is unch  | anged                          | x = Bit is unkr                                                 | nown            | -n/n = Value a   | at POR and BO    | R/Value at all o | ther Resets |  |  |
| '1' = Bit is set |                                | '0' = Bit is clea                                               | ared            |                  |                  |                  |             |  |  |
|                  |                                |                                                                 |                 |                  |                  |                  |             |  |  |
| bit 7            | LCxEN: Conf                    | igurable Logic                                                  | Cell Enable b   | it               |                  |                  |             |  |  |
|                  | 1 = Configura                  | able logic cell i                                               | s enabled and   | l mixing input s | ignals           |                  |             |  |  |
|                  | 0 = Configura                  | able logic cell is                                              | s disabled and  | d has logic zero | output           |                  |             |  |  |
| bit 6            | LCxOE: Conf                    | igurable Logic                                                  | Cell Output E   | nable bit        |                  |                  |             |  |  |
|                  | 1 = Configura                  | able logic cell p                                               | ort pin output  | enabled          |                  |                  |             |  |  |
| 5.4 <b>C</b>     |                                | able logic cell p                                               |                 |                  |                  |                  |             |  |  |
| DIT 5            | LCXUUI: Cor                    | nigurable Logi                                                  | dete offer I C  |                  | from love out w  | dire.            |             |  |  |
| L:1 4            |                                |                                                                 |                 |                  |                  |                  |             |  |  |
| DIL 4            |                                | ontigurable Logic Cell Positive Edge Going Interrupt Enable bit |                 |                  |                  |                  |             |  |  |
|                  | 1 = CLCXIF V<br>0 = CLCXIF V   | vill not be set                                                 | a nsing euge    |                  | _out             |                  |             |  |  |
| bit 3            | LCxINTN: Co                    | nfigurable Log                                                  | ic Cell Negati  | ve Edge Going    | Interrupt Enab   | le bit           |             |  |  |
|                  | 1 = CLCxIF v                   | vill be set wher                                                | n a falling edg | e occurs on lcx  | c out            |                  |             |  |  |
|                  | 0 = CLCxIF v                   | vill not be set                                                 |                 |                  | -                |                  |             |  |  |
| bit 2-0          | LCxMODE<2                      | :0>: Configura                                                  | ble Logic Cell  | Functional Mo    | de bits          |                  |             |  |  |
|                  | 111 = Cell is                  | 1-input transpa                                                 | arent latch wit | h S and R        |                  |                  |             |  |  |
|                  | 110 = Cell is                  | J-K flip-flop wi                                                | th R            |                  |                  |                  |             |  |  |
|                  | 101 = Cell is                  | 2-input D flip-f                                                | lop with R      |                  |                  |                  |             |  |  |
|                  | 100 = Cell is<br>011 = Cell is | S-R latch                                                       | op with 5 and   | I K              |                  |                  |             |  |  |
|                  | 010 = Cell is                  | 4-input AND                                                     |                 |                  |                  |                  |             |  |  |
|                  | 001 = Cell is                  | OR-XOR                                                          |                 |                  |                  |                  |             |  |  |
|                  | 000 = Cell is                  | AND-OR                                                          |                 |                  |                  |                  |             |  |  |
|                  |                                |                                                                 |                 |                  |                  |                  |             |  |  |

# **REGISTER 24-6:** NCOxINCL: NCOx INCREMENT REGISTER – LOW BYTE<sup>(1)</sup>

| R/W-0/0 | R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
|         |         |         | NCOXIN  | C<7:0>  |         |         |         |
| bit 7   |         |         |         |         |         |         | bit 0   |
|         |         |         |         |         |         |         |         |
| Legend: |         |         |         |         |         |         |         |

| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
|----------------------|----------------------|-------------------------------------------------------|
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-0 NCOxINC<7:0>: NCOx Increment, Low Byte

Note 1: Write the NCOxINCH register first, then the NCOxINCL register. See 24.1.4 "Increment Registers" for more information.

# REGISTER 24-7: NCOxINCH: NCOx INCREMENT REGISTER – HIGH BYTE<sup>(1)</sup>

| R/W-0/0       | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |  |
|---------------|---------|---------|---------|---------|---------|---------|---------|--|
| NCOxINC<15:8> |         |         |         |         |         |         |         |  |
| bit 7         |         |         |         |         |         |         | bit 0   |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 NCOxINC<15:8>: NCOx Increment, High Byte

Note 1: Write the NCOxINCH register first, then the NCOxINCL register. See 24.1.4 "Increment Registers" for more information.

| TABLE 24-1: | SUMMARY C | OF REGISTERS | ASSOCIATED | WITH NCOx |
|-------------|-----------|--------------|------------|-----------|
|-------------|-----------|--------------|------------|-----------|

| Name                                                                                                                                  | Bit 7         | Bit 6 | Bit 5  | Bit 4          | Bit 3  | Bit 2  | Bit 1   | Bit 0   | Register on<br>Page |
|---------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|--------|----------------|--------|--------|---------|---------|---------------------|
| APFCON                                                                                                                                | —             | —     | SDOSEL | SSSEL          | T1GSEL | —      | CLC1SEL | NCO1SEL | 96                  |
| INTCON                                                                                                                                | GIE           | PEIE  | TMR0IE | INTE           | IOCIE  | TMR0IF | INTF    | IOCIF   | 64                  |
| NCO1ACCH                                                                                                                              | NCO1ACC<15:8> |       |        |                |        |        | 235     |         |                     |
| NCO1ACCL                                                                                                                              | NCO1ACC<7:0>  |       |        |                |        | 235    |         |         |                     |
| NCO1ACCU                                                                                                                              | -             |       |        | NCO1ACC<19:16> |        |        |         | 235     |                     |
| NCO1CLK                                                                                                                               | N1PWS<2:0>    |       |        | —              | —      | _      | N1CK    | 234     |                     |
| NCO1CON                                                                                                                               | N1EN          | N10E  | N1OUT  | N1POL          | —      | _      | —       | N1PFM   | 234                 |
| NCO1INCH                                                                                                                              | NCO1INC<15:8> |       |        |                |        | 236    |         |         |                     |
| NCO1INCL                                                                                                                              | NCO1INC<7:0>  |       |        |                |        | 236    |         |         |                     |
| PIE2                                                                                                                                  | —             | C2IE  | C1IE   | —              | BCL1IE | NCO1IE | —       | —       | 66                  |
| PIR2                                                                                                                                  | _             | C2IF  | C1IF   |                | BCL1IF | NCO1IF | —       | —       | 69                  |
| TRISA                                                                                                                                 | —             | _     | TRISA5 | TRISA4         | (1)    | TRISA2 | TRISA1  | TRISA0  | 98                  |
| TRISC                                                                                                                                 | _             | —     | TRISC5 | TRISC4         | TRISC3 | TRISC2 | TRISC1  | TRISC0  | 102                 |
| Legend: x = unknown, u = unchanged, - = unimplemented read as '0', g = value depends on condition. Shaded cells are not used for NCOx |               |       |        |                |        |        |         |         |                     |

module. Note 1: Unimplemented, read as '1'.

| LSLF             | Logical Left Shift                                                                                                                                                                                                                  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ]LSLF f{,d}                                                                                                                                                                                                          |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                   |  |  |  |  |
| Operation:       | $(f<7>) \rightarrow C$<br>$(f<6:0>) \rightarrow dest<7:1>$<br>$0 \rightarrow dest<0>$                                                                                                                                               |  |  |  |  |
| Status Affected: | C, Z                                                                                                                                                                                                                                |  |  |  |  |
| Description:     | The contents of register 'f' are shifted<br>one bit to the left through the Carry flag.<br>A '0' is shifted into the LSb. If 'd' is '0',<br>the result is placed in W. If 'd' is '1', the<br>result is stored back in register 'f'. |  |  |  |  |
|                  | C ← register f ← 0                                                                                                                                                                                                                  |  |  |  |  |

| LSRF             | Logical Right Shift                                                                                                                                                                                                                  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ]LSRF f{,d}                                                                                                                                                                                                           |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                    |  |  |  |  |
| Operation:       | 0 → dest<7><br>(f<7:1>) → dest<6:0>,<br>(f<0>) → C,                                                                                                                                                                                  |  |  |  |  |
| Status Affected: | C, Z                                                                                                                                                                                                                                 |  |  |  |  |
| Description:     | The contents of register 'f' are shifted<br>one bit to the right through the Carry<br>flag. A '0' is shifted into the MSb. If 'd' is<br>'0', the result is placed in W. If 'd' is '1',<br>the result is stored back in register 'f'. |  |  |  |  |
|                  | 0 → register f → C                                                                                                                                                                                                                   |  |  |  |  |

| MOVF             | Move f                                                                                                                                                                                                                                                                            |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVF f,d                                                                                                                                                                                                                                                         |  |  |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                                                                                                                       |  |  |  |  |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                                          |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Description:     | The contents of register f is moved to<br>a destination dependent upon the<br>status of d. If $d = 0$ ,<br>destination is W register. If $d = 1$ , the<br>destination is file register f itself. $d = 1$<br>is useful to test a file register since<br>status flag Z is affected. |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Example:         | MOVF FSR, 0                                                                                                                                                                                                                                                                       |  |  |  |  |
|                  | After Instruction                                                                                                                                                                                                                                                                 |  |  |  |  |

W = value in FSR register Z = 1



















FIGURE 29-63: LOW-POWER SLEEP MODE, WAKE PERIOD WITH HFINTOSC SOURCE, VREGPM = 1, PIC16F1503 ONLY



FIGURE 29-64: SLEEP MODE, WAKE PERIOD WITH HFINTOSC SOURCE, VREGPM = 0, PIC16F1503 ONLY



#### **30.2 MPLAB XC Compilers**

The MPLAB XC Compilers are complete ANSI C compilers for all of Microchip's 8, 16, and 32-bit MCU and DSC devices. These compilers provide powerful integration capabilities, superior code optimization and ease of use. MPLAB XC Compilers run on Windows, Linux or MAC OS X.

For easy source level debugging, the compilers provide debug information that is optimized to the MPLAB X IDE.

The free MPLAB XC Compiler editions support all devices and commands, with no time or memory restrictions, and offer sufficient code optimization for most applications.

MPLAB XC Compilers include an assembler, linker and utilities. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. MPLAB XC Compiler uses the assembler to produce its object file. Notable features of the assembler include:

- · Support for the entire device instruction set
- Support for fixed-point and floating-point data
- · Command-line interface
- · Rich directive set
- Flexible macro language
- MPLAB X IDE compatibility

#### 30.3 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code, and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB X IDE projects
- User-defined macros to streamline
  assembly code
- Conditional assembly for multipurpose source files
- Directives that allow complete control over the assembly process

# 30.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

### 30.5 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB XC Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- · Command-line interface
- Rich directive set
- · Flexible macro language
- · MPLAB X IDE compatibility

#### 16-Lead Plastic Quad Flat, No Lead Package (MG) - 3x3x0.9 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-142A Sheet 1 of 2

NOTES: