## Microchip Technology - PIC16LF1503-I/MG Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI                                                      |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 11                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 128 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 16-VFQFN Exposed Pad                                                       |
| Supplier Device Package    | 16-QFN (3x3)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1503-i-mg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 2.1 Automatic Interrupt Context Saving

During interrupts, certain registers are automatically saved in shadow registers and restored when returning from the interrupt. This saves stack space and user code. See **Section 7.5 "Automatic Context Saving"**, for more information.

#### 2.2 16-Level Stack with Overflow and Underflow

These devices have a hardware stack memory 15 bits wide and 16 words deep. A Stack Overflow or Underflow will set the appropriate bit (STKOVF or STKUNF) in the PCON register, and if enabled, will cause a software Reset. See **Section 3.5 "Stack"** for more details.

## 2.3 File Select Registers

There are two 16-bit File Select Registers (FSR). FSRs can access all file registers and program memory, which allows one Data Pointer for all memory. When an FSR points to program memory, there is one additional instruction cycle in instructions using INDF to allow the data to be fetched. General purpose memory can now also be addressed linearly, providing the ability to access contiguous data larger than 80 bytes. There are also new instructions to support the FSRs. See **Section 3.6 "Indirect Addressing"** for more details.

## 2.4 Instruction Set

There are 49 instructions for the enhanced mid-range CPU to support the features of the CPU. See **Section 27.0 "Instruction Set Summary"** for more details.

|       |                                       |       |                                       |       |                                       |        | /                                     |       |                                       |       |                                       |       |                                       |        |                                       |
|-------|---------------------------------------|-------|---------------------------------------|-------|---------------------------------------|--------|---------------------------------------|-------|---------------------------------------|-------|---------------------------------------|-------|---------------------------------------|--------|---------------------------------------|
|       | BANK 8                                |       | BANK 9                                |       | BANK 10                               |        | BANK 11                               |       | BANK 12                               |       | BANK 13                               |       | BANK 14                               |        | BANK 15                               |
| 400h  | Core Registers<br>(Table 3-2)         | 480h  | Core Registers<br>(Table 3-2)         | 500h  | Core Registers<br>(Table 3-2)         | 580h   | Core Registers<br>(Table 3-2)         | 600h  | Core Registers<br>(Table 3-2)         | 680h  | Core Registers<br>(Table 3-2)         | 700h  | Core Registers<br>(Table 3-2)         | 780h   | Core Registers<br>(Table 3-2)         |
| 40Bh  |                                       | 48Bh  |                                       | 50Bh  |                                       | 58Bh   |                                       | 60Bh  |                                       | 68Bh  |                                       | 70Bh  |                                       | 78Bh   |                                       |
| 40Ch  | _                                     | 48Ch  | _                                     | 50Ch  | _                                     | 58Ch   | _                                     | 60Ch  | _                                     | 68Ch  | _                                     | 70Ch  | _                                     | 78Ch   | -                                     |
| 40Dh  | _                                     | 48Dh  | _                                     | 50Dh  | —                                     | 58Dh   | —                                     | 60Dh  | —                                     | 68Dh  | —                                     | 70Dh  | —                                     | 78Dh   | _                                     |
| 40Eh  | —                                     | 48Eh  | _                                     | 50Eh  | _                                     | 58Eh   | _                                     | 60Eh  | _                                     | 68Eh  | _                                     | 70Eh  | _                                     | 78Eh   | _                                     |
| 40Fh  | —                                     | 48Fh  | _                                     | 50Fh  | -                                     | 58Fh   |                                       | 60Fh  |                                       | 68Fh  |                                       | 70Fh  | -                                     | 78Fh   | -                                     |
| 410h  | —                                     | 490h  | _                                     | 510h  | _                                     | 590h   | _                                     | 610h  | _                                     | 690h  | _                                     | 710h  | _                                     | 790h   | -                                     |
| 411h  | —                                     | 491h  | —                                     | 511h  | —                                     | 591h   | _                                     | 611h  | PWM1DCL                               | 691h  | CWG1DBR                               | 711h  |                                       | 791h   | —                                     |
| 412h  | _                                     | 492h  | _                                     | 512h  |                                       | 592h   |                                       | 612h  | PWM1DCH                               | 692h  | CWG1DBF                               | 712h  | _                                     | 792h   |                                       |
| 413h  | _                                     | 493h  | _                                     | 513h  | _                                     | 593h   | _                                     | 613h  | PWM1CON                               | 693h  | CWG1CON0                              | 713h  | _                                     | 793h   | _                                     |
| 414h  | —                                     | 494h  | —                                     | 514h  | —                                     | 594h   | —                                     | 614h  | PWM2DCL                               | 694h  | CWG1CON1                              | 714h  | —                                     | 794h   | —                                     |
| 415h  | _                                     | 495h  | _                                     | 515h  |                                       | 595h   |                                       | 615h  | PWM2DCH                               | 695h  | CWG1CON2                              | 715h  | _                                     | 795h   | _                                     |
| 416h  | —                                     | 496h  | —                                     | 516h  | —                                     | 596h   | —                                     | 616h  | PWM2CON                               | 696h  | —                                     | 716h  | —                                     | 796h   | —                                     |
| 417h  | —                                     | 497h  | —                                     | 517h  | —                                     | 597h   | —                                     | 617h  | PWM3DCL                               | 697h  | —                                     | 717h  | —                                     | 797h   | —                                     |
| 418h  | —                                     | 498h  | NCO1ACCL                              | 518h  | —                                     | 598h   | —                                     | 618h  | PWM3DCH                               | 698h  | —                                     | 718h  | —                                     | 798h   | —                                     |
| 419h  | —                                     | 499h  | NCO1ACCH                              | 519h  | —                                     | 599h   | —                                     | 619h  | PWM3CON                               | 699h  | —                                     | 719h  | —                                     | 799h   | —                                     |
| 41Ah  |                                       | 49Ah  | NCO1ACCU                              | 51Ah  |                                       | 59Ah   | _                                     | 61Ah  | PWM4DCL                               | 69Ah  | _                                     | 71Ah  |                                       | 79Ah   | -                                     |
| 41Bh  | -                                     | 49Bh  | NCO1INCL                              | 51Bh  | _                                     | 59Bh   | _                                     | 61Bh  | PWM4DCH                               | 69Bh  | _                                     | 71Bh  | _                                     | 79Bh   | _                                     |
| 41Ch  |                                       | 49Ch  | NCO1INCH                              | 51Ch  |                                       | 59Ch   | _                                     | 61Ch  | PWM4CON                               | 69Ch  | _                                     | 71Ch  |                                       | 79Ch   | -                                     |
| 41Dh  | —                                     | 49Dh  | —                                     | 51Dh  |                                       | 59Dh   | —                                     | 61Dh  | —                                     | 69Dh  | —                                     | 71Dh  | —                                     | 79Dh   | —                                     |
| 41Eh  |                                       | 49Eh  | NCO1CON                               | 51Eh  | _                                     | 59Eh   | _                                     | 61Eh  | _                                     | 69Eh  | _                                     | 71Eh  | _                                     | 79Eh   | _                                     |
| 41Fh  | —                                     | 49Fh  | NCO1CLK                               | 51Fh  |                                       | 59Fh   | —                                     | 61Fh  |                                       | 69Fh  | —                                     | 71Fh  |                                       | 79Fh   | —                                     |
| 42011 | Unimplemented<br>Read as '0'          | 44011 | Unimplemented<br>Read as '0'          | 52011 | Unimplemented<br>Read as '0'          | SAUIT  | Unimplemented<br>Read as '0'          | 02011 | Unimplemented<br>Read as '0'          | OAUII | Unimplemented<br>Read as '0'          | 72011 | Unimplemented<br>Read as '0'          | 7 AUII | Unimplemented<br>Read as '0'          |
| 46Eb  |                                       | 455h  |                                       | FREN  |                                       | 555h   |                                       | GGED  |                                       | 6EEb  |                                       | 76Eb  |                                       | 7EEb   |                                       |
| 401 H |                                       | 4E111 |                                       | 570h  |                                       | 5E0h   |                                       | 670h  |                                       | 6E0h  |                                       | 770h  |                                       | 7E0h   |                                       |
| 47011 | Common RAM<br>(Accesses<br>70h – 7Fh) |       | Common RAM<br>(Accesses<br>70h – 7Fh) | 07011 | Common RAM<br>(Accesses<br>70h – 7Fh) | 01 011 | Common RAM<br>(Accesses<br>70h – 7Fh) | 0/011 | Common RAM<br>(Accesses<br>70h – 7Fh) | or on | Common RAM<br>(Accesses<br>70h – 7Fh) | 77011 | Common RAM<br>(Accesses<br>70h – 7Fh) | 71 011 | Common RAM<br>(Accesses<br>70h – 7Fh) |
| 47Fh  | ,                                     | 4FFh  | ,                                     | 57Fh  | ,                                     | 5FFh   |                                       | 67Fh  | ,                                     | 6FFh  | ,                                     | 77Fh  | ,                                     | 7FFh   | ,                                     |
|       |                                       | -     | DANK 47                               | -     |                                       | -      |                                       | _     |                                       | -     |                                       |       |                                       | -      |                                       |
|       | BANK 16                               |       | BANK 17                               |       | BANK 18                               |        | BANK 19                               | •     | BANK 20                               |       | BANK 21                               |       | BANK 22                               |        | BANK 23                               |
| 800h  | Core Registers<br>(Table 3-2)         | 880h  | Core Registers<br>(Table 3-2)         | 900h  | Core Registers<br>(Table 3-2)         | 980h   | Core Registers<br>(Table 3-2)         | A00h  | Core Registers<br>(Table 3-2)         | A80h  | Core Registers<br>(Table 3-2)         | B00h  | Core Registers<br>(Table 3-2)         | B80h   | Core Registers<br>(Table 3-2)         |
|       |                                       |       |                                       | 3001  |                                       | 30011  |                                       | AUDI  |                                       | AODI  |                                       | DODI  |                                       | DODI   |                                       |

#### **TABLE 3-3:** PIC16(L)F1503 MEMORY MAP (CONTINUED)

| 47Fh | (Accesses<br>70h – 7Fh)               | 4FFh | (Accesses<br>70h – 7Fh)               | 57Fh | (Accesses<br>70h – 7Fh)               | 5FFh | (Accesses<br>70h – 7Fh)               | 67Fh | (Accesses<br>70h – 7Fh)               | 6FFh | (Accesses<br>70h – 7Fh)               | 77Fh | (Accesses<br>70h – 7Fh)               | 7FFh | (Accesses<br>70h – 7Fh)               |
|------|---------------------------------------|------|---------------------------------------|------|---------------------------------------|------|---------------------------------------|------|---------------------------------------|------|---------------------------------------|------|---------------------------------------|------|---------------------------------------|
|      | BANK 16                               |      | BANK 17                               |      | BANK 18                               |      | BANK 19                               |      | BANK 20                               |      | BANK 21                               |      | BANK 22                               |      | BANK 23                               |
| 800h | Core Registers<br>(Table 3-2)         | 880h | Core Registers<br>(Table 3-2)         | 900h | Core Registers<br>(Table 3-2)         | 980h | Core Registers<br>(Table 3-2)         | A00h | Core Registers<br>(Table 3-2)         | A80h | Core Registers<br>(Table 3-2)         | B00h | Core Registers<br>(Table 3-2)         | B80h | Core Registers<br>(Table 3-2)         |
| 80Bh |                                       | 88Bh |                                       | 90Bh |                                       | 98Bh |                                       | A0Bh |                                       | A8Bh |                                       | B0Bh |                                       | B8Bh |                                       |
| 80Ch |                                       | 88Ch |                                       | 90Ch |                                       | 98Ch |                                       | A0Ch |                                       | A8Ch |                                       | B0Ch |                                       | B8Ch |                                       |
|      | Unimplemented<br>Read as '0'          |
| 86Fh |                                       | 8EFh |                                       | 96Fh |                                       | 9EFh |                                       | A6Fh |                                       | AEFh |                                       | B6Fh |                                       | BEFh |                                       |
| 870h | Common RAM<br>(Accesses<br>70h – 7Fh) | 8F0h | Common RAM<br>(Accesses<br>70h – 7Fh) | 970h | Common RAM<br>(Accesses<br>70h – 7Fh) | 9F0h | Common RAM<br>(Accesses<br>70h – 7Fh) | A70h | Common RAM<br>(Accesses<br>70h – 7Fh) | AF0h | Common RAM<br>(Accesses<br>70h – 7Fh) | B70h | Common RAM<br>(Accesses<br>70h – 7Fh) | BF0h | Common RAM<br>(Accesses<br>70h – 7Fh) |
| 87Fh |                                       | 8FFh |                                       | 97Fh |                                       | 9FFh |                                       | A7Fh |                                       | AFFh |                                       | B7Fh |                                       | BFFh |                                       |

Legend: = Unimplemented data memory locations, read as '0'

#### 3.5 Stack

All devices have a 16-level x 15-bit wide hardware stack (refer to Figures 3-4 through 3-7). The stack space is not part of either program or data space. The PC is PUSHed onto the stack when CALL or CALLW instructions are executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer if the STVREN bit is programmed to '0' (Configuration Words). This means that after the stack has been PUSHed sixteen times, the seventeenth PUSH overwrites the value that was stored from the first PUSH. The eighteenth PUSH overwrites the second PUSH (and so on). The STKOVF and STKUNF flag bits will be set on an Overflow/Underflow, regardless of whether the Reset is enabled.

Note 1: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, CALLW, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address.

### 3.5.1 ACCESSING THE STACK

The stack is available through the TOSH, TOSL and STKPTR registers. STKPTR is the current value of the Stack Pointer. TOSH:TOSL register pair points to the TOP of the stack. Both registers are read/writable. TOS is split into TOSH and TOSL due to the 15-bit size of the PC. To access the stack, adjust the value of STKPTR, which will position TOSH:TOSL, then read/write to TOSH:TOSL. STKPTR is 5 bits to allow detection of overflow and underflow.

| Note: | Care should be taken when modifying the |
|-------|-----------------------------------------|
|       | STKPTR while interrupts are enabled.    |

During normal program operation, CALL, CALLW and Interrupts will increment STKPTR while RETLW, RETURN, and RETFIE will decrement STKPTR. At any time STKPTR can be inspected to see how much stack is left. The STKPTR always points at the currently used place on the stack. Therefore, a CALL or CALLW will increment the STKPTR and then write the PC, and a return will unload the PC and then decrement the STKPTR.

Reference Figure 3-4 through Figure 3-7 for examples of accessing the stack.





| (27.97777) - 2000 - 2000 - 2000 - 2000 - 2000 - 2000 - 2000 - 2000 - 2000 - 2000 - 2000 - 2000 - 2000 - 2000 - 2 | .PINTOSC (NOT disabled)                                           |
|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| HFINTOSC _                                                                                                       |                                                                   |
| LFINTOSC                                                                                                         |                                                                   |
| IRCF <3:0>                                                                                                       | $\neq 0$ $X = 0$                                                  |
| System Clock                                                                                                     |                                                                   |
| 19100770990                                                                                                      | SUSTONE (WET enabled)                                             |
| HFINTOSC                                                                                                         |                                                                   |
| LFINTOSC -                                                                                                       |                                                                   |
| IRCF <3:0>                                                                                                       | $\neq 0$ $\chi = 0$                                               |
| System Clock                                                                                                     |                                                                   |
| 1910990000                                                                                                       | IFINYOSC<br>UNITYOSC have off unless WOT is enabled <sup>93</sup> |
| LENEOSC                                                                                                          |                                                                   |
| 5597702C                                                                                                         | Orshindra Osloy''''''''''''''''''''''''''''''''''''               |
|                                                                                                                  |                                                                   |
| System Clock                                                                                                     |                                                                   |





| U-0                                                                                                                                                                                                                                                                                                                                                                                                                                     | U-0       | U-0             | U-0  | U-0            | U-0              | R/W-0/0          | R/W-0/0     |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|----------------|------------------|------------------|-------------|--|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                         | —         | _               |      |                | —                | CLC2IF           | CLC1IF      |  |  |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |                 |      |                |                  |                  | bit 0       |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                         |           |                 |      |                |                  |                  |             |  |  |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |                 |      |                |                  |                  |             |  |  |
| R = Read                                                                                                                                                                                                                                                                                                                                                                                                                                | able bit  | W = Writable    | bit  | U = Unimpler   | mented bit, read | as '0'           |             |  |  |
| u = Bit is u                                                                                                                                                                                                                                                                                                                                                                                                                            | unchanged | x = Bit is unkr | nown | -n/n = Value a | at POR and BO    | R/Value at all o | ther Resets |  |  |
| '1' = Bit is                                                                                                                                                                                                                                                                                                                                                                                                                            | set       |                 |      |                |                  |                  |             |  |  |
| bit 7-2    Unimplemented: Read as '0'      bit 1    CLC2IF: Configurable Logic Block 2 Interrupt Flag bit      1 = Interrupt is pending    0 = Interrupt is not pending      bit 0    CLC1IF: Configurable Logic Block 1 Interrupt Flag bit      1 = Interrupt is pending    0 = Interrupt is pending      bit 0    CLC1IF: Configurable Logic Block 1 Interrupt Flag bit      1 = Interrupt is pending    0 = Interrupt is not pending |           |                 |      |                |                  |                  |             |  |  |
| Note: Interrupt flag bits are set when an interrupt<br>condition occurs, regardless of the state of<br>its corresponding enable bit or the Global<br>Enable bit, GIE of the INTCON register.<br>User software should ensure the                                                                                                                                                                                                         |           |                 |      |                |                  |                  |             |  |  |

## REGISTER 7-7: PIR3: PERIPHERAL INTERRUPT REQUEST REGISTER 3

appropriate interrupt flag bits are clear prior to enabling an interrupt.





## 13.0 FIXED VOLTAGE REFERENCE (FVR)

The Fixed Voltage Reference (FVR) is a stable voltage reference, independent of VDD, with a nominal output level (VFVR) of 1.024V. The output of the FVR can be configured to supply a reference voltage to the following:

- ADC input channel
- · Comparator positive input
- · Comparator negative input

The FVR can be enabled by setting the FVREN bit of the FVRCON register.

### 13.1 Independent Gain Amplifier

The output of the FVR supplied to the peripherals, (listed above), is routed through a programmable gain amplifier. Each amplifier can be programmed for a gain of 1x, 2x or 4x, to produce the three possible voltage levels.

The ADFVR<1:0> bits of the FVRCON register are used to enable and configure the gain amplifier settings for the reference supplied to the ADC module. Reference **Section 15.0 "Analog-to-Digital Converter (ADC) Module**" for additional information.

The CDAFVR<1:0> bits of the FVRCON register are used to enable and configure the gain amplifier settings for the reference supplied to the comparator modules. Reference **Section 17.0 "Comparator Module"** for additional information.

To minimize current consumption when the FVR is disabled, the FVR buffers should be turned off by clearing the Buffer Gain Selection bits.

## 13.2 FVR Stabilization Period

When the Fixed Voltage Reference module is enabled, it requires time for the reference and amplifier circuits to stabilize. Once the circuits stabilize and are ready for use, the FVRRDY bit of the FVRCON register will be set. See the FVR Stabilization Period characterization graph, Figure 29-52.

## FIGURE 13-1: VOLTAGE REFERENCE BLOCK DIAGRAM



#### 15.1.5 INTERRUPTS

The ADC module allows for the ability to generate an interrupt upon completion of an Analog-to-Digital conversion. The ADC Interrupt Flag is the ADIF bit in the PIR1 register. The ADC Interrupt Enable is the ADIE bit in the PIE1 register. The ADIF bit must be cleared in software.

- **Note 1:** The ADIF bit is set at the completion of every conversion, regardless of whether or not the ADC interrupt is enabled.
  - **2:** The ADC operates during Sleep only when the FRC oscillator is selected.

This interrupt can be generated while the device is operating or while in Sleep. If the device is in Sleep, the interrupt will wake-up the device. Upon waking from Sleep, the next instruction following the SLEEP instruction is always executed. If the user is attempting to wake-up from Sleep and resume in-line code execution, the GIE and PEIE bits of the INTCON register must be disabled. If the GIE and PEIE bits of the INTCON register are enabled, execution will switch to the Interrupt Service Routine.

#### 15.1.6 RESULT FORMATTING

The 10-bit ADC conversion result can be supplied in two formats, left justified or right justified. The ADFM bit of the ADCON1 register controls the output format.

Figure 15-3 shows the two output formats.

#### Rev. 10-000054A 7/30/2013 ADRESH ADRESL (ADFM = 0) MSB LSB bit 7 bit 0 bit 7 bit 0 10-bit ADC Result Unimplemented: Read as '0' (ADFM = 1) LSB MSB bit 7 bit 0 bit 7 bit 0 Unimplemented: Read as '0' 10-bit ADC Result

#### FIGURE 15-3: 10-BIT ADC CONVERSION RESULT FORMAT

## 15.3 Register Definitions: ADC Control

| CH3<4.02 GO/L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                       |  |  |  |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--|--|--|--|--|--|--|--|
| Dit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |  |  |  |  |  |  |  |  |  |  |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                       |  |  |  |  |  |  |  |  |  |  |
| R = Readable bit $W = Writable bit$ $II = I Inimplemented bit read as '0'$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                       |  |  |  |  |  |  |  |  |  |  |
| $\mu = Bit is unchanged$ $x = Bit is unknown$ $-n/n = Value at POR and BOR/Value$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | e at all other Resets |  |  |  |  |  |  |  |  |  |  |
| (1) = Bit is unionality of a matrix of a |                       |  |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                       |  |  |  |  |  |  |  |  |  |  |
| hit 7 <b>Unimplemented:</b> Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                       |  |  |  |  |  |  |  |  |  |  |
| CHS<4:0>: Analog Channel Select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       |  |  |  |  |  |  |  |  |  |  |
| aaaaa = ANO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |  |  |  |  |  |  |  |  |  |  |
| 00001 = AN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |  |  |  |  |  |  |  |  |  |  |
| 00010 = AN2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |  |  |  |  |  |  |  |  |  |  |
| 00011 = AN3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00011 = AN3           |  |  |  |  |  |  |  |  |  |  |
| 00100 = AN4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |  |  |  |  |  |  |  |  |  |  |
| 00101 <b>= AN5</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |  |  |  |  |  |  |  |  |  |  |
| 00110 = AN6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |  |  |  |  |  |  |  |  |  |  |
| 00111 = AN7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |  |  |  |  |  |  |  |  |  |  |
| 01000 = Reserved. No channel connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                       |  |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                       |  |  |  |  |  |  |  |  |  |  |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                       |  |  |  |  |  |  |  |  |  |  |
| 11100 = Reserved. No channel connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                       |  |  |  |  |  |  |  |  |  |  |
| 11101 = Temperature Indicator <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                       |  |  |  |  |  |  |  |  |  |  |
| 11110 = DAC (Digital-to-Analog Converter) <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                       |  |  |  |  |  |  |  |  |  |  |
| 11111 = FVR (Fixed Voltage Reference) Buffer 1 Output <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       |  |  |  |  |  |  |  |  |  |  |
| bit 1 GO/DONE: ADC Conversion Status bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                       |  |  |  |  |  |  |  |  |  |  |
| 1 = ADC conversion cycle in progress. Setting this bit starts an ADC conversior                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | n cycle.              |  |  |  |  |  |  |  |  |  |  |
| This bit is automatically cleared by hardware when the ADC conversion has                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | s completed.          |  |  |  |  |  |  |  |  |  |  |
| 0 = ADC conversion completed/not in progress                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                       |  |  |  |  |  |  |  |  |  |  |
| bit 0 ADON: ADC Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                       |  |  |  |  |  |  |  |  |  |  |
| 1 = ADC is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |  |  |  |  |  |  |  |  |  |  |
| 0 = ADC is disabled and consumes no operating current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |  |  |  |  |  |  |  |  |  |  |
| Note 1: See Section 14.0 "Temperature Indicator Module" for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                       |  |  |  |  |  |  |  |  |  |  |
| 2: See Section 13.0 "Fixed Voltage Reference (FVR)" for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |  |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                       |  |  |  |  |  |  |  |  |  |  |

## REGISTER 15-1: ADCON0: ADC CONTROL REGISTER 0

## 16.6 Register Definitions: DAC Control

| R/W-0/0           | U-0                                                  | R/W-0/0            | R/W-0/0         | U-0                                | R/W-0/0       | U-0                 | U-0    |  |  |  |  |
|-------------------|------------------------------------------------------|--------------------|-----------------|------------------------------------|---------------|---------------------|--------|--|--|--|--|
| DACEN             |                                                      | DACOE1             | DACOE2          | —                                  | DACPSS        | —                   | —      |  |  |  |  |
| bit 7             |                                                      |                    |                 |                                    |               |                     | bit 0  |  |  |  |  |
|                   |                                                      |                    |                 |                                    |               |                     |        |  |  |  |  |
| Legend:           |                                                      |                    |                 |                                    |               |                     |        |  |  |  |  |
| R = Readable bit  |                                                      | W = Writable bi    | t               | U = Unimplemented bit, read as '0' |               |                     |        |  |  |  |  |
| u = Bit is unchan | ged                                                  | x = Bit is unkno   | wn              | -n/n = Value at                    | POR and BOR/V | alue at all other f | Resets |  |  |  |  |
| '1' = Bit is set  |                                                      | '0' = Bit is clear | ed              |                                    |               |                     |        |  |  |  |  |
|                   |                                                      |                    |                 |                                    |               |                     |        |  |  |  |  |
| bit 7             | DACEN: DAC Enable bit                                |                    |                 |                                    |               |                     |        |  |  |  |  |
|                   | 1 = DACx is e                                        | nabled             |                 |                                    |               |                     |        |  |  |  |  |
|                   |                                                      | Isabled            |                 |                                    |               |                     |        |  |  |  |  |
| bit 6             | Unimplemente                                         | d: Read as '0'     |                 |                                    |               |                     |        |  |  |  |  |
| bit 5             | DACOE1: DAC                                          | Voltage Output     | Enable bit      |                                    |               |                     |        |  |  |  |  |
|                   | 1 = DACx voltage level is output on the DACxOUT1 pin |                    |                 |                                    |               |                     |        |  |  |  |  |
|                   | 0 = DACx volta                                       | age level is disco | onnected from t | he DACxOUI1 p                      | oin           |                     |        |  |  |  |  |
| bit 4             | DACOE2: DAC                                          | Voltage Output     | Enable bit      | 0.1. <b>T</b> 0 ·                  |               |                     |        |  |  |  |  |
|                   | 1 = DACx volt                                        | age level is outp  | ut on the DACX  | OUT2 pin                           |               |                     |        |  |  |  |  |
|                   |                                                      |                    |                 |                                    | אונ           |                     |        |  |  |  |  |
| bit 3             | Unimplemente                                         | d: Read as '0'     |                 |                                    |               |                     |        |  |  |  |  |
| bit 2             | DACPSS: DAC                                          | Positive Source    | Select bit      |                                    |               |                     |        |  |  |  |  |
|                   | 1 = VREF+ pi                                         | n                  |                 |                                    |               |                     |        |  |  |  |  |
|                   | 0 = VDD                                              |                    |                 |                                    |               |                     |        |  |  |  |  |
| bit 1-0           | Unimplemente                                         | ed: Read as '0'    |                 |                                    |               |                     |        |  |  |  |  |

#### REGISTER 16-1: DACxCON0: VOLTAGE REFERENCE CONTROL REGISTER 0

#### REGISTER 16-2: DACxCON1: VOLTAGE REFERENCE CONTROL REGISTER 1

| U-0   | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0   | R/W-0/0 | R/W-0/0 |
|-------|-----|-----|---------|---------|-----------|---------|---------|
| —     | _   | _   |         |         | DACR<4:0> |         |         |
| bit 7 |     |     |         |         |           |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 DACR<4:0>: DAC Voltage Output Select bits

#### TABLE 16-1: SUMMARY OF REGISTERS ASSOCIATED WITH THE DAC MODULE

| Name     | Bit 7 | Bit 6 | Bit 5  | Bit 4  | Bit 3 | Bit 2  | Bit 1 | Bit 0 | Register<br>on page |
|----------|-------|-------|--------|--------|-------|--------|-------|-------|---------------------|
| DAC1CON0 | DACEN | _     | DACOE1 | DACOE2 | _     | DACPSS | _     | —     | 129                 |
| DAC1CON1 | _     |       | _      |        | 129   |        |       |       |                     |

**Legend:** — = Unimplemented location, read as '0'. Shaded cells are not used with the DAC module.

## 19.0 TIMER1 MODULE WITH GATE CONTROL

The Timer1 module is a 16-bit timer/counter with the following features:

- 16-bit timer/counter register pair (TMR1H:TMR1L)
- · Programmable internal or external clock source
- · 2-bit prescaler
- · Optionally synchronized comparator out
- · Multiple Timer1 gate (count enable) sources

- Interrupt on overflow
- Wake-up on overflow (external clock, Asynchronous mode only)
- ADC Auto-Conversion Trigger(s)
- · Selectable Gate Source Polarity
- · Gate Toggle mode
- · Gate Single-Pulse mode
- Gate Value Status
- · Gate Event Interrupt

Figure 19-1 is a block diagram of the Timer1 module.



## FIGURE 19-1: TIMER1 BLOCK DIAGRAM

## 21.2.2 SPI MODE OPERATION

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits (SSPxCON1<5:0> and SSPxSTAT<7:6>). These control bits allow the following to be specified:

- Master mode (SCKx is the clock output)
- Slave mode (SCKx is the clock input)
- Clock Polarity (Idle state of SCKx)
- Data Input Sample Phase (middle or end of data output time)
- Clock Edge (output data on rising/falling edge of SCKx)
- Clock Rate (Master mode only)
- Slave Select mode (Slave mode only)

To enable the serial port, SSP Enable bit, SSPEN of the SSPxCON1 register, must be set. To reset or reconfigure SPI mode, clear the SSPEN bit, re-initialize the SSPxCONx registers and then set the SSPEN bit. This configures the SDI, SDO, SCK and SS pins as serial port pins. For the pins to behave as the serial port function, some must have their data direction bits (in the TRIS register) appropriately programmed as follows:

- SDIx must have corresponding TRIS bit set
- SDOx must have corresponding TRIS bit cleared
- SCKx (Master mode) must have corresponding
  TRIS bit cleared
- SCKx (Slave mode) must have corresponding TRIS bit set
- SSx must have corresponding TRIS bit set

Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRIS) register to the opposite value.

The MSSP consists of a transmit/receive shift register (SSPxSR) and a buffer register (SSPxBUF). The SSPxSR shifts the data in and out of the device, MSb first. The SSPxBUF holds the data that was written to the SSPxSR until the received data is ready. Once the eight bits of data have been received, that byte is moved to the SSPxBUF register. Then, the Buffer Full Detect bit, BF of the SSPxSTAT register, and the interrupt flag bit, SSPxIF, are set. This double-buffering of the received data (SSPxBUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSPxBUF register during transmission/reception of data will be ignored and the write collision detect bit, WCOL of the SSPxCON1 register, will be set. User software must clear the WCOL bit to allow the following write(s) to the SSPxBUF register to complete successfully.

When the application software is expecting to receive valid data, the SSPxBUF should be read before the next byte of data to transfer is written to the SSPxBUF. The Buffer Full bit, BF of the SSPxSTAT register, indicates when SSPxBUF has been loaded with the received data (transmission is complete). When the SSPxBUF is read, the BF bit is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally, the MSSP interrupt is used to determine when the transmission/reception has completed. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur.

The SSPxSR is not directly readable or writable and can only be accessed by addressing the SSPxBUF register. Additionally, the SSPxSTAT register indicates the various Status conditions.

## 24.0 NUMERICALLY CONTROLLED OSCILLATOR (NCO) MODULE

The Numerically Controlled Oscillator (NCOx) module is a timer that uses the overflow from the addition of an increment value to divide the input frequency. The advantage of the addition method over simple counter driven timer is that the resolution of division does not vary with the divider value. The NCOx is most useful for applications that require frequency accuracy and fine resolution at a fixed duty cycle.

Features of the NCOx include:

- 16-bit increment function
- Fixed Duty Cycle (FDC) mode
- Pulse Frequency (PF) mode
- Output pulse width control
- Multiple clock input sources
- Output polarity control
- Interrupt capability

Figure 24-1 is a simplified block diagram of the NCOx module.

## 24.1 NCOx Operation

The NCOx operates by repeatedly adding a fixed value to an accumulator. Additions occur at the input clock rate. The accumulator will overflow with a carry periodically, which is the raw NCOx output (NCO\_overflow). This effectively reduces the input clock by the ratio of the addition value to the maximum accumulator value. See Equation 24-1.

The NCOx output can be further modified by stretching the pulse or toggling a flip-flop. The modified NCOx output is then distributed internally to other peripherals and optionally output to a pin. The accumulator overflow also generates an interrupt (NCO\_interrupt).

The NCOx period changes in discrete steps to create an average frequency. This output depends on the ability of the receiving circuit (i.e., CWG or external resonant converter circuitry) to average the NCOx output to reduce uncertainty.

## 24.1.1 NCOx CLOCK SOURCES

Clock sources available to the NCOx include:

- HFINTOSC
- Fosc
- LC1\_out
- CLKIN pin

The NCOx clock source is selected by configuring the NxCKS<2:0> bits in the NCOxCLK register.

## EQUATION 24-1:

FOVERFLOW= <u>NCO Clock Frequency × Increment Value</u>

 $2^n$ 

n = Accumulator width in bits

#### 24.1.2 ACCUMULATOR

The accumulator is a 20-bit register. Read and write access to the accumulator is available through three registers:

- NCOxACCL
- NCOxACCH
- NCOxACCU

#### 24.1.3 ADDER

The NCOx adder is a full adder, which operates independently from the system clock. The addition of the previous result and the increment value replaces the accumulator value on the rising edge of each input clock.

#### 24.1.4 INCREMENT REGISTERS

The increment value is stored in two 8-bit registers making up a 16-bit increment. In order of LSB to MSB they are:

- NCOxINCL
- NCOxINCH

When the NCO module is enabled, the NCOxINCH should be written first, then the NCOxINCL register. Writing to the NCOxINCL register initiates the increment buffer registers to be loaded simultaneously on the second rising edge of the NCOx\_clk signal.

The registers are readable and writable. The increment registers are double-buffered to allow value changes to be made without first disabling the NCOx module.

When the NCO module is disabled, the increment buffers are loaded immediately after a write to the increment registers.

Note: The increment buffer registers are not user-accessible.



DS40001607D-page 243

Status

© 2011-2015 Microchip Technology Inc

| Mnen   | nonic, | Description                   | Qualas  |       | 14-Bit | Opcode | )    | Status   | Natas |
|--------|--------|-------------------------------|---------|-------|--------|--------|------|----------|-------|
| Oper   | ands   | Description                   | Cycles  | MSb   |        |        | LSb  | Affected | Notes |
|        |        | BYTE-ORIENTED FILE REGIS      | TER OPE | RATIO | NS     |        |      |          |       |
| ADDWF  | f, d   | Add W and f                   | 1       | 00    | 0111   | dfff   | ffff | C, DC, Z | 2     |
| ADDWFC | f, d   | Add with Carry W and f        | 1       | 11    | 1101   | dfff   | ffff | C, DC, Z | 2     |
| ANDWF  | f, d   | AND W with f                  | 1       | 00    | 0101   | dfff   | ffff | Z        | 2     |
| ASRF   | f, d   | Arithmetic Right Shift        | 1       | 11    | 0111   | dfff   | ffff | C, Z     | 2     |
| LSLF   | f, d   | Logical Left Shift            | 1       | 11    | 0101   | dfff   | ffff | C, Z     | 2     |
| LSRF   | f, d   | Logical Right Shift           | 1       | 11    | 0110   | dfff   | ffff | C, Z     | 2     |
| CLRF   | f      | Clear f                       | 1       | 00    | 0001   | lfff   | ffff | Z        | 2     |
| CLRW   | -      | Clear W                       | 1       | 00    | 0001   | 0000   | 00xx | Z        |       |
| COMF   | f, d   | Complement f                  | 1       | 00    | 1001   | dfff   | ffff | Z        | 2     |
| DECF   | f, d   | Decrement f                   | 1       | 00    | 0011   | dfff   | ffff | Z        | 2     |
| INCF   | f, d   | Increment f                   | 1       | 00    | 1010   | dfff   | ffff | Z        | 2     |
| IORWF  | f, d   | Inclusive OR W with f         | 1       | 00    | 0100   | dfff   | ffff | Z        | 2     |
| MOVF   | f, d   | Move f                        | 1       | 00    | 1000   | dfff   | ffff | Z        | 2     |
| MOVWF  | f      | Move W to f                   | 1       | 00    | 0000   | lfff   | ffff |          | 2     |
| RLF    | f, d   | Rotate Left f through Carry   | 1       | 00    | 1101   | dfff   | ffff | С        | 2     |
| RRF    | f, d   | Rotate Right f through Carry  | 1       | 00    | 1100   | dfff   | ffff | С        | 2     |
| SUBWF  | f, d   | Subtract W from f             | 1       | 00    | 0010   | dfff   | ffff | C, DC, Z | 2     |
| SUBWFB | f, d   | Subtract with Borrow W from f | 1       | 11    | 1011   | dfff   | ffff | C, DC, Z | 2     |
| SWAPF  | f, d   | Swap nibbles in f             | 1       | 00    | 1110   | dfff   | ffff |          | 2     |
| XORWF  | f, d   | Exclusive OR W with f         | 1       | 00    | 0110   | dfff   | ffff | Z        | 2     |
|        |        | BYTE ORIENTED SKIP (          | PERATIO | ONS   |        |        |      |          |       |
| DECESZ | f, d   | Decrement f, Skip if 0        | 1(2)    | 00    | 1011   | dfff   | ffff |          | 1, 2  |
| INCFSZ | f, d   | Increment f, Skip if 0        | 1(2)    | 00    | 1111   | dfff   | ffff |          | 1, 2  |
|        |        | BIT-ORIENTED FILE REGIST      |         |       | IS     |        |      |          |       |
| BCE    | f, b   | Bit Clear f                   | 1       | 01    | 00bb   | bfff   | ffff |          | 2     |
| BSF    | f, b   | Bit Set f                     | 1       | 01    | 01bb   | bfff   | ffff |          | 2     |
|        |        | BIT-ORIENTED SKIP O           | PERATIO | NS    |        |        |      |          |       |
| BTFSC  | f, b   | Bit Test f, Skip if Clear     | 1 (2)   | 01    | 10bb   | bfff   | ffff |          | 1, 2  |
| BTFSS  | f, b   | Bit Test f, Skip if Set       | 1 (2)   | 01    | 11bb   | bfff   | ffff |          | 1, 2  |
|        |        | LITERAL OPERA                 | TIONS   |       |        |        |      |          |       |
| ADDLW  | k      | Add literal and W             | 1       | 11    | 1110   | kkkk   | kkkk | C, DC, Z |       |
| ANDLW  | k      | AND literal with W            | 1       | 11    | 1001   | kkkk   | kkkk | Z        |       |
| IORLW  | k      | Inclusive OR literal with W   | 1       | 11    | 1000   | kkkk   | kkkk | Z        |       |
| MOVLB  | k      | Move literal to BSR           | 1       | 00    | 0000   | 001k   | kkkk |          |       |
| MOVLP  | k      | Move literal to PCLATH        | 1       | 11    | 0001   | 1kkk   | kkkk |          |       |
| MOVLW  | k      | Move literal to W             | 1       | 11    | 0000   | kkkk   | kkkk |          |       |
| SUBLW  | k      | Subtract W from literal       | 1       | 11    | 1100   | kkkk   | kkkk | C, DC, Z |       |
| XORLW  | k      | Exclusive OR literal with W   | 1       | 11    | 1010   | kkkk   | kkkk | Z        |       |

#### TABLE 27-3: ENHANCED MID-RANGE INSTRUCTION SET

Note 1: If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

2: If this instruction addresses an INDF register and the MSb of the corresponding FSR is set, this instruction will require one additional instruction cycle.

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                               |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] DECFSZ f,d                                                                                                                                                                                                                                                                                                          |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                                                                                                                                      |  |  |  |
| Operation:       | (f) - 1 $\rightarrow$ (destination);<br>skip if result = 0                                                                                                                                                                                                                                                                           |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| Description:     | The contents of register 'f' are decre-<br>mented. If 'd' is '0', the result is placed<br>in the W register. If 'd' is '1', the result<br>is placed back in register 'f'.<br>If the result is '1', the next instruction is<br>executed. If the result is '0', then a<br>NOP is executed instead, making it a<br>2-cycle instruction. |  |  |  |

| GOTO             | Unconditional Branch                                                                                                                                                                    |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ <i>label</i> ] GOTO k                                                                                                                                                                 |  |  |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                    |  |  |
| Operation:       | $k \rightarrow PC<10:0>$<br>PCLATH<6:3> $\rightarrow$ PC<14:11>                                                                                                                         |  |  |
| Status Affected: | None                                                                                                                                                                                    |  |  |
| Description:     | GOTO is an unconditional branch. The<br>11-bit immediate value is loaded into<br>PC bits <10:0>. The upper bits of PC<br>are loaded from PCLATH<4:3>. GOTO<br>is a 2-cycle instruction. |  |  |

| INCFSZ           | Increment f, Skip if 0                                                                                                                                                                                                                                                                                                          |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] INCFSZ f,d                                                                                                                                                                                                                                                                                                              |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                                                                                                                              |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (destination),<br>skip if result = 0                                                                                                                                                                                                                                                                      |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Description:     | The contents of register 'f' are incre-<br>mented. If 'd' is '0', the result is placed<br>in the W register. If 'd' is '1', the result<br>is placed back in register 'f'.<br>If the result is '1', the next instruction is<br>executed. If the result is '0', a NOP is<br>executed instead, making it a 2-cycle<br>instruction. |  |  |  |

| IORLW            | Inclusive OR literal with W                                                                                  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ <i>label</i> ] IORLW k                                                                                     |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                          |  |  |
| Operation:       | (W) .OR. $k \rightarrow$ (W)                                                                                 |  |  |
| Status Affected: | Z                                                                                                            |  |  |
| Description:     | The contents of the W register are OR'ed with the 8-bit literal 'k'. The result is placed in the W register. |  |  |

| INCF             | Increment f                                                                                                                                                               |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [label] INCF f,d                                                                                                                                                          |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                         |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (destination)                                                                                                                                       |  |  |
| Status Affected: | Z                                                                                                                                                                         |  |  |
| Description:     | The contents of register 'f' are incre-<br>mented. If 'd' is '0', the result is placed<br>in the W register. If 'd' is '1', the result<br>is placed back in register 'f'. |  |  |

| IORWF            | Inclusive OR W with f                                                                                                                                                      |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] IORWF f,d                                                                                                                                                 |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                            |  |  |  |
| Operation:       | (W) .OR. (f) $\rightarrow$ (destination)                                                                                                                                   |  |  |  |
| Status Affected: | Z                                                                                                                                                                          |  |  |  |
| Description:     | Inclusive OR the W register with regis-<br>ter 'f'. If 'd' is '0', the result is placed in<br>the W register. If 'd' is '1', the result is<br>placed back in register 'f'. |  |  |  |









## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                          | MILLIMETERS |          |      |      |
|--------------------------|-------------|----------|------|------|
| Dimension Limits         |             | MIN      | NOM  | MAX  |
| Contact Pitch            | E           | 0.65 BSC |      |      |
| Contact Pad Spacing      | C1          |          | 5.90 |      |
| Contact Pad Width (X14)  | X1          |          |      | 0.45 |
| Contact Pad Length (X14) | Y1          |          |      | 1.45 |
| Distance Between Pads    | G           | 0.20     |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2087A