



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LCD, LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 29                                                                              |
| Program Memory Size        | 8KB (8K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 1K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 7x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-LQFP                                                                         |
| Supplier Device Package    | 44-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10rf8afp-v0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.3.4 52-pin products

• 52-pin plastic LQFP (10 × 10)





## Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR).

# 1.6 Outline of Functions

RL78/L12

# Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                                    | Item                                                | 32-pin                                                                                                                                                                                                                                                  | 44-pin                                                                                                                                                                                                                                                                                                                                                                              | 48-pin                                                 | 52-pin                   | 64-pin                   |  |  |  |  |  |
|------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------|--------------------------|--|--|--|--|--|
|                                    |                                                     | R5F10RBx                                                                                                                                                                                                                                                | R5F10RFx                                                                                                                                                                                                                                                                                                                                                                            | R5F10RGx                                               | R5F10RJx                 | R5F10RLx                 |  |  |  |  |  |
| Code flast                         | n memory (KB)                                       | 8 to 32                                                                                                                                                                                                                                                 | 8 to 32                                                                                                                                                                                                                                                                                                                                                                             | 8 to 32                                                | 8 to 32                  | 16. 32                   |  |  |  |  |  |
|                                    | memory (KB)                                         | 2                                                                                                                                                                                                                                                       | 2                                                                                                                                                                                                                                                                                                                                                                                   | 2                                                      | 2                        | 2                        |  |  |  |  |  |
| RAM (KB)                           | ,                                                   | 1, 1.5 <sup>Note 1</sup>                                                                                                                                                                                                                                | 1, 1.5 <sup>Note 1</sup>                                                                                                                                                                                                                                                                                                                                                            | 1, 1.5 <sup>Note 1</sup>                               | 1, 1.5 <sup>Note 1</sup> | 1, 1.5 <sup>Note 1</sup> |  |  |  |  |  |
| Memory s                           |                                                     | 1 MB                                                                                                                                                                                                                                                    | 1, 1.0                                                                                                                                                                                                                                                                                                                                                                              | 1, 1.0                                                 | 1, 1.0                   | 1, 1.0                   |  |  |  |  |  |
| Main<br>system<br>clock            | High-speed system clock                             | HS (high-speed<br>HS (high-speed<br>LS (low-speed                                                                                                                                                                                                       | K1 (crystal/ceramic) oscillation, external main system clock input (EXCLK)<br>IS (high-speed main) operation: 1 to 20 MHz ( $V_{DD}$ = 2.7 to 5.5 V),<br>IS (high-speed main) operation: 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V),<br>IS (low-speed main) operation: 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V),<br>IV (low-voltage main) operation: 1 to 4 MHz ( $V_{DD}$ = 1.6 to 5.5 V) |                                                        |                          |                          |  |  |  |  |  |
|                                    | High-speed on-chip<br>oscillator clock              | HS (high-speed<br>LS (low-speed                                                                                                                                                                                                                         | HS (high-speed main) operation: 1 to 24 MHz ( $V_{DD}$ = 2.7 to 5.5 V),<br>HS (high-speed main) operation: 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V),<br>LS (low-speed main) operation: 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V),<br>LV (low-voltage main) operation: 1 to 4 MHz ( $V_{DD}$ = 1.6 to 5.5 V)                                                                               |                                                        |                          |                          |  |  |  |  |  |
| Subsyster                          | n clock                                             | _                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                     | cillation , external<br>(P.): V <sub>DD</sub> = 1.6 to | subsystem clock<br>5.5 V | input (EXCLKS            |  |  |  |  |  |
| Low-spee                           | d on-chip oscillator clock                          | Internal oscillation<br>15 kHz (TYP.): V <sub>DD</sub> = 1.6 to 5.5 V                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                     |                                                        |                          |                          |  |  |  |  |  |
| General-purpose register           |                                                     | 8 bits $\times$ 32 regis                                                                                                                                                                                                                                | sters (8 bits $	imes$ 8 r                                                                                                                                                                                                                                                                                                                                                           | egisters $	imes$ 4 bank                                | (s)                      |                          |  |  |  |  |  |
| Vinimum instruction execution time |                                                     | 0.04167 $\mu$ s (High-speed on-chip oscillator clock: fi $_{\rm H}$ = 24 MHz operation)                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                     |                                                        |                          |                          |  |  |  |  |  |
|                                    |                                                     | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                     |                                                        |                          |                          |  |  |  |  |  |
|                                    |                                                     | 30.5 $\mu$ s (Subsystem clock: f <sub>SUB</sub> = 32.768 kHz operation)                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                     |                                                        |                          |                          |  |  |  |  |  |
| Instructior                        | set                                                 | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                     |                                                        |                          |                          |  |  |  |  |  |
|                                    | ber of I/O port pins and ated to drive an LCD       | 28                                                                                                                                                                                                                                                      | 40                                                                                                                                                                                                                                                                                                                                                                                  | 44                                                     | 48                       | 58                       |  |  |  |  |  |
| I/O<br>port                        | Total                                               | 20                                                                                                                                                                                                                                                      | 29                                                                                                                                                                                                                                                                                                                                                                                  | 33                                                     | 37                       | 47                       |  |  |  |  |  |
|                                    | CMOS I/O                                            | 15                                                                                                                                                                                                                                                      | 22                                                                                                                                                                                                                                                                                                                                                                                  | 26                                                     | 30                       | 39                       |  |  |  |  |  |
|                                    | CMOS input                                          | 3                                                                                                                                                                                                                                                       | 5                                                                                                                                                                                                                                                                                                                                                                                   | 5                                                      | 5                        | 5                        |  |  |  |  |  |
|                                    | CMOS output                                         | _                                                                                                                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                   | _                                                      | _                        | 1                        |  |  |  |  |  |
|                                    | N-ch open-drain I/O<br>(EV <sub>DD</sub> tolerance) | 2                                                                                                                                                                                                                                                       | 2                                                                                                                                                                                                                                                                                                                                                                                   | 2                                                      | 2                        | 2                        |  |  |  |  |  |
| Pins d                             | edicated to drive an LCD                            | 8                                                                                                                                                                                                                                                       | 11                                                                                                                                                                                                                                                                                                                                                                                  | 11                                                     | 11                       | 11                       |  |  |  |  |  |
| LCD contr                          | oller/driver                                        | -                                                                                                                                                                                                                                                       | boosting metho<br>are switchable.                                                                                                                                                                                                                                                                                                                                                   | d, capacitor split                                     | method, and ext          |                          |  |  |  |  |  |
|                                    | Segment signal output                               | 13                                                                                                                                                                                                                                                      | 22 (18) Note 2                                                                                                                                                                                                                                                                                                                                                                      | 26 (22) Note 2                                         | 30 (26) Note 2           | 39 (35) Note 2           |  |  |  |  |  |
|                                    | Segment signal output                               | 10                                                                                                                                                                                                                                                      | ( ,                                                                                                                                                                                                                                                                                                                                                                                 |                                                        | Note 2                   | 00 (00)                  |  |  |  |  |  |

**Notes 1.** In the case of the 1 KB, and 1.5 KB, this is 630 bytes when the self-programming function and data flash function is used.

2. The values in parentheses are the number of signal outputs when 8 com is used.

# 2. ELECTRICAL SPECIFICATIONS (A, G: $T_A = -40$ to $+85^{\circ}$ C)

This chapter describes the electrical specifications for the products "A: Consumer applications ( $T_A = -40$  to  $+85^{\circ}$ C)" and "G: Industrial applications (with  $T_A = -40$  to  $+85^{\circ}$ C)".

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EVDD, or EVSS pin, replace EVDD with VDD, or replace EVSS with VSS.



# 2.2 Oscillator Characteristics

# 2.2.1 X1, XT1 oscillator characteristics

## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD} = \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$

| Parameter                                                             | Resonator                               | Conditions                                               | MIN. | TYP.   | MAX. | Unit |
|-----------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------|------|--------|------|------|
| X1 clock oscillation frequency $(f_X)^{Note}$                         | Ceramic resonator/<br>crystal resonator | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                    | 1.0  |        | 20.0 | MHz  |
|                                                                       |                                         | $2.4 \text{ V} \leq V_{\text{DD}} \leq 2.7 \text{ V}$    | 1.0  |        | 16.0 | MHz  |
|                                                                       |                                         | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.7 \text{ V}$ | 1.0  |        | 8.0  | MHz  |
|                                                                       |                                         | $1.6 \text{ V} \le \text{V}_{\text{DD}} < 1.8 \text{ V}$ | 1.0  |        | 4.0  | MHz  |
| XT1 clock oscillation<br>frequency (f <sub>XT</sub> ) <sup>Note</sup> | Crystal resonator                       |                                                          | 32   | 32.768 | 35   | kHz  |

**Note** Indicates only permissible oscillator frequency ranges. Refer to **2.4 AC Characteristics** for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

## 2.2.2 On-chip oscillator characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{EV}_{DD} = \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$

| •                                                                      |            |              |                                       |      |    |      |      |
|------------------------------------------------------------------------|------------|--------------|---------------------------------------|------|----|------|------|
| Oscillators                                                            | Parameters |              | Conditions                            |      |    | MAX. | Unit |
| High-speed on-chip oscillator<br>clock frequency <sup>Notes 1, 2</sup> | fін        |              |                                       | 1    |    | 24   | MHz  |
| High-speed on-chip oscillator                                          |            | –20 to +85°C | $1.8~V \le V_{\text{DD}} \le 5.5~V$   | -1   |    | +1   | %    |
| clock frequency accuracy                                               |            |              | $1.6~V \leq V_{\text{DD}} < 1.8~V$    | -5   |    | +5   | %    |
|                                                                        |            | –40 to –20°C | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ | -1.5 |    | +1.5 | %    |
|                                                                        |            |              | $1.6~V \leq V_{\text{DD}} < 1.8~V$    | -5.5 |    | +5.5 | %    |
| Low-speed on-chip oscillator clock frequency                           | fı∟        |              |                                       |      | 15 |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy                  |            |              |                                       | -15  |    | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H) and bits 0 to 2 of HOCODIV register.

2. This indicates the oscillator characteristics only. Refer to 2.4 AC Characteristics for instruction execution time.

# 2.4 AC Characteristics

## 2.4.1 Basic operation

## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD}} = \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V})$

|                                                      | Symbol                                   |                                                          | Conditi                    | ons   | ••••                               | MIN.      | TYP. | MAX. | Unit |
|------------------------------------------------------|------------------------------------------|----------------------------------------------------------|----------------------------|-------|------------------------------------|-----------|------|------|------|
| Instruction cycle (minimum                           | Тсү                                      | Main                                                     |                            |       | $2.7V\!\leq\!V_{DD}\!\leq\!5.5V$   | 0.04167   |      | 1    | μs   |
| instruction execution time)                          |                                          | system<br>clock (fmain)                                  | main) mode                 | e     | $2.4 V \le V_{DD} < 2.7 V$         | 0.0625    |      | 1    | μs   |
|                                                      |                                          | operation                                                | LV (low volt<br>main) mode |       | $1.6 V \le V_{DD} \le 5.5 V$       | 0.25      |      | 1    | μs   |
|                                                      |                                          |                                                          | LS (low-spe<br>main) mode  |       | $1.8 V \le V_{DD} \le 5.5 V$       | 0.125     |      | 1    | μs   |
|                                                      |                                          | Subsystem operation                                      | clock (fsuв)               |       | $1.8 V \le V_{DD} \le 5.5 V$       | 28.5      | 30.5 | 31.3 | μs   |
|                                                      |                                          | In the self                                              | HS (high-sp                |       | $2.7V\!\leq\!V_{DD}\!\leq\!5.5V$   | 0.04167   |      | 1    | μs   |
|                                                      |                                          | programmin<br>g mode                                     | main) mode                 |       | $2.4 V \le V_{DD} < 2.7 V$         | 0.0625    |      | 1    | μs   |
|                                                      |                                          |                                                          | LV (low volt<br>main) mode |       | $1.8V\!\leq\!V_{DD}\!\leq\!5.5V$   | 0.25      |      | 1    | μs   |
|                                                      |                                          |                                                          | LS (low-spe<br>main) mode  |       | $1.8 V \leq V_{DD} \leq 5.5 V$     | 0.125     |      | 1    | μs   |
| External main system clock                           | fex                                      | $2.7~V \leq V_{\text{DD}}$                               | ≤ 5.5 V                    |       |                                    | 1.0       |      | 20.0 | MHz  |
| frequency                                            |                                          | $2.4~V \leq V_{\text{DD}}$                               | < 2.7 V                    |       |                                    | 1.0       |      | 16.0 | MHz  |
|                                                      |                                          | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.4 \text{ V}$ |                            |       |                                    | 1.0       |      | 8.0  | MHz  |
|                                                      |                                          | $1.6 \text{ V} \le \text{V}_{\text{DD}} < 1.8 \text{ V}$ |                            |       |                                    | 1.0       |      | 4.0  | MHz  |
|                                                      | fexs                                     |                                                          |                            |       |                                    | 32        |      | 35   | kHz  |
| External main system clock input                     | texh, texl                               | $2.7~V \leq V_{\text{DD}}$                               | ≤ 5.5 V                    |       |                                    | 24        |      |      | ns   |
| high-level width, low-level width                    |                                          | $2.4~V \leq V_{\text{DD}}$                               | < 2.7 V                    |       |                                    | 30        |      |      | ns   |
|                                                      |                                          | $1.8 \ V \leq V_{\text{DD}}$                             | < 2.4 V                    |       |                                    | 60        |      |      | ns   |
| -                                                    |                                          | $1.6 \ V \leq V_{\text{DD}}$                             | < 1.8 V                    |       |                                    | 120       |      |      | ns   |
|                                                      | t <sub>EXHS</sub> ,<br>t <sub>EXLS</sub> |                                                          |                            |       |                                    | 13.7      |      |      | μs   |
| TI00 to TI07 input high-level width, low-level width | tт⊪,<br>tт⊫                              |                                                          |                            |       |                                    | 1/fмск+10 |      |      | ns   |
| TO00 to TO07 output frequency                        | fтo                                      | HS (high-sp                                              |                            | 0 V ≤ | $EV_{DD} \leq 5.5 V$               |           |      | 16   | MHz  |
|                                                      |                                          | main) mode                                               | 2.7                        | 7 V ≤ | EV <sub>DD</sub> < 4.0 V           |           |      | 8    | MHz  |
|                                                      |                                          |                                                          | 2.4                        | 4 V ≤ | EVDD < 2.7 V                       |           |      | 4    | MHz  |
|                                                      |                                          | LS (low-spe<br>main) mode                                |                            | 8 V ≤ | $EV_{DD} \le 5.5 V$                |           |      | 4    | MHz  |
|                                                      |                                          | LV (low volt<br>main) mode                               |                            | 6 V ≤ | $EV_{DD} \leq 5.5 V$               |           |      | 2    | MHz  |
| PCLBUZ0, PCLBUZ1 output                              | <b>f</b> PCL                             | HS (high-sp                                              |                            |       | $EV_{DD} \le 5.5 V$                |           |      | 16   | MHz  |
| frequency                                            |                                          | main) mode                                               | 2.7                        | 7 V ≤ | EV <sub>DD</sub> < 4.0 V           |           |      | 8    | MHz  |
|                                                      |                                          |                                                          |                            |       | EVDD < 2.7 V                       |           |      | 4    | MHz  |
|                                                      |                                          | LS (low-spe<br>main) mode                                |                            | 8 V ≤ | $EV_{DD} \le 5.5 V$                |           |      | 4    | MHz  |
|                                                      |                                          | LV (low-volt                                             | -                          |       | $EV_{DD} \leq 5.5 V$               |           |      | 4    | MHz  |
|                                                      |                                          | main) mode                                               | 1.0                        |       | EVDD < 1.8 V                       |           |      | 2    | MHz  |
| Interrupt input high-level width,<br>low-level width | tinth,                                   | INTP0                                                    |                            |       | $V_{\text{DD}} \leq 5.5 \text{ V}$ | 1         |      |      | μs   |
|                                                      | <b>t</b> intl                            | INTP1 to IN                                              |                            |       | $EV_{DD} \leq 5.5 V$               | 1         |      |      | μs   |
| Key interrupt input low-level width                  | <b>t</b> kr                              | KR0 to KR3                                               |                            |       | $EV_{DD} \leq 5.5 V$               | 250       |      |      | ns   |
|                                                      |                                          |                                                          | 1.6                        | 6 V ≤ | EVDD < 1.8 V                       | 1         |      |      | μs   |
| RESET low-level width                                | trsl                                     |                                                          |                            |       |                                    | 10        |      |      | μs   |

**Remark** fmck: Timer array unit operation clock frequency

(Operation clock to be set by the CKS0n bit of timer mode register 0n (TMR0n). n: Channel number (n = 0 to 7))

# (4) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

 $(T_A = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le EV_{DD} = V_{DD} \le 5.5 \text{ V}, \text{ Vss} = EV_{SS} = 0 \text{ V})$ 

(2/2)

| Parameter     | Symbol |                  | Con | ditions                                                                                                                                                                                                                   |      | h-speed<br>Mode        | -    | w-speed<br>) Mode      | -    | v-voltage<br>) Mode    | Unit |
|---------------|--------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|------|------------------------|------|------------------------|------|
|               |        |                  |     |                                                                                                                                                                                                                           | MIN. | MAX.                   | MIN. | MAX.                   | MIN. | MAX.                   |      |
| Transfer rate |        | Transmissio<br>n |     | $EV_{DD} \le 5.5 V$ ,<br>$V_b \le 4.0 V$                                                                                                                                                                                  |      | Note 1                 |      | Note 1                 |      | Note 1                 | bps  |
|               |        |                  |     | $\label{eq:constraint} \begin{array}{l} Theoretical value of the \\ maximum transfer rate \\ C_{\rm b} = 50 \mbox{ pF}, \ R_{\rm b} = 1.4 \mbox{ k}\Omega, \\ V_{\rm b} = 2.7 \mbox{ V} \end{array}$                      |      | 2.8 <sup>Note 2</sup>  |      | 2.8 <sup>Note 2</sup>  |      | 2.8 <sup>Note 2</sup>  | Mbps |
|               |        |                  |     | EVdd < 4.0 V,<br>∕⊳≤2.7 V                                                                                                                                                                                                 |      | Note 3                 |      | Note 3                 |      | Note 3                 | bps  |
|               |        |                  |     | $\label{eq:constraint} \begin{array}{l} \mbox{Theoretical value of the} \\ \mbox{maximum transfer rate} \\ \mbox{C}_{b} = 50 \mbox{ pF}, \mbox{ R}_{b} = 2.7 \mbox{ k}\Omega \\ \mbox{V}_{b} = 2.3 \mbox{ V} \end{array}$ |      | 1.2 <sup>Note 4</sup>  |      | 1.2 <sup>Note 4</sup>  |      | 1.2 <sup>Note 4</sup>  | Mbps |
|               |        |                  |     | EVdd < 3.3 V,<br>/₅≤2.0 V                                                                                                                                                                                                 |      | Note 6                 |      | Note 6                 |      | Note 6                 | bps  |
|               |        |                  |     | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ $V_b$ = 1.6 V                                                                                                                        |      | 0.43 <sup>Note 7</sup> |      | 0.43 <sup>Note 7</sup> |      | 0.43 <sup>Note 7</sup> | Mbps |
|               |        |                  |     | EV <sub>DD</sub> < 3.3 V,<br>/₅ ≤ 2.0 V                                                                                                                                                                                   |      |                        |      | Notes<br>5, 6          |      | Notes<br>5, 6          | bps  |
|               |        |                  |     | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V                                                                                                                      |      |                        |      | 0.43 <sup>Note 7</sup> |      | 0.43 <sup>Note 7</sup> | Mbps |

**Notes 1.** The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EV\_{DD}  $\leq$  5.5 V and 2.7 V  $\leq$  V\_b  $\leq$  4.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.2}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

**2.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.



**3.** The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV\_{DD} < 4.0 V and 2.3 V  $\leq$  V\_b  $\leq$  2.7 V

Maximum transfer rate =  $\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$  [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- 5. Use it with  $EV_{DD} \ge V_b$ .
- **6.** The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EV\_{DD} < 3.3 V and 1.6 V  $\leq$  V\_b  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- 7. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (V<sub>DD</sub> tolerance (32-pin to 52pin products)/EV<sub>DD</sub> tolerance (64-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.



### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM and POM number (g = 1)
  - 3. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01)



# (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AV<sub>REFM</sub>/ANI1 (ADREFM = 1), target pin : ANI0, ANI16 to ANI23

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}} = \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{ss}} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{V}_{\text{BGR}}^{\text{Note 3}}, \text{ Reference voltage (-)} = \text{AV}_{\text{REFM}}^{\text{Note 4}} = 0 \text{ V}, \text{ HS (high-speed main) mode)}$ 

| Parameter                                  | Symbol        | Cond             | MIN.                                | TYP. | MAX. | Unit        |      |
|--------------------------------------------|---------------|------------------|-------------------------------------|------|------|-------------|------|
| Resolution                                 | RES           |                  |                                     |      | 8    |             | bit  |
| Conversion time                            | <b>t</b> CONV | 8-bit resolution | $2.4~V \leq V \text{DD} \leq 5.5~V$ | 17   |      | 39          | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs           | 8-bit resolution | $2.4~V \leq V \text{DD} \leq 5.5~V$ |      |      | ±0.60       | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 8-bit resolution | $2.4~V \leq V \text{DD} \leq 5.5~V$ |      |      | ±2.0        | LSB  |
| Differential linearity error Note 1        | DLE           | 8-bit resolution | $2.4~V \leq V \text{DD} \leq 5.5~V$ |      |      | ±1.0        | LSB  |
| Analog input voltage                       | VAIN          |                  |                                     | 0    |      | VBGR Note 3 | V    |

## **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB).

- **2.** This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.
- **4.** When reference voltage (–) = Vss, the MAX. values are as follows.

Zero-scale error: Add  $\pm 0.35\%$ FSR to the MAX. value when reference voltage (–) = AV<sub>REFM</sub>. Integral linearity error: Add  $\pm 0.5$  LSB to the MAX. value when reference voltage (–) = AV<sub>REFM</sub>. Differential linearity error: Add  $\pm 0.2$  LSB to the MAX. value when reference voltage (–) = AV<sub>REFM</sub>.

## 2.6.2 Temperature sensor/internal reference voltage characteristics

| Parameter                         | Symbol  | Conditions                                         | MIN. | TYP. | MAX. | Unit  |  |  |
|-----------------------------------|---------|----------------------------------------------------|------|------|------|-------|--|--|
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, TA = +25 $^{\circ}$ C  |      | 1.05 |      | V     |  |  |
| Internal reference voltage        | VBGR    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |  |  |
| Temperature coefficient           | Fvtmps  | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |  |  |
| Operation stabilization wait time | tamp    |                                                    | 5    |      |      | μs    |  |  |

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD} = \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$ (HS (high-speed main) mode)



<R>

# 2.8 RAM Data Retention Characteristics

### (T<sub>A</sub> = -40 to +85°C, Vss = 0 V)

| Parameter                     | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|----------------------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 1.46 <sup>Note</sup> |      | 5.5  | V    |

<R> Note This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



## 2.9 Flash Memory Programming Characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD}} = \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V})$

|         | Parameter                                     | Symbol | Conditions                                         | MIN.    | TYP.      | MAX. | Unit  |
|---------|-----------------------------------------------|--------|----------------------------------------------------|---------|-----------|------|-------|
|         | System clock frequency                        | fclĸ   | $1.8 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | 1       |           | 24   | MHz   |
| <r></r> | Number of code flash rewrites<br>Note 1, 2, 3 | Cerwr  | Retained for 20 years $T_A = 85^{\circ}C$          | 1,000   |           |      | Times |
| <r></r> | Number of data flash rewrites<br>Note 1, 2, 3 |        | Retained for 1 year $T_A = 25^{\circ}C$            |         | 1,000,000 |      |       |
| <r></r> |                                               |        | Retained for 5 years $T_A = 85^{\circ}C$           | 100,000 |           |      |       |
| <r></r> |                                               |        | Retained for 20 years $T_A = 85^{\circ}C$          | 10,000  |           |      |       |

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite.

- The retaining years are until next rewrite after the rewrite.
- 2. When using flash memory programmer and Renesas Electronics self programming library
- 3. This characteristic indicates the flash memory characteristic and based on Renesas Electronics reliability test.

**Remark** When updating data multiple times, use the flash memory as one for updating data.

## 2.10 Dedicated Flash Memory Programmer Communication (UART)

#### $(T_A = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le EV_{DD} = V_{DD} \le 5.5 \text{ V}, \text{ Vss} = EV_{SS} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                      | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------------|---------|------|-----------|------|
| Transfer rate |        | During flash memory programming | 115,200 |      | 1,000,000 | bps  |



# 3. ELECTRICAL SPECIFICATIONS (G: $T_A = -40$ to $+105^{\circ}$ C)

This chapter describes the electrical specifications for the products "G: Industrial applications ( $T_A = -40$  to +105°C)".

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EVDD or EVss pin, replace EVDD with VDD, or replace EVss with Vss.
  - For derating with T<sub>A</sub> = +85 to +105°C, contact our Sales Division or the vender's sales division. Derating means the specified reduction in an operating parameter to improve reliability.



# 3.2 Oscillator Characteristics

# 3.2.1 X1, XT1 oscillator characteristics

| $(T_A = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le EV_{DD} = V_{DD} \le 5.5 \text{ V}, \text{ Vss} = EV_{SS} = 0 \text{ V})$ |  |
|------------------------------------------------------------------------------------------------------------------------------------|--|
|------------------------------------------------------------------------------------------------------------------------------------|--|

| Parameter                                             | Resonator          | Conditions                            | MIN. | TYP.   | MAX. | Unit |
|-------------------------------------------------------|--------------------|---------------------------------------|------|--------|------|------|
| X1 clock oscillation                                  | Ceramic resonator/ | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup>                        | crystal resonator  | $2.4~V \leq V_{\text{DD}} < 2.7~V$    | 1.0  |        | 16.0 | MHz  |
| XT1 clock oscillation frequency (fxT) <sup>Note</sup> | Crystal resonator  |                                       | 32   | 32.768 | 35   | kHz  |

- **Note** Indicates only permissible oscillator frequency ranges. Refer to **3.4 AC Characteristics** for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.
- Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

## 3.2.2 On-chip oscillator characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}} = \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V})$

| Oscillators                                                            | Parameters |               | Conditions                            | MIN. | TYP. | MAX. | Unit |
|------------------------------------------------------------------------|------------|---------------|---------------------------------------|------|------|------|------|
| High-speed on-chip oscillator<br>clock frequency <sup>Notes 1, 2</sup> | fін        |               |                                       | 1    |      | 24   | MHz  |
| High-speed on-chip oscillator                                          |            | –20 to +85°C  | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ | -1   |      | +1   | %    |
| clock frequency accuracy                                               |            | –40 to –20°C  | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ | -1.5 |      | +1.5 | %    |
|                                                                        |            | +85 to +105°C | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ | -2.0 |      | +2.0 | %    |
| Low-speed on-chip oscillator<br>clock frequency                        | fı∟        |               |                                       |      | 15   |      | kHz  |
| Low-speed on-chip oscillator<br>clock frequency accuracy               |            |               |                                       | -15  |      | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H) and bits 0 to 2 of HOCODIV register.

2. This indicates the oscillator characteristics only. Refer to 3.4 AC Characteristics for instruction execution time.



|                            | -      |                                                                                                    |                                                                             |         |      | <u> </u>            | (3/3 |
|----------------------------|--------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------|------|---------------------|------|
| Items                      | Symbol | Conditions                                                                                         | Conditions                                                                  |         | TYP. | MAX.                | Unit |
| Input voltage, V⊪ı<br>high | ViH1   | P10 to P17, P30 to P32, P40 to P43,<br>P50 to P54, P70 to P74, P120,<br>P125 to P127, P140 to P147 | Normal input buffer                                                         | 0.8EVDD |      | EVdd                | V    |
|                            | VIH2   | P10, P11, P15, P16                                                                                 | TTL input buffer<br>4.0 V $\leq$ EV <sub>DD</sub> $\leq$ 5.5 V              | 2.2     |      | EVdd                | V    |
|                            |        |                                                                                                    | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD}} < 4.0 \text{ V}$ | 2.0     |      | EVDD                | V    |
|                            |        |                                                                                                    | TTL input buffer $2.4 \text{ V} \leq \text{EV}_{\text{DD}} < 3.3 \text{ V}$ | 1.50    |      | EVDD                | V    |
|                            | Vінз   | P20, P21                                                                                           |                                                                             | 0.7Vdd  |      | VDD                 | V    |
|                            | VIH4   | P60, P61                                                                                           |                                                                             | 0.7EVDD |      | EVDD                | V    |
|                            | VIH5   | P121 to P124, P137, EXCLK, EXCLKS                                                                  | P121 to P124, P137, EXCLK, EXCLKS, RESET                                    |         |      | Vdd                 | V    |
| Input voltage, low         | VIL1   | P10 to P17, P30 to P32, P40 to P43,<br>P50 to P54, P70 to P74, P120,<br>P125 to P127, P140 to P147 | Normal input buffer                                                         | 0       |      | 0.2EV <sub>DD</sub> | V    |
|                            | VIL2   | P10, P11, P15, P16                                                                                 | TTL input buffer<br>4.0 V $\leq$ EV <sub>DD</sub> $\leq$ 5.5 V              | 0       |      | 0.8                 | V    |
|                            |        | TTL input buffer<br>$3.3 \text{ V} \leq \text{EV}_{\text{DD}} < 4.0 \text{ V}$                     | 0                                                                           |         | 0.5  | V                   |      |
|                            |        |                                                                                                    | TTL input buffer $2.4 \text{ V} \leq \text{EV}_{\text{DD}} < 3.3 \text{ V}$ | 0       |      | 0.32                | V    |
|                            | VIL3   | P20, P21                                                                                           |                                                                             | 0       |      | 0.3VDD              | V    |
|                            | VIL4   | P60, P61                                                                                           |                                                                             | 0       |      | 0.3EV <sub>DD</sub> | V    |
|                            | VIL5   | P121 to P124, P137, EXCLK, EXCLKS                                                                  | S, RESET                                                                    | 0       |      | 0.2VDD              | V    |

# $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}} = \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V})$



Caution The maximum value of Vi of pins P10, P12, P15, and P17 is EVDD, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



# (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

(2/2)

| Parameter                                                | Symbol | Conditions                                                                                                                | HS (high-spee | ed main) Mode | Unit |
|----------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------|
|                                                          |        |                                                                                                                           | MIN.          | MAX.          |      |
| SIp setup time                                           | tsiĸ1  | $4.0 \text{ V} \le \text{EV}_{\text{DD}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V},$            | 162           |               | ns   |
| to SCKp↑) <sup>Note 1</sup>                              |        | $C_{b} = 30 \text{ pF}, R_{b} = 1.4 \text{ k}\Omega$                                                                      |               |               |      |
|                                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$              | 354           |               | ns   |
|                                                          |        | C <sub>b</sub> = 30 pF, R <sub>b</sub> = 2.7 kΩ                                                                           |               |               |      |
|                                                          |        | $2.4 \text{ V} \le \text{EV}_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$     | 958           |               | ns   |
|                                                          |        | C <sub>b</sub> = 30 pF, R <sub>b</sub> = 5.5 kΩ                                                                           |               |               |      |
| SIp hold time                                            | tksi1  | $4.0 \text{ V} \le EV_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le V_b \le 4.0 \text{ V},$                                   | 38            |               | ns   |
| (from SCKp↑) <sup>Note 1</sup>                           |        | C <sub>b</sub> = 30 pF, R <sub>b</sub> = 1.4 kΩ                                                                           |               |               |      |
|                                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}}$ < 4.0 V, 2.3 V $\le \text{V}_{\text{b}} \le 2.7 \text{ V}$ ,                    | 38            |               | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |               |      |
|                                                          |        | $2.4 \text{ V} \le \text{EV}_{\text{DD}}$ < $3.3 \text{ V}$ , $1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$ , | 38            |               | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                     |               |               |      |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 1</sup> | tkso1  | $4.0 \ V \le EV_{\text{DD}} \le 5.5 \ V, \ 2.7 \ V \le V_{\text{b}} \le 4.0 \ V,$                                         |               | 200           | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                     |               |               |      |
|                                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$       |               | 390           | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |               |      |
|                                                          |        | $2.4 \text{ V} \le \text{EV}_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$     |               | 966           | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |               |      |
| SIp setup time                                           | tsik1  | $4.0 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$                                     | 88            |               | ns   |
| (to SCKp↓) <sup>Note</sup>                               |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                     |               |               |      |
|                                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}}$ < 4.0 V, 2.3 V $\le$ V <sub>b</sub> $\le$ 2.7 V,                                | 88            |               | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |               |      |
|                                                          |        | $2.4 \ V \leq EV_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V,$                                        | 220           |               | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                     |               |               |      |
| SIp hold time                                            | tksi1  | $4.0 \; V \leq EV_{\text{DD}} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V,$                                         | 38            |               | ns   |
| from SCKp↓) <sup>Note 2</sup>                            |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                     |               |               |      |
|                                                          |        | $2.7 \ V \le EV_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \le V_{\text{b}} \le 2.7 \ V,$                                           | 38            |               | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |               |      |
|                                                          |        | $2.4 \text{ V} \leq EV_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq V_{\text{b}} \leq 2.0 \text{ V},$                | 38            |               | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                     |               |               |      |
| Delay time from SCKp↑ to                                 | tkso1  | $4.0 \; V \leq EV_{\text{DD}} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V,$                                         |               | 50            | ns   |
| SOp output Note 2                                        |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                     |               |               |      |
|                                                          |        | $2.7 \ V \leq EV_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V,$                                        |               | 50            | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |               |      |
|                                                          |        | $2.4~V \leq EV_{\text{DD}} < 3.3~V,~1.6~V \leq V_{\text{b}} \leq 2.0~V,$                                                  |               | 50            | ns   |
|                                                          |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                     |               |               |      |

(Notes, Caution and Remarks are listed on the page after the next page.)



# 3.6 Analog Characteristics

# 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                                                                    |                                | Reference Voltage           |                                          |  |  |  |  |  |
|--------------------------------------------------------------------|--------------------------------|-----------------------------|------------------------------------------|--|--|--|--|--|
|                                                                    | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = V <sub>BGR</sub> |  |  |  |  |  |
| Input channel                                                      | Reference voltage (-) = AVREFM | Reference voltage (-) = Vss | Reference voltage (-) = AVREFM           |  |  |  |  |  |
| ANIO, ANI1                                                         | -                              | Refer to 3.6.1 (3).         | Refer to 3.6.1 (4).                      |  |  |  |  |  |
| ANI16 to ANI23                                                     | Refer to 3.6.1 (2).            |                             |                                          |  |  |  |  |  |
| Internal reference voltage<br>Temperature sensor output<br>voltage | Refer to <b>3.6.1 (1)</b> .    |                             | _                                        |  |  |  |  |  |

# (1) When reference voltage (+) = AVREFP/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : internal reference voltage, and temperature sensor output voltage

| Parameter                              | Symbol | Conditions                                                                               |                                                               |        | TYP.         | MAX.  | Unit |
|----------------------------------------|--------|------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------|--------------|-------|------|
| Resolution                             | RES    |                                                                                          |                                                               | 8      |              | 10    | bit  |
| Overall error <sup>Note 1</sup>        | AINL   | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>              | $2.4~V \le AV_{REFP} \le 5.5~V$                               |        | 1.2          | ±3.5  | LSB  |
| Conversion time                        | tconv  | 10-bit resolution                                                                        | $3.6~V \leq V_{\text{DD}} \leq 5.5~V$                         | 2.375  |              | 39    | μs   |
|                                        |        | Target pin: Internal reference                                                           | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                         | 3.5625 |              | 39    | μs   |
|                                        |        | voltage, and temperature<br>sensor output voltage (HS<br>(high-speed main) mode)         | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$  | 17     |              | 39    | μs   |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>              | $1.8 \text{ V} \leq AV_{\text{REFP}} \leq 5.5 \text{ V}$      |        |              | ±0.25 | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Efs    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>              | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ |        |              | ±0.25 | %FSR |
| Integral linearity error               | ILE    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>              | $1.8 \text{ V} \leq AV_{\text{REFP}} \leq 5.5 \text{ V}$      |        |              | ±2.5  | LSB  |
| Differential linearity error<br>Note 1 | DLE    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>              | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$ |        |              | ±1.5  | LSB  |
| Analog input voltage                   | VAIN   | Internal reference voltage<br>(2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode) |                                                               |        | VBGR Note 4  |       | V    |
|                                        |        | Temperature sensor output volt<br>(2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-              | -                                                             |        | VTMPS25 Note | 4     | V    |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD} = \text{V}_{DD} \le 5.5 \text{ V}, 2.4 \text{ V} \le \text{AV}_{REFP} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{REFP}, \text{Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V})$ 

#### **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB).

- **2.** This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When AV<sub>REFP</sub> < V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add ±1.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add ±0.05%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
- 4. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.

(3) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>ss</sub> (ADREFM = 0), target pin : ANI0, ANI1, ANI16 to ANI23, internal reference voltage, and temperature sensor output voltage

| Parameter                                  | Symbol                                                                                                      | Condition                                                                        | MIN.                                  | TYP.   | MAX.        | Unit  |      |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------|--------|-------------|-------|------|
| Resolution                                 | RES                                                                                                         |                                                                                  |                                       | 8      |             | 10    | bit  |
| Overall error <sup>Note 1</sup>            | AINL                                                                                                        | 10-bit resolution                                                                | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |        | 1.2         | ±7.0  | LSB  |
| Conversion time                            | <b>t</b> CONV                                                                                               | 10-bit resolution                                                                | $3.6~V \leq V_{\text{DD}} \leq 5.5~V$ | 2.125  |             | 39    | μs   |
|                                            |                                                                                                             |                                                                                  | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 3.1875 |             | 39    | μs   |
|                                            |                                                                                                             |                                                                                  | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ | 17     |             | 39    | μs   |
|                                            |                                                                                                             | 10-bit resolution                                                                | $3.6~V \leq V_{\text{DD}} \leq 5.5~V$ | 2.375  |             | 39    | μs   |
|                                            |                                                                                                             | Target pin: Internal reference                                                   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 3.5625 |             | 39    | μs   |
|                                            |                                                                                                             | voltage, and temperature<br>sensor output voltage (HS<br>(high-speed main) mode) | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ | 17     |             | 39    | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs                                                                                                         | 10-bit resolution                                                                | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |        |             | ±0.60 | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | Efs                                                                                                         | 10-bit resolution                                                                | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |        |             | ±0.60 | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE                                                                                                         | 10-bit resolution                                                                | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |        |             | ±4.0  | LSB  |
| Differential linearity error               | DLE                                                                                                         | 10-bit resolution                                                                | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |        |             | ±2.0  | LSB  |
| Analog input voltage                       | VAIN                                                                                                        | ANIO, ANI1                                                                       |                                       | 0      |             | Vdd   | V    |
|                                            |                                                                                                             | ANI16 to ANI23                                                                   |                                       | 0      |             | EVDD  | V    |
|                                            | Internal reference voltage output (2.4 V $\leq$ V_{DD} $\leq$ 5.5 V, HS (high-speed main) mode)             |                                                                                  |                                       |        | VBGR Note 3 |       | V    |
|                                            | Temperature sensor output voltage<br>(2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed main) mode) |                                                                                  |                                       |        | TMPS25 Note | 3     | V    |

# $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}} = \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V}, \text{Reference voltage (+)} = \text{V}_{\text{DD}}, \text{Reference voltage (-)} = \text{V}_{\text{SS}})$

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

- **2.** This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.



# 3.7.2 Internal voltage boosting method

## (1) 1/3 bias method

## (T\_A = -40 to +105°C, 2.4 V $\leq$ V\_DD $\leq$ 5.5 V, Vss = 0 V)

| Parameter                                 | Symbol          | Cond                         | litions           | MIN.          | TYP.  | MAX.              | Unit |
|-------------------------------------------|-----------------|------------------------------|-------------------|---------------|-------|-------------------|------|
| LCD output voltage variation range        | V <sub>L1</sub> | C1 to C4 <sup>Note 1</sup>   | VLCD = 04H        | 0.90          | 1.00  | 1.08              | V    |
|                                           |                 | = 0.47 <i>µ</i> F            | VLCD = 05H        | 0.95          | 1.05  | 1.13              | V    |
|                                           |                 |                              | VLCD = 06H        | 1.00          | 1.10  | 1.18              | V    |
|                                           |                 |                              | VLCD = 07H        | 1.05          | 1.15  | 1.23              | V    |
|                                           |                 |                              | VLCD = 08H        | 1.10          | 1.20  | 1.28              | V    |
|                                           |                 |                              | VLCD = 09H        | 1.15          | 1.25  | 1.33              | V    |
|                                           |                 |                              | VLCD = 0AH        | 1.20          | 1.30  | 1.38              | V    |
|                                           |                 |                              | VLCD = 0BH        | 1.25          | 1.35  | 1.43              | V    |
|                                           |                 |                              | VLCD = 0CH        | 1.30          | 1.40  | 1.48              | V    |
|                                           |                 |                              | VLCD = 0DH        | 1.35          | 1.45  | 1.53              | V    |
|                                           |                 |                              | VLCD = 0EH        | 1.40          | 1.50  | 1.58              | V    |
|                                           |                 |                              | VLCD = 0FH        | 1.45          | 1.55  | 1.63              | V    |
|                                           |                 |                              | VLCD = 10H        | 1.50          | 1.60  | 1.68              | V    |
|                                           |                 |                              | VLCD = 11H        | 1.55          | 1.65  | 1.73              | V    |
|                                           |                 |                              | VLCD = 12H        | 1.60          | 1.70  | 1.78              | V    |
|                                           |                 |                              | VLCD = 13H        | 1.65          | 1.75  | 1.83              | V    |
| Doubler output voltage                    | VL2             | C1 to C4 <sup>Note 1</sup> = | 0.47 <i>μ</i> F   | 2 V∟1<br>–0.1 | 2 VL1 | 2 V <sub>L1</sub> | V    |
| Tripler output voltage                    | VL4             | C1 to C4 <sup>Note 1</sup> = | : 0.47 <i>μ</i> F | 3 V∟1<br>0.15 | 3 VL1 | 3 VL1             | V    |
| Reference voltage setup time Note 2       | tvwait1         |                              |                   | 5             |       |                   | ms   |
| Voltage boost wait time <sup>Note 3</sup> | tvwait2         | C1 to C4 <sup>Note 1</sup> = | 0.47 <i>μ</i> F   | 500           |       |                   | ms   |

Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD.

C1: A capacitor connected between CAPH and CAPL

C2: A capacitor connected between  $V_{\mbox{\tiny L1}}$  and GND

C3: A capacitor connected between  $V_{\mbox{\tiny L2}}$  and GND

C4: A capacitor connected between  $V_{{\mbox{\tiny L4}}}$  and GND

C1 = C2 = C3 = C4 = 0.47  $\mu$ F $\pm$ 30%

2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected [by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B] if the default value reference voltage is used) until voltage boosting starts (VLCON = 1).

3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1).

# 3.7.3 Capacitor split method

## 1/3 bias method

## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter                                   | Symbol | Conditions                                | MIN.                         | TYP.    | MAX.             | Unit |
|---------------------------------------------|--------|-------------------------------------------|------------------------------|---------|------------------|------|
| V <sub>L4</sub> voltage                     | VL4    | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> |                              | Vdd     |                  | V    |
| V∟₂ voltage                                 | Vl2    | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 2/3 V <sub>L4</sub><br>- 0.1 | 2/3 VL4 | 2/3 V∟₄<br>+ 0.1 | V    |
| V <sub>L1</sub> voltage                     | VL1    | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 1/3 V∟₄<br>– 0.1             | 1/3 VL4 | 1/3 V∟₄<br>+ 0.1 | V    |
| Capacitor split wait time <sup>Note 1</sup> | tvwait |                                           | 100                          |         |                  | ms   |

- Notes 1. This is the wait time from when voltage bucking is started (VLCON = 1) until display is enabled (LCDON = 1).
  - 2. This is a capacitor that is connected between voltage pins used to drive the LCD.

C1: A capacitor connected between CAPH and CAPL

C2: A capacitor connected between  $V_{\mbox{\tiny L1}}$  and GND

C3: A capacitor connected between  $V_{\mbox{\tiny L2}}$  and GND

C4: A capacitor connected between  $V_{\mbox{\tiny L4}}$  and GND

C1 = C2 = C3 = C4 = 0.47  $\mu$ F±30%



# 4.4 52-pin Products

R5F10RJ8AFA, R5F10RJAAFA, R5F10RJCAFA R5F10RJ8GFA, R5F10RJAGFA, R5F10RJCGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP52-10x10-0.65 | PLQP0052JA-A | P52GB-65-GBS-1 | 0.3             |



2.Dimension "X3" does not include trim offset.

© 2012 Renesas Electronics Corporation. All rights reserved.

е

x y 0.65

0.10



#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE : Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.