



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 2000                       |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LCD, LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 29                                                                              |
| Program Memory Size        | 8KB (8K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 1K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 7x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-LQFP                                                                         |
| Supplier Device Package    | 44-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10rf8afp-x0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.5.5 64-pin products



**Remark** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR)



(1/3)

## 2.1 Absolute Maximum Ratings

|                        | i i tatiligo (i | <b>1 1 1 1</b>                                                                                                     |                                                                                         | (1/3) |
|------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------|
| Parameter              | Symbols         | Conditions                                                                                                         | Ratings                                                                                 | Unit  |
| Supply voltage         | Vdd             | V <sub>DD</sub> = EV <sub>DD</sub>                                                                                 | -0.5 to +6.5                                                                            | V     |
|                        | EVDD            | V <sub>DD</sub> = EV <sub>DD</sub>                                                                                 | -0.5 to +6.5                                                                            | V     |
|                        | EVss            |                                                                                                                    | -0.5 to +0.3                                                                            | V     |
| REGC pin input voltage | VIREGC          | REGC                                                                                                               | $-0.3$ to +2.8 and $-0.3$ to V_DD + $0.3^{\text{Note 1}}$                               | V     |
| Input voltage          | VI1             | P10 to P17, P30 to P32, P40 to P43, P50 to P54,<br>P70 to P74, P120, P125 to P127,P140 to P147                     | $-0.3$ to EV_{DD} +0.3 and $-0.3$ to V_{DD} + $0.3^{\text{Note 2}}$                     | V     |
|                        | V <sub>12</sub> | P60, P61 (N-ch open-drain)                                                                                         | -0.3 to EV_DD +0.3 and -0.3 to V_DD + 0.3 $^{\text{Note 2}}$                            | V     |
|                        | Vı3             | P20, P21, P121 to P124, P137, EXCLK,<br>EXCLKS, RESET                                                              | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 2</sup>                                         | V     |
| Output voltage         | V <sub>01</sub> | P10 to P17, P30 to P32, P40 to P43,<br>P50 to P54, P60, P61, P70 to P74, P120,<br>P125 to P127, P130, P140 to P147 | -0.3 to EV_DD + 0.3 and -0.3 to V_DD + 0.3 $^{\text{Note 2}}$                           | V     |
|                        | V <sub>02</sub> | P20, P21                                                                                                           | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 2</sup>                                         | V     |
| Analog input voltage   | Vaii            | ANI16 to ANI23                                                                                                     | -0.3 to EV <sub>DD</sub> + 0.3 and<br>-0.3 to AV <sub>REF</sub> (+) + 0.3<br>Notes 2, 3 | V     |
|                        | Vai2            | ANIO, ANI1                                                                                                         | -0.3 to V <sub>DD</sub> + 0.3 and<br>-0.3 to AV <sub>REF</sub> (+) + 0.3<br>Notes 2, 3  | V     |

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - **2.** Must be 6.5 V or lower.
  - 3. Do not exceed  $AV_{REF(+)}$  + 0.3 V in case of A/D conversion target pin.
- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.** AV<sub>REF(+)</sub>: + side reference voltage of the A/D converter.
  - 3. Vss : Reference voltage



(4/5)

| Items                     | Symbol           | Conditions                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MIN.     | TYP. | MAX. | Unit |
|---------------------------|------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------|
| Output voltage, N<br>high | V <sub>OH1</sub> | P10 to P17, P30 to P32, P40 to P43,<br>P50 to P54, P70 to P74, P120, | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -10 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | EVDD-1.5 |      |      | V    |
|                           |                  |                                                                      | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -3.0 \ mA \end{array} \end{array} \label{eq:eq:entropy}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | EVDD-0.7 |      |      | V    |
|                           |                  |                                                                      | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -2.0 \ mA \end{array} \end{array} \label{eq:eq:entropy}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | EVDD-0.6 |      |      | V    |
|                           |                  |                                                                      | $\begin{array}{l} 1.8 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -1.5 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | EVDD-0.5 |      |      | V    |
|                           |                  |                                                                      | $\label{eq:logit} \begin{array}{l} 1.6 \mbox{ V} \leq EV_{\mbox{DD}} \leq 5.5 \mbox{ V}, \\ I_{\mbox{OH1}} = -1.0 \mbox{ mA} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | EVDD-0.5 |      |      | V    |
|                           | V <sub>OH2</sub> | P20, P21                                                             | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>I <sub>OH2</sub> = -100 $\mu$ A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | VDD-0.5  |      |      | V    |
| Output voltage,<br>low    | V <sub>OL1</sub> | P50 to P54, P70 to P74, P120,<br>P125 to P127, P130, P140 to P147    | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 20 \ mA \end{array} \end{array} \label{eq:eq:entropy}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |      | 1.3  | V    |
|                           |                  |                                                                      | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 8.5 \ mA \end{array} \end{array} \label{eq:eq:entropy}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |      | 0.7  | V    |
|                           |                  |                                                                      | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 3.0 \ mA \end{array} \end{array} \label{eq:DD}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |      | 0.6  | V    |
|                           |                  |                                                                      | $2.7 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V},$ $I_{\text{OL1}} = 1.5 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |      | 0.4  | V    |
|                           |                  |                                                                      | $eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ |          |      | 0.4  | V    |
|                           |                  |                                                                      | $1.6 \text{ V} \le \text{EV}_{\text{DD}} < 5.5 \text{ V},$<br>Iol1 = 0.3 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |      | 0.4  | V    |
|                           | Vol2             | P20, P21                                                             | $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$<br>Iol2 = 400 $\mu$ A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |      | 0.4  | V    |
|                           | Vol3             | P60, P61                                                             | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL3}} = 15.0 \ mA \end{array} \end{array} \label{eq:eq:entropy}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |      | 2.0  | V    |
|                           |                  |                                                                      | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL3}} = 5.0 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |      | 0.4  | V    |
|                           |                  |                                                                      | $\begin{array}{l} 2.7 \ \text{V} \leq \text{EV}_{\text{DD}} \leq 5.5 \ \text{V}, \\ \\ \text{I}_{\text{OL3}} = 3.0 \ \text{mA} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |      | 0.4  | V    |
|                           |                  |                                                                      | $1.8 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V},$ $I_{\text{OL3}} = 2.0 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |      | 0.4  | V    |
|                           |                  |                                                                      | $1.6 \text{ V} \le \text{EV}_{\text{DD}} < 5.5 \text{ V},$<br>lol3 = 1.0 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |      | 0.4  | V    |

Caution P10, P12, P15, P17 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- **Notes 1.** Total current flowing into V<sub>DD</sub> and EV<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD</sub> or Vss, EVss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, watchdog timer, and LCD controller/driver.
  - 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode:  $2.7 \text{ V} \le V_{\text{DD}} \le 5.5 \text{ V}$ @1 MHz to 24 MHz

 $2.4~V \le V_{DD} \le 5.5~V @1~MHz~to~16~MHz$  LS (low-speed main) mode:  $1.8~V \le V_{DD} \le 5.5~V @1~MHz~to~8~MHz$ 

- LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}_{\odot} 1 \text{ MHz}$  to 4 MHz
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



## (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (T<sub>A</sub> = -40 to +85°C, 1.6 V ≤ EV<sub>DD</sub> = V<sub>DD</sub> ≤ 5.5 V, V<sub>SS</sub> = EV<sub>SS</sub> = 0 V)

| Parameter                               | Symbol          | (                             | Conditions                             | • •             | h-speed<br>Mode |                 | v-speed<br>Mode | LV (low<br>main) | Unit |    |
|-----------------------------------------|-----------------|-------------------------------|----------------------------------------|-----------------|-----------------|-----------------|-----------------|------------------|------|----|
|                                         |                 |                               |                                        | MIN.            | MAX.            | MIN.            | MAX.            | MIN.             | MAX. |    |
| SCKp cycle time                         | tkcy1           | 2.7 V ≤ EV                    | $V_{\text{DD}} \leq 5.5 \text{ V}$     | 167<br>Note 1   |                 | 500<br>Note 1   |                 | 1000<br>Note 1   |      | ns |
|                                         |                 | 2.4 V ≤ EV                    | $I_{\text{DD}} \leq 5.5 \text{ V}$     | 250<br>Note 1   |                 | 500<br>Note 1   |                 | 1000<br>Note 1   |      | ns |
|                                         |                 | 1.8 V ≤ EV                    | $V_{\text{DD}} \leq 5.5 \text{ V}$     |                 |                 | 500<br>Note 1   |                 | 1000<br>Note 1   |      | ns |
|                                         |                 | 1.6 V ≤ EV                    | $V_{\text{DD}} \leq 5.5 \text{ V}$     |                 |                 |                 |                 | 1000<br>Note 1   |      | ns |
| SCKp high-/low-level width              | 1 tкн1,<br>tкL1 | 4.0 V ≤ EV                    | $V_{\text{DD}} \leq 5.5 \text{ V}$     | tксү1/2<br>– 12 |                 | tксү1/2<br>- 50 |                 | tксү1/2<br>- 50  |      | ns |
|                                         |                 | 2.7 V ≤ EV                    | $V_{\text{DD}} \leq 5.5 \text{ V}$     | tксү1/2<br>– 18 |                 | tксү1/2<br>- 50 |                 | tксү1/2<br>- 50  |      | ns |
|                                         |                 | 2.4 V ≤ E\                    | $V_{\text{DD}} \leq 5.5 \text{ V}$     | tксү1/2<br>– 38 |                 | tксү1/2<br>– 50 |                 | tксү1/2<br>- 50  |      | ns |
|                                         |                 | 1.8 V ≤ E\                    | $V_{\text{DD}} \leq 5.5 \text{ V}$     |                 |                 | tксү1/2<br>– 50 |                 | tксү1/2<br>- 50  |      | ns |
|                                         |                 | 1.6 V ≤ EV                    | $V_{\text{DD}} \leq 5.5 \text{ V}$     |                 |                 |                 |                 | tксү1/2<br>- 100 |      | ns |
| SIp setup time (to SCKp↑)<br>Note 2     | tsik1           | 2.7 V ≤ EV                    | $I_{\text{DD}} \leq 5.5 \text{ V}$     | 44              |                 | 110             |                 | 110              |      | ns |
| Note 2                                  |                 | 2.4 V ≤ EV                    | $I_{\text{DD}} \leq 5.5 \text{ V}$     | 75              |                 | 110             |                 | 110              |      | ns |
|                                         |                 | 1.8 V ≤ EV                    | $I_{DD} \leq 5.5 \text{ V}$            |                 |                 | 110             |                 | 110              |      | ns |
|                                         |                 | 1.6 V ≤ EV                    | $V_{\text{DD}} \leq 5.5 \text{ V}$     |                 |                 |                 |                 | 220              |      | ns |
| SIp hold time (from SCKp <sup>↑</sup> ) | <b>t</b> KSI1   | $2.4 \text{ V} \le \text{EV}$ | $I_{\text{DD}} \leq 5.5 \text{ V}$     | 19              |                 | 19              |                 | 19               |      | ns |
| Note 3                                  |                 | 1.8 V ≤ EV                    | $I_{\text{DD}} \leq 5.5 \text{ V}$     |                 |                 | 19              |                 | 19               |      |    |
|                                         |                 | 1.6 V ≤ EV                    | $V_{DD} \leq 5.5 \text{ V}$            |                 |                 |                 |                 | 19               |      |    |
| Delay time from SCKp↓ to                | <b>t</b> KSO1   | Note 5                        | $2.4~V \leq EV_{\text{DD}} \leq 5.5~V$ |                 | 25              |                 | 25              |                  | 25   | ns |
| SOp output Note 4                       |                 |                               | $1.8~V \le EV_{\text{DD}} \le 5.5~V$   |                 |                 |                 | 25              |                  | 25   |    |
|                                         |                 |                               | $1.6~V \le EV_{\text{DD}} \le 5.5~V$   |                 |                 |                 |                 |                  | 25   |    |

Notes 1. For CSI00, set a cycle of 2/fмск or longer. For CSI01, set a cycle of 4/fмск or longer.

- **2.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **5.** C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

(Remarks are listed on the next page.)

# (5) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

| Parameter                                                | Symbol |                                                                                                                                                                     | Conditions                                                                                                                                         | speed            | high-<br>main)<br>ode |                  | /-speed<br>Mode | LV (low-<br>voltage main)<br>Mode |      | Unit |
|----------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|------------------|-----------------|-----------------------------------|------|------|
|                                                          |        |                                                                                                                                                                     |                                                                                                                                                    | MIN.             | MAX.                  | MIN.             | MAX.            | MIN.                              | MAX. |      |
| SCKp cycle time                                          | tkcy1  | tксү1 ≥ <b>2/f</b> с∟к                                                                                                                                              | $\begin{array}{l} 4.0 \; V \leq EV_{DD} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 20 \; pF, \; R_b = 1.4 \; k\Omega \end{array}$ | 200<br>Note 1    |                       | 1150<br>Note 1   |                 | 1150<br>Note 1                    |      | ns   |
|                                                          |        |                                                                                                                                                                     | $\begin{array}{l} 2.7 \ V \leq E V_{DD} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 20 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$          | 300<br>Note 1    |                       | 1150<br>Note 1   |                 | 1150<br>Note 1                    |      | ns   |
| SCKp high-level width                                    | tкнı   | $4.0 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$<br>$k_{b} = 1.4 \text{ k}\Omega$                                         | tксү1/2<br>- 50  |                       | tксү1/2<br>- 50  |                 | tксү1/2<br>- 50                   |      | ns   |
|                                                          |        | $2.7 V \le EV_{DD}$<br>$C_b = 20 pF, R$                                                                                                                             | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>$h_{b}$ = 2.7 kΩ                                                                             | tксү1/2<br>– 120 |                       | tксү1/2<br>– 120 |                 | tксү1/2<br>– 120                  |      | ns   |
| SCKp low-level width                                     | tĸ∟1   | $4.0 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$<br>$k_{b} = 1.4 \text{ k}\Omega$                                         | tксү1/2<br>- 7   |                       | tксү1/2<br>- 50  |                 | tксү1/2<br>- 50                   |      | ns   |
|                                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                 | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>$h_{b}$ = 2.7 k $\Omega$                                                                     | tксү1/2<br>– 10  |                       | tксү1/2<br>- 50  |                 | tксү1/2<br>- 50                   |      | ns   |
| SIp setup time<br>(to SCKp↑) <sup>Note 2</sup>           | tsik1  | $\label{eq:VDD} \begin{array}{l} 4.0 \; V \leq E V_{DD} \leq 5.5 \; V,  2.7 \; V \leq V_b \leq 4.0 \; V, \\ \\ C_b = 20 \; pF, \; R_b = 1.4 \; k\Omega \end{array}$ |                                                                                                                                                    | 58               |                       | 479              |                 | 479                               |      | ns   |
|                                                          |        | $2.7 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>$h_{b}$ = 2.7 kΩ                                                                             | 121              |                       | 479              |                 | 479                               |      | ns   |
| SIp hold time<br>(from SCKp↑) <sup>Note 2</sup>          | tksi1  | $4.0 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$<br>$k_{b} = 1.4 \text{ k}\Omega$                                         | 10               |                       | 10               |                 | 10                                |      | ns   |
|                                                          |        | 2.7 V ≤ EV <sub>DD</sub><br>C <sub>b</sub> = 20 pF, R                                                                                                               | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>$R_{b}$ = 2.7 k $\Omega$                                                                     | 10               |                       | 10               |                 | 10                                |      | ns   |
| Delay time from SCKp $\downarrow$ to SOp output Note 2   | tkso1  | $4.0 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$<br>$k_{b} = 1.4 \text{ k}\Omega$                                         |                  | 60                    |                  | 60              |                                   | 60   | ns   |
|                                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                 | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>$h_{b}$ = 2.7 kΩ                                                                             |                  | 130                   |                  | 130             |                                   | 130  | ns   |
| SIp setup time<br>(to SCKp↓) <sup>Note 3</sup>           | tsik1  | $4.0 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$<br>$k_{b} = 1.4 \text{ k}\Omega$                                         | 23               |                       | 110              |                 | 110                               |      | ns   |
|                                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                 | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>$h_{b}$ = 2.7 kΩ                                                                             | 33               |                       | 110              |                 | 110                               |      | ns   |
| SIp hold time<br>(from SCKp↓) <sup>Note 3</sup>          | tksi1  | $4.0 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$<br>$k_{b} = 1.4 \text{ k}\Omega$                                         | 10               |                       | 10               |                 | 10                                |      | ns   |
|                                                          |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                 | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>$k_{\rm b}$ = 2.7 k $\Omega$                                                                 | 10               |                       | 10               |                 | 10                                |      | ns   |
| Delay time from SCKp↑ to<br>SOp output <sup>Note 3</sup> | tkso1  | $4.0 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}$                                                                                | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ V},$<br>$k_{b} = 1.4 \text{ k}\Omega$                                         |                  | 10                    |                  | 10              |                                   | 10   | ns   |
|                                                          |        | 2.7 V ≤ EV <sub>DD</sub><br>C <sub>b</sub> = 20 pF, R                                                                                                               | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>$R_{b}$ = 2.7 k $\Omega$                                                                     |                  | 10                    |                  | 10              |                                   | 10   | ns   |

(TA = -40 to +85°C, 2.7 V  $\leq$  EV<sub>DD</sub> = V<sub>DD</sub>  $\leq$  5.5 V, Vss = EV<sub>ss</sub> = 0 V)

(Notes, Caution and Remarks are listed on the next page.)



- Notes 1. For CSI00, set a cycle of 2/fmck or longer. For CSI01, set a cycle of 4/fmck or longer.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.
  - 3. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (32-pin to 52pin products)/EVDD tolerance (64-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM and POM number (g = 1)
  - fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01)



# 2.5.2 Serial interface IICA

## (1) $I^2C$ standard mode

## (TA = -40 to +85°C, 1.6 V $\leq$ EV\_DD = V\_DD $\leq$ 5.5 V, Vss = EVss = 0 V)

| Parameter                                       | Symbol       | Conditions                                 |                                        | Symbol Conditions |           |     | HS (high-<br>speed main)<br>Mode |     | LS (low-speed<br>main) Mode |     | LV (low-<br>voltage main)<br>Mode |  |
|-------------------------------------------------|--------------|--------------------------------------------|----------------------------------------|-------------------|-----------|-----|----------------------------------|-----|-----------------------------|-----|-----------------------------------|--|
|                                                 |              |                                            |                                        | MIN.              | MIN. MAX. |     | MIN. MIN.                        |     | MAX. MIN.                   |     |                                   |  |
| SCLA0 clock frequency                           | <b>f</b> sc∟ | Standard                                   | $2.7~V \leq EV_{\text{DD}} \leq 5.5~V$ | 0                 | 100       | 0   | 100                              | 0   | 100                         | kHz |                                   |  |
|                                                 |              | mode:                                      | $2.4~V \leq EV_{\text{DD}} \leq 5.5~V$ | 0                 | 100       | 0   | 100                              | 0   | 100                         |     |                                   |  |
|                                                 |              | fclk≥ 1 MHz                                | $1.8~V \le EV_{\text{DD}} \le 5.5~V$   |                   |           | 0   | 100                              | 0   | 100                         |     |                                   |  |
|                                                 |              |                                            | $1.6~V \leq EV_{\text{DD}} \leq 5.5~V$ |                   |           |     |                                  | 0   | 100                         |     |                                   |  |
| Setup time of restart condition                 | tsu:sta      | $2.7 \text{ V} \leq \text{EV}_{\text{DD}}$ | ≤ 5.5 V                                | 4.7               |           | 4.7 |                                  | 4.7 |                             | μs  |                                   |  |
|                                                 |              | $2.4 V \le EV_{DD}$                        | ≤ 5.5 V                                | 4.7               |           | 4.7 |                                  | 4.7 |                             |     |                                   |  |
|                                                 |              | $1.8 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           | 4.7 |                                  | 4.7 |                             |     |                                   |  |
|                                                 |              | $1.6 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           |     |                                  | 4.7 |                             |     |                                   |  |
| Hold time Note 1                                | thd:sta      | $2.7 V \leq EV_{DD}$                       | ≤ 5.5 V                                | 4.0               |           | 4.0 |                                  | 4.0 |                             | μs  |                                   |  |
|                                                 |              | $2.4 \text{ V} \leq \text{EV}_{\text{DD}}$ | ≤ 5.5 V                                | 4.0               |           | 4.0 |                                  | 4.0 |                             |     |                                   |  |
|                                                 |              | $1.8 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           | 4.0 |                                  | 4.0 |                             |     |                                   |  |
|                                                 |              | $1.6 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           |     |                                  | 4.0 |                             |     |                                   |  |
| Hold time when SCLA0 = "L"                      | <b>t</b> LOW | $2.7~V \leq EV_{\text{DD}} \leq 5.5~V$     |                                        | 4.7               |           | 4.7 |                                  | 4.7 |                             | μs  |                                   |  |
|                                                 |              | $2.4~V \leq EV_{\text{DD}} \leq 5.5~V$     |                                        | 4.7               |           | 4.7 |                                  | 4.7 |                             |     |                                   |  |
|                                                 |              | $1.8~V \leq EV_{\text{DD}} \leq 5.5~V$     |                                        |                   |           | 4.7 |                                  | 4.7 |                             |     |                                   |  |
|                                                 |              | $1.6 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           |     |                                  | 4.7 |                             |     |                                   |  |
| Hold time when SCLA0 = "H"                      | tніgн        | $2.7~V \leq EV_{\text{DD}} \leq 5.5~V$     |                                        | 4.0               |           | 4.0 |                                  | 4.0 |                             | μs  |                                   |  |
|                                                 |              | $2.4 \text{ V} \leq \text{EV}_{\text{DD}}$ | 4.0                                    |                   | 4.0       |     | 4.0                              |     |                             |     |                                   |  |
|                                                 |              | $1.8~V \leq EV_{\text{DD}} \leq 5.5~V$     |                                        |                   |           | 4.0 |                                  | 4.0 |                             |     |                                   |  |
|                                                 |              | $1.6 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           |     |                                  | 4.0 |                             |     |                                   |  |
| Data setup time (reception)                     | tsu:dat      | $2.7 \text{ V} \leq \text{EV}_{\text{DD}}$ | ≤ 5.5 V                                | 250               |           | 250 |                                  | 250 |                             | ns  |                                   |  |
|                                                 |              | $2.4 V \le EV_{DD}$                        | ≤ 5.5 V                                | 250               |           | 250 |                                  | 250 |                             |     |                                   |  |
|                                                 |              | $1.8 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           | 250 |                                  | 250 |                             |     |                                   |  |
|                                                 |              | $1.6 V \le EV_{DD}$                        | $1.6~V \leq EV_{\text{DD}} \leq 5.5~V$ |                   |           |     |                                  | 250 |                             |     |                                   |  |
| Data hold time (transmission) <sup>Note 2</sup> | thd:dat      | $2.7 V \le EV_{DD}$                        | ≤ 5.5 V                                | 0                 | 3.45      | 0   | 3.45                             | 0   | 3.45                        | μs  |                                   |  |
|                                                 |              | $2.4 \text{ V} \le \text{EV}_{\text{DD}}$  | ≤ 5.5 V                                | 0                 | 3.45      | 0   | 3.45                             | 0   | 3.45                        |     |                                   |  |
|                                                 |              | $1.8 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           | 0   | 3.45                             | 0   | 3.45                        |     |                                   |  |
|                                                 |              | $1.6 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           |     |                                  | 0   | 3.45                        |     |                                   |  |
| Setup time of stop condition                    | tsu:sto      | $2.7 V \le EV_{DD}$                        | ≤ 5.5 V                                | 4.0               |           | 4.0 |                                  | 4.0 |                             | μs  |                                   |  |
|                                                 |              | $2.4 V \le EV_{DD}$                        | ≤ 5.5 V                                | 4.0               |           | 4.0 |                                  | 4.0 |                             |     |                                   |  |
|                                                 |              | $1.8 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           | 4.0 |                                  | 4.0 |                             |     |                                   |  |
|                                                 |              | $1.6 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           |     |                                  | 4.0 |                             |     |                                   |  |
| Bus-free time                                   | <b>t</b> BUF | $2.7 V \le EV_{DD}$                        | ≤ 5.5 V                                | 4.7               |           | 4.7 |                                  | 4.7 |                             | μs  |                                   |  |
|                                                 |              | $2.4 V \le EV_{DD}$                        | ≤ 5.5 V                                | 4.7               |           | 4.7 |                                  | 4.7 |                             |     |                                   |  |
|                                                 | 1.8 V ≤      |                                            | $1.8~V \leq EV_{\text{DD}} \leq 5.5~V$ |                   |           | 4.7 |                                  | 4.7 |                             |     |                                   |  |
|                                                 |              | $1.6 V \le EV_{DD}$                        | ≤ 5.5 V                                |                   |           |     |                                  | 4.7 |                             |     |                                   |  |

(Notes and Remark are listed on the next page.)

(3) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (−) = V<sub>ss</sub> (ADREFM = 0), target pin : ANI0, ANI1, ANI16 to ANI23, internal reference voltage, and temperature sensor output voltage

| $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{EV}_{\text{DD}} = \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ V}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{V}_{\text{DD}},$ | Reference voltage (-) |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| = Vss)                                                                                                                                                                                                                                      |                       |

| Parameter                              | Symbol        | Conditio                                                                                      | ns                                                                                               | MIN.                    | TYP. | MAX.  | Unit |
|----------------------------------------|---------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------|------|-------|------|
| Resolution                             | RES           |                                                                                               |                                                                                                  | 8                       |      | 10    | bit  |
| Overall error <sup>Note 1</sup>        | AINL          | 10-bit resolution                                                                             | $1.8~V \le V_{DD} \le 5.5~V$                                                                     |                         | 1.2  | ±7.0  | LSB  |
|                                        |               |                                                                                               | $\begin{array}{l} 1.6 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V} \\ \text{Note 3} \end{array}$ |                         | 1.2  | ±10.5 | LSB  |
| Conversion time                        | <b>t</b> CONV | 10-bit resolution                                                                             | $3.6~V \leq V_{DD} \leq 5.5~V$                                                                   | 2.125                   |      | 39    | μs   |
|                                        |               |                                                                                               | $2.7~V \leq V \text{DD} \leq 5.5~V$                                                              | 3.1875                  |      | 39    | μs   |
|                                        |               |                                                                                               | $1.8~V \leq V \text{DD} \leq 5.5~V$                                                              | 17                      |      | 39    | μs   |
|                                        |               |                                                                                               | $1.6~V \leq V \text{DD} \leq 5.5~V$                                                              | 57                      |      | 95    | μs   |
|                                        |               | 10-bit resolution                                                                             | $3.6~V \leq V_{DD} \leq 5.5~V$                                                                   | 2.375                   |      | 39    | μs   |
|                                        |               | Target pin: Internal                                                                          | $2.7~V \leq V_{DD} \leq 5.5~V$                                                                   | 3.5625                  |      | 39    | μs   |
|                                        |               | reference voltage, and<br>temperature sensor output<br>voltage (HS (high-speed<br>main) mode) | $2.4 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$                                               | 17                      |      | 39    | μs   |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs           | 10-bit resolution                                                                             | $1.8~V \le V \text{DD} \le 5.5~V$                                                                |                         |      | ±0.60 | %FSR |
|                                        |               |                                                                                               | $\begin{array}{l} 1.6 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V} \\ \text{Note 3} \end{array}$ |                         |      | ±0.85 | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Ers           | 10-bit resolution                                                                             | $1.8~V \le V_{DD} \le 5.5~V$                                                                     |                         |      | ±0.60 | %FSR |
|                                        |               |                                                                                               | $\begin{array}{l} 1.6 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V} \\ \text{Note 3} \end{array}$ |                         |      | ±0.85 | %FSR |
| Integral linearity error Note 1        | ILE           | 10-bit resolution                                                                             | $1.8~V \le V \text{DD} \le 5.5~V$                                                                |                         |      | ±4.0  | LSB  |
|                                        |               |                                                                                               | $\begin{array}{l} 1.6 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V} \\ \text{Note 3} \end{array}$ |                         |      | ±6.5  | LSB  |
| Differential linearity error Note 1    | DLE           | 10-bit resolution                                                                             | $1.8~V \le V_{DD} \le 5.5~V$                                                                     |                         |      | ±2.0  | LSB  |
|                                        |               |                                                                                               | $\begin{array}{l} 1.6 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V} \\ \text{Note 3} \end{array}$ |                         |      | ±2.5  | LSB  |
| Analog input voltage                   | VAIN          | ANIO, ANI1                                                                                    | 0                                                                                                |                         | VDD  | V     |      |
|                                        |               | ANI16 to ANI23                                                                                |                                                                                                  | 0                       |      | EVDD  | V    |
|                                        |               | Internal reference voltage<br>(2.4 V ≤ VDD ≤ 5.5 V, HS (hig                                   |                                                                                                  | V <sub>BGR</sub> Note 4 |      | V     |      |
|                                        |               | Temperature sensor output (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high                            |                                                                                                  | VTMPS25 Note 4          |      | V     |      |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).
- 4. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.

## 2.6.3 POR circuit characteristics

## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$

| Parameter                           | Symbol | Conditions             | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|--------|------------------------|------|------|------|------|
| Detection voltage                   | VPOR   | Power supply rise time | 1.47 | 1.51 | 1.55 | V    |
|                                     | VPDR   | Power supply fall time | 1.46 | 1.50 | 1.54 | V    |
| Minimum pulse width <sup>Note</sup> | Tpw    |                        | 300  |      |      | μs   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).





## (2) 1/4 bias method

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

| Parameter                                 | Symbol     | Cor                                       | nditions        | MIN.                    | TYP.  | MAX.  | Unit |
|-------------------------------------------|------------|-------------------------------------------|-----------------|-------------------------|-------|-------|------|
| LCD output voltage variation range        | VL1 Note 4 | C1 to C5 <sup>Note 1</sup>                | VLCD = 04H      | 0.90                    | 1.00  | 1.08  | V    |
|                                           |            | = 0.47 <i>µ</i> F                         | VLCD = 05H      | 0.95                    | 1.05  | 1.13  | V    |
|                                           |            |                                           | VLCD = 06H      | 1.00                    | 1.10  | 1.18  | V    |
|                                           |            |                                           | VLCD = 07H      | 1.05                    | 1.15  | 1.23  | V    |
|                                           |            |                                           | VLCD = 08H      | 1.10                    | 1.20  | 1.28  | V    |
|                                           |            |                                           | VLCD = 09H      | 1.15                    | 1.25  | 1.33  | V    |
|                                           |            |                                           | VLCD = 0AH      | 1.20                    | 1.30  | 1.38  | V    |
|                                           |            |                                           | VLCD = 0BH      | 1.25                    | 1.35  | 1.43  | V    |
|                                           |            |                                           | VLCD = 0CH      | 1.30                    | 1.40  | 1.48  | V    |
|                                           |            |                                           | VLCD = 0DH      | 1.35                    | 1.45  | 1.53  | V    |
|                                           |            |                                           | VLCD = 0EH      | 1.40                    | 1.50  | 1.58  | V    |
|                                           |            |                                           | VLCD = 0FH      | 1.45                    | 1.55  | 1.63  | V    |
|                                           |            |                                           | VLCD = 10H      | 1.50                    | 1.60  | 1.68  | V    |
|                                           |            |                                           | VLCD = 11H      | 1.55                    | 1.65  | 1.73  | V    |
|                                           |            |                                           | VLCD = 12H      | 1.60                    | 1.70  | 1.78  | V    |
|                                           |            |                                           | VLCD = 13H      | 1.65                    | 1.75  | 1.83  | V    |
| Doubler output voltage                    | VL2        | C1 to C5 <sup>Note 1</sup> =              | 0.47 <i>μ</i> F | 2 V <sub>L1</sub> -0.08 | 2 VL1 | 2 VL1 | V    |
| Tripler output voltage                    | VL3        | C1 to C5 <sup>Note 1</sup> = 0.47 $\mu$ F |                 | 3 VL1 - 0.12            | 3 VL1 | 3 VL1 | V    |
| Quadruply output voltage                  | VL4 Note 4 | C1 to C5 <sup>Note 1</sup> = 0.47 $\mu$ F |                 | 4 VL1-0.16              | 4 VL1 | 4 VL1 | V    |
| Reference voltage setup time Note 2       | tvwait1    |                                           |                 | 5                       |       |       | ms   |
| Voltage boost wait time <sup>Note 3</sup> | tvwait2    | C1 to C5 <sup>Note 1</sup> =              | 0.47 <i>μ</i> F | 500                     |       |       | ms   |

Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD.

C1: A capacitor connected between CAPH and CAPL

- C2: A capacitor connected between VL1 and GND
- C3: A capacitor connected between  $V_{L2}$  and GND
- C4: A capacitor connected between VL3 and GND

C5: A capacitor connected between  $V_{{\scriptscriptstyle L4}}$  and GND

- C1 = C2 = C3 = C4 = C5 =  $0.47 \,\mu\text{F}\pm30\%$
- 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected [by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B] if the default value reference voltage is used) until voltage boosting starts (VLCON = 1).
- 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1).
- 4. VL4 must be 5.5 V or lower.

# 2.7.3 Capacitor split method

#### 1/3 bias method

(TA = -40 to +85°C, 2.2 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter                                   | Symbol          | Conditions                                | MIN.                         | TYP.    | MAX.                         | Unit |
|---------------------------------------------|-----------------|-------------------------------------------|------------------------------|---------|------------------------------|------|
| VL4 voltage                                 | VL4             | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> |                              | VDD     |                              | V    |
| V∟₂ voltage                                 | VL2             | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 2/3 V <sub>L4</sub><br>- 0.1 | 2/3 VL4 | 2/3 V <sub>L4</sub><br>+ 0.1 | V    |
| V <sub>L1</sub> voltage                     | V <sub>L1</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 1/3 VL4<br>- 0.1             | 1/3 VL4 | 1/3 V <sub>L4</sub><br>+ 0.1 | V    |
| Capacitor split wait time <sup>Note 1</sup> | tvwait          |                                           | 100                          |         |                              | ms   |



|                                                       |                                 | •, =:= • =                          |                                     | $0 \leq 5.5 \text{ V}, \text{ VSS} = \text{EVS}$ | •••,                    |      |       |       | (Z/S) |
|-------------------------------------------------------|---------------------------------|-------------------------------------|-------------------------------------|--------------------------------------------------|-------------------------|------|-------|-------|-------|
| Parameter Symbol                                      |                                 |                                     |                                     | MIN.                                             | TYP.                    | MAX. | Unit  |       |       |
| Supply IDD2<br>current Note 2<br>Note 1               |                                 | HALT                                | HS (high-                           | f⊪ = 24 MHz <sup>Note 4</sup>                    | V <sub>DD</sub> = 5.0 V |      | 0.44  | 2.3   | mA    |
|                                                       | mode                            | speed main)<br>mode Note 7          |                                     | V <sub>DD</sub> = 3.0 V                          |                         | 0.44 | 2.3   | mA    |       |
|                                                       |                                 |                                     |                                     | f⊮ = 16 MHz <sup>Note 4</sup>                    | V <sub>DD</sub> = 5.0 V |      | 0.40  | 1.7   | mA    |
|                                                       |                                 |                                     |                                     | V <sub>DD</sub> = 3.0 V                          |                         | 0.40 | 1.7   | mA    |       |
|                                                       |                                 |                                     | HS (high-                           | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> ,     | Square wave input       |      | 0.28  | 1.9   | mA    |
|                                                       |                                 |                                     | speed main)<br>mode Note 7          | V <sub>DD</sub> = 5.0 V                          | Resonator connection    |      | 0.45  | 2.0   | mA    |
|                                                       |                                 |                                     |                                     | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> ,     | Square wave input       |      | 0.28  | 1.9   | mA    |
|                                                       |                                 |                                     |                                     | V <sub>DD</sub> = 3.0 V                          | Resonator connection    |      | 0.45  | 2.0   | mA    |
|                                                       |                                 |                                     |                                     | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$       | Square wave input       |      | 0.19  | 1.02  | mA    |
|                                                       |                                 |                                     |                                     | V <sub>DD</sub> = 5.0 V                          | Resonator connection    |      | 0.26  | 1.10  | mA    |
|                                                       |                                 |                                     |                                     | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$       | Square wave input       |      | 0.19  | 1.02  | mA    |
|                                                       |                                 |                                     | V <sub>DD</sub> = 3.0 V             | Resonator connection                             |                         | 0.26 | 1.10  | mA    |       |
|                                                       | Subsystem<br>clock<br>operation | fsue = 32.768 kHz <sup>Note 5</sup> | Square wave input                   |                                                  | 0.31                    | 0.57 | μA    |       |       |
|                                                       |                                 |                                     | T <sub>A</sub> = −40°C              | Resonator connection                             |                         | 0.50 | 0.76  | μA    |       |
|                                                       |                                 |                                     | fsue = 32.768 kHz <sup>Note 5</sup> | Square wave input                                |                         | 0.37 | 0.57  | μA    |       |
|                                                       |                                 |                                     | T <sub>A</sub> = +25°C              | Resonator connection                             |                         | 0.56 | 0.76  | μA    |       |
|                                                       |                                 |                                     | fsue = 32.768 kHz <sup>Note 5</sup> | Square wave input                                |                         | 0.46 | 1.17  | μA    |       |
|                                                       |                                 |                                     | T <sub>A</sub> = +50°C              | Resonator connection                             |                         | 0.65 | 1.36  | μA    |       |
|                                                       |                                 |                                     | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input                                |                         | 0.57 | 1.97  | μA    |       |
|                                                       |                                 |                                     | T <sub>A</sub> = +70°C              | Resonator connection                             |                         | 0.76 | 2.16  | μA    |       |
|                                                       |                                 | fsue = 32.768 kHz <sup>Note 5</sup> | Square wave input                   |                                                  | 0.85                    | 3.37 | μA    |       |       |
|                                                       |                                 |                                     | T <sub>A</sub> = +85°C              | Resonator connection                             |                         | 1.04 | 3.56  | μA    |       |
|                                                       |                                 |                                     | fsue = 32.768 kHz <sup>Note 5</sup> | Square wave input                                |                         | 3.04 | 15.37 | μA    |       |
| IDD3 <sup>Note 6</sup> STOP<br>mode <sup>Note 8</sup> |                                 |                                     | T <sub>A</sub> = +105°C             | Resonator connection                             |                         | 3.23 | 15.56 | μA    |       |
|                                                       |                                 | T <sub>A</sub> = -40°C              |                                     |                                                  |                         | 0.17 | 0.50  | μA    |       |
|                                                       |                                 | T <sub>A</sub> = +25°C              |                                     |                                                  |                         | 0.23 | 0.50  | μA    |       |
|                                                       |                                 |                                     | T <sub>A</sub> = +50°C              |                                                  |                         |      | 0.32  | 1.10  | μA    |
|                                                       |                                 |                                     | T <sub>A</sub> = +70°C              |                                                  |                         |      | 0.43  | 1.90  | μA    |
|                                                       |                                 |                                     | T <sub>A</sub> = +85°C              |                                                  |                         |      | 0.71  | 3.30  | μA    |
|                                                       |                                 |                                     | T <sub>A</sub> = +105°C             |                                                  |                         |      | 2.90  | 15.30 | μA    |

## (TA = -40 to +105°C, 2.4 V $\leq$ EVDD = VDD $\leq$ 5.5 V, Vss = EVss = 0 V)

(2/3)

(Notes and  $\ensuremath{\textit{Remarks}}$  are listed on the next page.)

- Notes 1. Current flowing to VDD.
  - 2. When high speed on-chip oscillator and high-speed system clock are stopped.
  - 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
  - 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
  - 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.
  - 6. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
  - 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
  - 8. Current flowing only during data flash rewrite.
  - 9. Current flowing only during self programming.
  - **10.** For shift time to the SNOOZE mode.
  - 11. Current flowing only to the LCD controller/driver. The supply current value of the RL78 microcontrollers is the sum of the LCD operating current (ILCD1, ILCD2 or ILCD3) to the supply current (IDD1 or IDD2) when the LCD controller/driver operates in an operation mode or HALT mode. Not including the current that flows through the LCD panel.

The TYP. value and MAX. value are following conditions.

- When fsuB is selected for system clock, LCD clock = 128 Hz (LCDC0 = 07H)
- 4-Time-Slice, 1/3 Bias Method
- **12.** Not including the current that flows through the external divider resistor when the external resistance division method is used.
- **Remarks 1.** fil: Low-speed on-chip oscillator clock frequency
  - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 3. fcLK: CPU/peripheral hardware clock frequency
  - 4. Temperature condition of the TYP. value is T<sub>A</sub> = 25°C



# 3.4 AC Characteristics

## 3.4.1 Basic operation

## (TA = -40 to +105°C, 2.4 V $\leq$ EV<sub>DD</sub> = V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = EV<sub>SS</sub> = 0 V)

| Items                                                  | Symbol          |                                                           | Conditions          |                                                     | MIN.      | TYP. | MAX. | Unit |
|--------------------------------------------------------|-----------------|-----------------------------------------------------------|---------------------|-----------------------------------------------------|-----------|------|------|------|
| Instruction cycle (minimum instruction execution time) | Тсү             | Main                                                      | and the base of the | $2.7V\!\leq\!V_{DD}\!\leq\!5.5V$                    | 0.04167   |      | 1    | μs   |
|                                                        |                 | system n<br>clock (fmain)<br>operation                    |                     | $2.4 V \le V_{DD} \le 2.7 V$                        | 0.0625    |      | 1    | μs   |
|                                                        |                 | Subsystem clock (fsub) 2<br>operation                     |                     | $2.4  V \le V_{DD} \le 5.5  V$                      | 28.5      | 30.5 | 31.3 | μs   |
|                                                        |                 |                                                           |                     |                                                     |           |      |      |      |
|                                                        |                 | In the self                                               |                     | $2.7  \text{V} \le V_{\text{DD}} \le 5.5  \text{V}$ | 0.04167   |      | 1    | μs   |
|                                                        |                 | programming<br>mode                                       | main) mode          | $2.4 V \le V_{DD} < 2.7 V$                          | 0.0625    |      | 1    | μs   |
| External system clock frequency                        | fex             | $2.7 V \le V_{DD} \le$                                    | ≦ 5.5 V             |                                                     | 1.0       |      | 20.0 | MHz  |
|                                                        |                 | $2.4 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |                     | 1.0                                                 |           | 16.0 | MHz  |      |
|                                                        | fexs            |                                                           |                     |                                                     | 32        |      | 35   | kHz  |
| External system clock input high-                      | texн, texL      | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                     |                     |                                                     | 24        |      |      | ns   |
| level width, low-level width                           |                 | $2.4~V \leq V_{\text{DD}} < 2.7~V$                        |                     |                                                     | 30        |      |      | ns   |
|                                                        | texнs,<br>texls |                                                           |                     |                                                     | 13.7      |      |      | μs   |
| TI00 to TI07 input high-level width, low-level width   | tт⊪,<br>tт⊫     |                                                           |                     |                                                     | 1/fмск+10 |      |      | ns   |
| TO00 to TO07 output frequency                          | fто             | HS (high-spe                                              | ed 4.0 V            | $\leq EV_{DD} \leq 5.5 V$                           |           |      | 16   | MHz  |
|                                                        |                 | main) mode                                                | 2.7 V :             | ≤ EV <sub>DD</sub> < 4.0 V                          |           |      | 8    | MHz  |
|                                                        |                 |                                                           | 2.4 V               | ≤ EV <sub>DD</sub> < 2.7 V                          |           |      | 4    | MHz  |
| PCLBUZ0, PCLBUZ1 output                                | <b>f</b> PCL    | HS (high-spe                                              | ed 4.0 V            | $\leq EV_{DD} \leq 5.5 V$                           |           |      | 16   | MHz  |
| frequency                                              |                 | main) mode                                                | 2.7 V               | $\leq$ EV <sub>DD</sub> < 4.0 V                     |           |      | 8    | MHz  |
|                                                        |                 |                                                           | 2.4 V               | ≤ EV <sub>DD</sub> < 2.7 V                          |           |      | 4    | MHz  |
| Interrupt input high-level width,                      | tinth,          | INTP0                                                     | 2.4 V               | $\leq V_{\text{DD}} \leq 5.5 \text{ V}$             | 1         |      |      | μs   |
| low-level width                                        | <b>t</b> intl   | INTP1 to INT                                              | P7 2.4 V            | $\leq EV_{DD} \leq 5.5 \text{ V}$                   | 1         |      |      | μs   |
| Key interrupt input low-level width                    | <b>t</b> kr     | KR0 to KR3                                                | 2.4 V               | $\leq EV_{DD} \leq 5.5 V$                           | 250       |      |      | ns   |
| RESET low-level width                                  | <b>t</b> RSL    |                                                           |                     |                                                     | 10        |      |      | μs   |

Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the CKS0n bit of timer mode register 0n (TMR0n).

n: Channel number (n = 0 to 7))



# (4) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

(2/2)

(T₄ = –40 to +105°C, 2.4 V ≤ EV<sub>DD</sub> = V<sub>DD</sub> ≤ 5.5 V, Vss = EVss = 0 V)

| Parameter               | Symbol |                                 | Conditions                                                                                                           |                                                                                                                         | HS (high-spe | Unit           |      |
|-------------------------|--------|---------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------|
|                         |        |                                 |                                                                                                                      |                                                                                                                         | MIN.         | MAX.           |      |
| Transfer rate Transmiss |        | Transmission                    | $4.0~V \leq EV_{\text{DD}} \leq 5.5~V,$                                                                              |                                                                                                                         |              | Note 1         | bps  |
|                         |        | $2.7~V \leq V_b \leq 4.0~V$     | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ |                                                                                                                         | 2.0 Note 2   | Mbps           |      |
|                         |        |                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD}} < 4.0 \text{ V},$                                                           |                                                                                                                         |              | Note 3         | bps  |
|                         |        |                                 | $2.3~V \leq V_b \leq 2.7~V$                                                                                          | Theoretical value of the maximum transfer rate<br>$C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V}$ |              | 1.2 Note 4     | Mbps |
|                         |        |                                 | $2.4 \text{ V} \le \text{EV}_{\text{DD}} < 3.3 \text{ V},$                                                           |                                                                                                                         |              | Note 5         | bps  |
|                         |        | $1.6 \ V \leq V_b \leq 2.0 \ V$ | $1.6 \text{ V} \le V_b \le 2.0 \text{ V}$                                                                            | Theoretical value of the maximum transfer rate                                                                          |              | 0.43<br>Note 6 | Mbps |
|                         |        |                                 |                                                                                                                      | $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V                                                                   |              |                |      |

**Notes 1.** The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EV\_{DD}  $\leq$  5.5 V and 2.7 V  $\leq$  V\_b  $\leq$  4.0 V

Maximum transfer rate =  $\frac{1}{\{-C_b \times R_b \times ln (1 - \frac{2.2}{V_b})\} \times 3}$  [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.2}{V_b})\}}{(\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \text{ [\%]}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.
- **3.** The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV\_{DD} < 4.0 V and 2.3 V  $\leq$  V\_b  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides.
4. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.



# (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

(2/2)

| Parameter                      | Symbol | Conditions                                                                                                                | HS (high-spee | S (high-speed main) Mode |    |
|--------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------|----|
|                                |        |                                                                                                                           | MIN.          | MAX.                     |    |
| SIp setup time                 | tsiĸ1  | $4.0 \text{ V} \le \text{EV}_{\text{DD}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V},$            | 162           |                          | ns |
| (to SCKp↑) <sup>Note 1</sup>   |        | $C_{b} = 30 \text{ pF}, R_{b} = 1.4 \text{ k}\Omega$                                                                      |               |                          |    |
|                                |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$              | 354           |                          | ns |
|                                |        | C <sub>b</sub> = 30 pF, R <sub>b</sub> = 2.7 kΩ                                                                           |               |                          |    |
|                                |        | $2.4 \text{ V} \le \text{EV}_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$     | 958           |                          | ns |
|                                |        | C <sub>b</sub> = 30 pF, R <sub>b</sub> = 5.5 kΩ                                                                           |               |                          |    |
| SIp hold time                  | tksi1  | $4.0 \text{ V} \le EV_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le V_b \le 4.0 \text{ V},$                                   | 38            |                          | ns |
| (from SCKp↑) <sup>Note 1</sup> |        | C <sub>b</sub> = 30 pF, R <sub>b</sub> = 1.4 kΩ                                                                           |               |                          |    |
|                                |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}}$ < 4.0 V, 2.3 V $\le \text{V}_{\text{b}} \le 2.7 \text{ V}$ ,                    | 38            |                          | ns |
|                                |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |                          |    |
|                                |        | $2.4 \text{ V} \le \text{EV}_{\text{DD}}$ < $3.3 \text{ V}$ , $1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$ , | 38            |                          | ns |
|                                |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                     |               |                          |    |
| Delay time from SCKp↓ to       | tkso1  | $4.0 \ V \le EV_{\text{DD}} \le 5.5 \ V, \ 2.7 \ V \le V_{\text{b}} \le 4.0 \ V,$                                         |               | 200                      | ns |
| SOp output Note 1              |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                     |               |                          |    |
|                                |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$       |               | 390                      | ns |
|                                |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |                          |    |
|                                |        | $2.4 \text{ V} \le \text{EV}_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$     |               | 966                      | ns |
|                                |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |                          |    |
| SIp setup time                 | tsik1  | $4.0 \ V \leq EV_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$                                     | 88            |                          | ns |
| (to SCKp↓) <sup>Note</sup>     |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                     |               |                          |    |
|                                |        | $2.7 \text{ V} \le \text{EV}_{\text{DD}}$ < 4.0 V, 2.3 V $\le$ V <sub>b</sub> $\le$ 2.7 V,                                | 88            |                          | ns |
|                                |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |                          |    |
|                                |        | $2.4 \ V \leq EV_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V,$                                        | 220           |                          | ns |
|                                |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                     |               |                          |    |
| SIp hold time                  | tksi1  | $4.0 \; V \leq EV_{\text{DD}} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V,$                                         | 38            |                          | ns |
| from SCKp↓) <sup>Note 2</sup>  |        | $C_b$ = 30 pF, $R_b$ = 1.4 k $\Omega$                                                                                     |               |                          |    |
|                                |        | $2.7 \ V \leq EV_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V,$                                        | 38            |                          | ns |
|                                |        | $C_b$ = 30 pF, $R_b$ = 2.7 k $\Omega$                                                                                     |               |                          |    |
|                                |        | $2.4 \ V \leq EV_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V,$                                        | 38            |                          | ns |
|                                |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                     |               |                          |    |
| Delay time from SCKp↑ to       | tkso1  | $4.0~V \leq EV_{\text{DD}} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$                                                        |               | 50                       | ns |
| SOp output Note 2              |        | $C_{b}$ = 30 pF, $R_{b}$ = 1.4 k $\Omega$                                                                                 |               |                          |    |
|                                |        | $2.7 \text{ V} \leq EV_{\text{DD}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq V_{\text{b}} \leq 2.7 \text{ V},$                |               | 50                       | ns |
|                                |        | C <sub>b</sub> = 30 pF, R <sub>b</sub> = 2.7 kΩ                                                                           |               |                          |    |
|                                |        | $2.4~V \leq EV_{\text{DD}} < 3.3~V,~1.6~V \leq V_{\text{b}} \leq 2.0~V,$                                                  |               | 50                       | ns |
|                                |        | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                                                                                     |               |                          |    |

(Notes, Caution and Remarks are listed on the page after the next page.)





CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





**Remark** p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM and POM number (g = 1)

## (2) I<sup>2</sup>C fast mode

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}} = \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V})$

| Parameter                                       | Symbol          | Conditions                                                                                               |                                        | HS (high-speed main) Mode |     | Unit |
|-------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------|-----|------|
|                                                 |                 |                                                                                                          |                                        | MIN. MAX.                 |     |      |
| SCLA0 clock frequency                           | fsc∟            | Fast mode:                                                                                               | $2.7~V \leq EV_{\text{DD}} \leq 5.5~V$ | 0                         | 400 | kHz  |
|                                                 |                 | $f_{\text{CLK}} \geq 3.5 \; MHz$                                                                         | $2.4~V \le EV_{\text{DD}} \le 5.5~V$   | 0                         | 400 |      |
| Setup time of restart condition                 | tsu:sta         | $2.7 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5$                                                      | V                                      | 0.6                       |     | μs   |
|                                                 |                 | $2.4 \text{ V} \le \text{EV}_{\text{DD}} \le 5.5$                                                        | V                                      | 0.6                       |     |      |
| Hold time Note 1                                | thd:sta         | $2.7 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5$                                                      | V                                      | 0.6                       |     | μs   |
|                                                 |                 | $2.4 \text{ V} \leq EV_{\text{DD}} \leq 5.5 \text{ V}$                                                   |                                        | 0.6                       |     |      |
| Hold time when SCLA0 = "L"                      | tLOW            | $2.7~V \leq EV_{\text{DD}} \leq 5.5~V$                                                                   |                                        | 1.3                       |     | μs   |
|                                                 |                 | $2.4~V \leq EV_{\text{DD}} \leq 5.5~V$                                                                   |                                        | 1.3                       |     |      |
| Hold time when SCLA0 = "H"                      | tнigн           | $2.7~V \leq EV_{\text{DD}} \leq 5.5~V$                                                                   |                                        | 0.6                       |     | μs   |
|                                                 |                 | $2.4~V \leq EV_{\text{DD}} \leq 5.5~V$                                                                   |                                        | 0.6                       |     |      |
| Data setup time (reception)                     | <b>t</b> su:dat | $\begin{array}{l} 2.7 \ V \leq EV_{DD} \leq 5.5 \ V \\ \\ 2.4 \ V \leq EV_{DD} \leq 5.5 \ V \end{array}$ |                                        | 100                       |     | ns   |
|                                                 |                 |                                                                                                          |                                        | 100                       |     |      |
| Data hold time (transmission) <sup>Note 2</sup> | thd:dat         | $2.7 \text{ V} \leq EV_{\text{DD}} \leq 5.5 \text{ V}$                                                   |                                        | 0                         | 0.9 | μs   |
|                                                 |                 | $2.4 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V}$                                            |                                        | 0                         | 0.9 |      |
| Setup time of stop condition                    | tsu:sto         | $2.7 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5 \text{ V}$                                            |                                        | 0.6                       |     | μs   |
|                                                 |                 | $2.4 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5$                                                      | V                                      | 0.6                       |     |      |
| Bus-free time                                   | tbur            | $2.7 \text{ V} \leq \text{EV}_{\text{DD}} \leq 5.5$                                                      | V                                      | 1.3                       |     | μs   |
|                                                 |                 | $2.4 \text{ V} \le \text{EV}_{\text{DD}} \le 5.5$                                                        | ν                                      | 1.3                       |     |      |

Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.

- 2. The maximum value (MAX.) of the is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode:  $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 



The mark "<R>" shows major revised points. The revised points can be easily searched by copying an "<R>" in the PDF file and specifying it in the "Find what:" field.

All trademarks and registered trademarks are the property of their respective owners.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE : Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.