

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LCD, LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 29                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 1K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 7x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-LQFP                                                                         |
| Supplier Device Package    | 44-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10rfagfp-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/L12 1. OUTLINE

## 1.3 Pin Configuration (Top View)

### 1.3.1 32-pin products

• 32-pin plastic LQFP (7 × 7)

<R>



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR).

RL78/L12 1. OUTLINE

(2/2)

| 1                          |                            | 1                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                          |                                          |                  | (2/2                             |  |  |  |
|----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------|----------------------------------|--|--|--|
|                            | Item                       | 32-pin                                                                                                                                                                                                                                                    | 44-pin                                                                                                                                                                                                                                                                                                     | 48-pin                                   | 52-pin           | 64-pin                           |  |  |  |
|                            |                            | R5F10RBx                                                                                                                                                                                                                                                  | R5F10RFx                                                                                                                                                                                                                                                                                                   | R5F10RGx                                 | R5F10RJx         | R5F10RLx                         |  |  |  |
| Timer                      | 16-bit timer               | 8 channels                                                                                                                                                                                                                                                | 8 channels                                                                                                                                                                                                                                                                                                 | (with 1 channel i                        | emote control ou | tput function)                   |  |  |  |
|                            | Watchdog timer             |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                            | 1 channel                                |                  |                                  |  |  |  |
|                            | Real-time clock (RTC)      |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                            | 1 channel                                |                  |                                  |  |  |  |
|                            | 12-bit interval timer (IT) |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                            | 1 channel                                |                  |                                  |  |  |  |
|                            | Timer output               | 4 channels<br>(PWM outputs:<br>3 Note 1)                                                                                                                                                                                                                  | 5 channels<br>(PWM outputs:<br>4 Note 1)                                                                                                                                                                                                                                                                   | 6 channels<br>(PWM outputs:<br>5 Note 1) | 8 channels (PWN  | 1 outputs: 7 <sup>Note 1</sup> ) |  |  |  |
|                            | RTC output                 | _                                                                                                                                                                                                                                                         | 1 • 1 Hz (subsyst                                                                                                                                                                                                                                                                                          | tem clock: fsuв =                        | 32.768 kHz or )  |                                  |  |  |  |
| Clock output/b             | ouzzer output              | 1 2                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                            |                                          |                  |                                  |  |  |  |
|                            |                            | (Main system • 256 Hz, 512 32.768 kHz                                                                                                                                                                                                                     | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: f<sub>MAIN</sub> = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz</li> <li>(Subsystem clock: f<sub>SUB</sub> = 32.768 kHz operation)</li> </ul> |                                          |                  |                                  |  |  |  |
| 8/10-bit resolu            | ution A/D converter        | 4 channels                                                                                                                                                                                                                                                | annels 7 channels 9 channels 10 channels 10 channel                                                                                                                                                                                                                                                        |                                          |                  |                                  |  |  |  |
| Serial interfac            | e                          | CSI: 2 channel/UART (LIN-bus supported): 1 channel                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                            |                                          |                  |                                  |  |  |  |
| I <sup>2</sup> C bus       |                            | 1 channel                                                                                                                                                                                                                                                 | 1 channel 1 channel 1 channel 1 channel                                                                                                                                                                                                                                                                    |                                          |                  |                                  |  |  |  |
| Multiplier and accumulator | divider/multiply-          | • 32 bits ÷ 32 bits                                                                                                                                                                                                                                       | its = 32 bits (Uns<br>its = 32 bits (Uns<br>its + 32 bits = 32                                                                                                                                                                                                                                             | igned)                                   |                  |                                  |  |  |  |
| DMA controlle              | er                         | 2 channels                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                            |                                          |                  |                                  |  |  |  |
| Vectored inter             | rupt Internal              | 23                                                                                                                                                                                                                                                        | 23                                                                                                                                                                                                                                                                                                         | 23                                       | 23               | 23                               |  |  |  |
| sources                    | External                   | 4                                                                                                                                                                                                                                                         | 6                                                                                                                                                                                                                                                                                                          | 7                                        | 7                | 9                                |  |  |  |
| Key interrupt              | •                          |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                            | 4                                        | ı                |                                  |  |  |  |
| Reset                      |                            | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note 2 Internal reset by RAM parity error Internal reset by illegal-memory access |                                                                                                                                                                                                                                                                                                            |                                          |                  |                                  |  |  |  |
| Power-on-res               | et circuit                 | Power-on-rese     Power-down-rese                                                                                                                                                                                                                         | et: 1.51 ±0.04<br>reset: 1.50 ±0.04                                                                                                                                                                                                                                                                        |                                          |                  |                                  |  |  |  |
| Voltage detec              | tor                        | • Rising edge : 1.67 V to 4.06 V (14 stages) • Falling edge : 1.63 V to 3.98 V (14 stages)                                                                                                                                                                |                                                                                                                                                                                                                                                                                                            |                                          |                  |                                  |  |  |  |
| On-chip debu               | g function                 | Provided                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                            |                                          |                  |                                  |  |  |  |
| Power supply               | voltage                    | V <sub>DD</sub> = 1.6 to 5.5 V                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                            |                                          |                  |                                  |  |  |  |
| Operating am               | bient temperature          | T <sub>A</sub> = -40 to +85                                                                                                                                                                                                                               | o °C                                                                                                                                                                                                                                                                                                       |                                          |                  |                                  |  |  |  |
|                            |                            |                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                            |                                          |                  |                                  |  |  |  |

Notes 1. The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves).

2. The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.

- Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD</sub> or V<sub>SS</sub>, EV<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer, watchdog timer, and LCD controller/driver.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz}$  to 24 MHz

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz}$  to 8 MHz

LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 4 MHz

- 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

## **TI/TO Timing**





## **Interrupt Request Input Timing**



## **Key Interrupt Input Timing**



## **RESET** Input Timing



# (4) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD} = V_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$

(2/2)

| Parameter                                                          | Symbol | ol Conditions                                                                                             |                                                                                                                       | , ,                                                                                                  | h-speed<br>Mode       |                        | v-speed<br>Mode       | ,                      | /-voltage<br>Mode     | Unit                   |      |
|--------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------|------------------------|-----------------------|------------------------|-----------------------|------------------------|------|
|                                                                    |        |                                                                                                           |                                                                                                                       |                                                                                                      |                       | MAX.                   | MIN.                  | MAX.                   | MIN.                  | MAX.                   |      |
| Transfer rate                                                      |        | Transmissio n                                                                                             |                                                                                                                       | EV <sub>DD</sub> ≤ 5.5 V,<br>V <sub>b</sub> ≤ 4.0 V                                                  |                       | Note 1                 |                       | Note 1                 |                       | Note 1                 | bps  |
|                                                                    |        |                                                                                                           |                                                                                                                       | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 1.4 k $\Omega$ , $V_b$ = 2.7 V |                       | 2.8 <sup>Note 2</sup>  |                       | 2.8 <sup>Note 2</sup>  |                       | 2.8 <sup>Note 2</sup>  | Mbps |
| $2.7 \text{ V} \leq \text{EV}_{t}$ $2.3 \text{ V} \leq V_{b} \leq$ |        | EV <sub>DD</sub> < 4.0 V,<br>/ <sub>b</sub> ≤ 2.7 V                                                       |                                                                                                                       | Note 3                                                                                               |                       | Note 3                 |                       | Note 3                 | bps                   |                        |      |
|                                                                    |        |                                                                                                           | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ $V_b = 2.3 \text{ V}$ |                                                                                                      | 1.2 <sup>Note 4</sup> |                        | 1.2 <sup>Note 4</sup> |                        | 1.2 <sup>Note 4</sup> | Mbps                   |      |
|                                                                    |        | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$ |                                                                                                                       |                                                                                                      | Note 6                |                        | Note 6                |                        | Note 6                | bps                    |      |
|                                                                    |        |                                                                                                           |                                                                                                                       | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ $V_b$ = 1.6 V   |                       | 0.43 <sup>Note 7</sup> |                       | 0.43 <sup>Note 7</sup> |                       | 0.43 <sup>Note 7</sup> | Mbps |
|                                                                    |        |                                                                                                           |                                                                                                                       | EV <sub>DD</sub> < 3.3 V,<br>/b ≤ 2.0 V                                                              |                       |                        |                       | Notes<br>5, 6          |                       | Notes<br>5, 6          | bps  |
|                                                                    |        | ma<br>Co-                                                                                                 |                                                                                                                       | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V |                       |                        |                       | 0.43 <sup>Note 7</sup> |                       | 0.43 <sup>Note 7</sup> | Mbps |

**Notes 1.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V and 2.7 V  $\leq$  V<sub>b</sub>  $\leq$  4.0 V

$$\label{eq:maximum transfer rate} \begin{aligned} & \frac{1}{\{-C_b \times R_b \times ln\ (1-\frac{2.2}{V_b})\} \times 3} \ [bps] \end{aligned}$$

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **2.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.

# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3) (T<sub>A</sub> = −40 to +85°C, 1.8 V ≤ EV<sub>DD</sub> = V<sub>DD</sub> ≤ 5.5 V, V<sub>SS</sub> = EV<sub>SS</sub> = 0 V)

| Parameter                                  | Symbol            | Conditions                                                                                                                                                                                                                                              |      | high-<br>I main)<br>ode | speed | (low-<br>main)<br>ode | voltage | (low-<br>e main)<br>ode | Unit |
|--------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------|-------|-----------------------|---------|-------------------------|------|
|                                            |                   |                                                                                                                                                                                                                                                         | MIN. | MAX.                    | MIN.  | MAX.                  | MIN.    | MAX.                    |      |
| SIp setup time<br>(to SCKp↑) Note 1        | tsıĸ1             | $ \begin{array}{l} 4.0 \; V \leq EV_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega \end{array} $                                                                                                    | 81   |                         | 479   |                       | 479     |                         | ns   |
|                                            |                   | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $                                                        | 177  |                         | 479   |                       | 479     |                         | ns   |
|                                            |                   | $ 2.4 \text{ V} \leq \text{EV}_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 5.5 \text{ k}\Omega $                                                        | 479  |                         | 479   |                       | 479     |                         | ns   |
|                                            |                   | $\begin{array}{l} 1.8 \ V \leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 3}}, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                                                                                                |      |                         | 479   |                       | 479     |                         | ns   |
| SIp hold time<br>(from SCKp↑) Note 1       | t <sub>KSI1</sub> | $ \begin{array}{l} 4.0 \; V \leq EV_{DD} \leq 5.5 \; V,  2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega \end{array} $                                                                                                      | 19   |                         | 19    |                       | 19      |                         | ns   |
|                                            |                   | $ \begin{array}{l} 2.7 \; \text{V} \leq \text{EV}_{\text{DD}} < 4.0 \; \text{V},  2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \; \text{V}, \\ \text{C}_{\text{b}} = 30 \; \text{pF}, \; \text{R}_{\text{b}} = 2.7 \; \text{k}\Omega \end{array} $ | 19   |                         | 19    |                       | 19      |                         | ns   |
|                                            |                   | $ 2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}, \\ C_b = 30 \text{ pF}, \ R_b = 5.5 \text{ k}\Omega $                                                                                             | 19   |                         | 19    |                       | 19      |                         | ns   |
|                                            |                   | 1.8 $V \le EV_{DD} < 3.3 V$ ,<br>1.6 $V \le V_b \le 2.0 V^{Note 3}$ ,<br>$C_b = 30 pF$ , $R_b = 5.5 kΩ$                                                                                                                                                 |      |                         | 19    |                       | 19      |                         | ns   |
| Delay time from SCKp↓ to SOp output Note 1 | tkso1             | $ \begin{array}{l} 4.0 \; V \leq EV_{DD} \leq 5.5 \; V,  2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega \end{array} $                                                                                                      |      | 100                     |       | 100                   |         | 100                     | ns   |
|                                            |                   | $ 2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V}, \\ C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega $                                                                                                 |      | 195                     |       | 195                   |         | 195                     | ns   |
|                                            |                   | $ \begin{array}{l} 2.4 \; V \leq EV_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array} $                                                                                                       |      | 483                     |       | 483                   |         | 483                     | ns   |
|                                            |                   | 1.8 V $\leq$ EV <sub>DD</sub> < 3.3 V,<br>1.6 V $\leq$ V <sub>b</sub> $\leq$ 2.0 V <sup>Note 3</sup> ,<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = 5.5 kΩ                                                                                               |      |                         |       | 483                   |         | 483                     | ns   |
| SIp setup time<br>(to SCKp↓) Note 2        | tsıĸ1             | $ \begin{array}{l} 4.0 \; V \leq EV_{DD} \leq 5.5 \; V,  2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega \end{array} $                                                                                                      | 44   |                         | 110   |                       | 110     |                         | ns   |
|                                            |                   | $ 2.7 \text{ V} \leq \text{EV}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \leq \text{V}_b \leq 2.7 \text{ V}, \\ C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega $                                                                                              | 44   |                         | 110   |                       | 110     |                         | ns   |
|                                            |                   | $ \begin{array}{l} 2.4 \; V \leq EV_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array} $                                                                                                       | 110  |                         | 110   |                       | 110     |                         | ns   |
|                                            |                   | $\begin{array}{l} 1.8 \ V \leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 3}}, \\ C_b = 30 \ \text{pF}, \ R_b = 5.5 \ k\Omega \end{array}$                                                                                         |      |                         | 110   |                       | 110     |                         | ns   |

#### **Notes**

- 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.
- 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 3. Use it with  $EV_{DD} \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (32-pin to 52-pin products)/EVDD tolerance (64-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input)  $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD} = \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$  (2/2)

| (1A +0 to +00 t                            | J, 1.0 V _ | E V DD - V DD - 2 0.0 V, V 33 - E V 33 - 0                                                                                                                                                       | •,                               |                 |      |                 |         |                        | \    |
|--------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------|------|-----------------|---------|------------------------|------|
| Parameter                                  | Symbol     | Conditions                                                                                                                                                                                       | HS (high-<br>speed main)<br>mode |                 | `    | /-speed<br>mode | voltage | low-<br>e main)<br>ode | Unit |
|                                            |            |                                                                                                                                                                                                  | MIN.                             | MAX.            | MIN. | MAX.            | MIN.    | MAX.                   |      |
| Delay time from SCKp↓ to SOp output Note 5 | tkso2      | $4.0~V \leq EV_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$                                                                                                     |                                  | 2/fмск<br>+ 120 |      | 2/fмск<br>+ 573 |         | 2/fмск<br>+ 573        | ns   |
|                                            |            | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 2.7 \text{ k}\Omega $ |                                  | 2/fмск<br>+ 214 |      | 2/fмск<br>+ 573 |         | 2/fмск<br>+ 573        | ns   |
|                                            |            | $ 2.4 \text{ V} \leq \text{EV}_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, \ R_{\text{b}} = 5.5 \text{ k}\Omega $ |                                  | 2/fмск<br>+ 573 |      | 2/fмск<br>+ 573 |         | 2/fмск<br>+ 573        | ns   |
|                                            |            | $\begin{split} 1.8 \ V &\leq EV_{DD} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b &= 30 \ \text{pF}, \ R_b = 5.5 \ \text{k}\Omega \end{split}$                           |                                  |                 |      | 2/fмск<br>+ 573 |         | 2/fмск<br>+ 573        | ns   |

- Notes 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
  - 2. Use it with  $EV_{DD} \ge V_b$ .
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 5. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and SCKp pin and the N-ch open drain output (VDD tolerance (32-pin to 52-pin products)/EVDD tolerance (64-pin products)) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.**  $R_b[\Omega]$ :Communication line (SOp) pull-up resistance,  $C_b[F]$ : Communication line (SOp) load capacitance,  $V_b[V]$ : Communication line voltage
  - 2. p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM and POM number (g = 1)
  - 3. fmck: Serial array unit operation clock frequency
    (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01))

### (2) I<sup>2</sup>C fast mode

## (Ta = -40 to +85°C, 1.6 V $\leq$ EV<sub>DD</sub> = V<sub>DD</sub> $\leq$ 5.5 V, Vss = EVss = 0 V)

| Parameter                                       | Symbol                     | (                                                      | Conditions                       |      | high-<br>main)<br>ode | ain) main) Mode |      | ,    |      | Unit |
|-------------------------------------------------|----------------------------|--------------------------------------------------------|----------------------------------|------|-----------------------|-----------------|------|------|------|------|
|                                                 |                            |                                                        |                                  | MIN. | MAX.                  | MIN.            | MIN. | MAX. | MIN. |      |
| SCLA0 clock frequency                           | fscL                       | Fast mode:                                             | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 0    | 400                   | 0               | 400  | 0    | 400  | kHz  |
|                                                 |                            | fcLk ≥ 3.5                                             | 2.4 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 0    | 400                   | 0               | 400  | 0    | 400  |      |
|                                                 |                            | MHz                                                    | 1.8 V ≤ EV <sub>DD</sub> ≤ 5.5 V |      |                       | 0               | 400  | 0    | 400  |      |
| Setup time of restart condition                 | tsu:sta                    | 2.7 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 0.6  |                       | 0.6             |      | 0.6  |      | μs   |
|                                                 |                            | 2.4 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 0.6  |                       | 0.6             |      | 0.6  |      |      |
|                                                 |                            | 1.8 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          |      |                       | 0.6             |      | 0.6  |      |      |
| Hold time Note 1                                | thd:sta                    | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V                       |                                  | 0.6  |                       | 0.6             |      | 0.6  |      | μs   |
|                                                 |                            | 2.4 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 0.6  |                       | 0.6             |      | 0.6  |      |      |
|                                                 |                            | 1.8 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          |      |                       | 0.6             |      | 0.6  |      |      |
| Hold time when SCLA0 = "L"                      | tLOW                       | 2.7 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 1.3  |                       | 1.3             |      | 1.3  |      | μs   |
|                                                 |                            | $2.4 \text{ V} \leq \text{EV}_{DD} \leq 5.5 \text{ V}$ |                                  | 1.3  |                       | 1.3             |      | 1.3  |      |      |
|                                                 |                            | 1.8 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          |      |                       | 1.3             |      | 1.3  |      |      |
| Hold time when SCLA0 = "H"                      | <b>t</b> HIGH              | 2.7 V ≤ EV <sub>DD</sub> ≤ 5.5 V                       |                                  | 0.6  |                       | 0.6             |      | 0.6  |      | μs   |
|                                                 |                            | 2.4 V ≤ EV <sub>DD</sub> ≤ 5.5 V                       |                                  | 0.6  |                       | 0.6             |      | 0.6  |      |      |
|                                                 |                            | 1.8 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          |      |                       | 0.6             |      | 0.6  |      |      |
| Data setup time (reception)                     | tsu:dat                    | 2.7 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 100  |                       | 100             |      | 100  |      | ns   |
|                                                 |                            | 2.4 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 100  |                       | 100             |      | 100  |      |      |
|                                                 |                            | 1.8 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          |      |                       | 100             |      | 100  |      |      |
| Data hold time (transmission) <sup>Note 2</sup> | thd:dat                    | 2.7 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 0    | 0.9                   | 0               | 0.9  | 0    | 0.9  | μs   |
|                                                 |                            | 2.4 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 0    | 0.9                   | 0               | 0.9  | 0    | 0.9  |      |
|                                                 |                            | 1.8 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          |      |                       | 0               | 0.9  | 0    | 0.9  |      |
| Setup time of stop condition                    | tsu:sto                    | 2.7 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 0.6  |                       | 0.6             |      | 0.6  |      | μs   |
|                                                 |                            | 2.4 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 0.6  |                       | 0.6             |      | 0.6  |      |      |
|                                                 |                            | 1.8 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          |      |                       | 0.6             |      | 0.6  |      |      |
| Bus-free time                                   | <b>t</b> BUF               | 2.7 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 1.3  |                       | 1.3             |      | 1.3  |      | μs   |
|                                                 |                            | 2.4 V ≤ EV <sub>DD</sub>                               | ≤ 5.5 V                          | 1.3  |                       | 1.3             |      | 1.3  |      |      |
|                                                 | 1.8 V ≤ EV <sub>DD</sub> ≤ | ≤ 5.5 V                                                |                                  |      | 1.3                   |                 | 1.3  |      |      |      |

Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

**Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode:  $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

### 2.7.2 Internal voltage boosting method

#### (1) 1/3 bias method

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                 | Symbol          | Cond                         | itions          | MIN.                        | TYP.  | MAX.              | Unit |
|-------------------------------------------|-----------------|------------------------------|-----------------|-----------------------------|-------|-------------------|------|
| LCD output voltage variation range        | V <sub>L1</sub> | C1 to C4 <sup>Note 1</sup>   | VLCD = 04H      | 0.90                        | 1.00  | 1.08              | V    |
|                                           |                 | = 0.47 μF                    | VLCD = 05H      | 0.95                        | 1.05  | 1.13              | V    |
|                                           |                 |                              | VLCD = 06H      | 1.00                        | 1.10  | 1.18              | V    |
|                                           |                 |                              | VLCD = 07H      | 1.05                        | 1.15  | 1.23              | V    |
|                                           |                 |                              | VLCD = 08H      | 1.10                        | 1.20  | 1.28              | V    |
|                                           |                 |                              | VLCD = 09H      | 1.15                        | 1.25  | 1.33              | V    |
|                                           |                 |                              | VLCD = 0AH      | 1.20                        | 1.30  | 1.38              | V    |
|                                           |                 |                              | VLCD = 0BH      | 1.25                        | 1.35  | 1.43              | V    |
|                                           |                 |                              | VLCD = 0CH      | 1.30                        | 1.40  | 1.48              | V    |
|                                           |                 |                              | VLCD = 0DH      | 1.35                        | 1.45  | 1.53              | V    |
|                                           |                 |                              | VLCD = 0EH      | 1.40                        | 1.50  | 1.58              | V    |
|                                           |                 |                              | VLCD = 0FH      | 1.45                        | 1.55  | 1.63              | V    |
|                                           |                 |                              | VLCD = 10H      | 1.50                        | 1.60  | 1.68              | V    |
|                                           |                 |                              | VLCD = 11H      | 1.55                        | 1.65  | 1.73              | V    |
|                                           |                 |                              | VLCD = 12H      | 1.60                        | 1.70  | 1.78              | V    |
|                                           |                 |                              | VLCD = 13H      | 1.65                        | 1.75  | 1.83              | V    |
| Doubler output voltage                    | V <sub>L2</sub> | C1 to C4 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 2 V <sub>L1</sub><br>- 0.1  | 2 VL1 | 2 V <sub>L1</sub> | V    |
| Tripler output voltage                    | V <sub>L4</sub> | C1 to C4 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 3 V <sub>L1</sub><br>- 0.15 | 3 VL1 | 3 V <sub>L1</sub> | V    |
| Reference voltage setup time Note 2       | tvwait1         |                              |                 | 5                           |       |                   | ms   |
| Voltage boost wait time <sup>Note 3</sup> | tvwait2         | C1 to C4 <sup>Note 1</sup> = | 0.47 μF         | 500                         |       |                   | ms   |

Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD.

- C1: A capacitor connected between CAPH and CAPL
- C2: A capacitor connected between V<sub>L1</sub> and GND
- C3: A capacitor connected between V<sub>L2</sub> and GND
- C4: A capacitor connected between V<sub>L4</sub> and GND
- $C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$
- 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected [by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B] if the default value reference voltage is used) until voltage boosting starts (VLCON = 1).
- 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1).

#### (2) 1/4 bias method

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                 | Symbol                 | Cor                          | nditions        | MIN.                     | TYP.              | MAX.              | Unit |
|-------------------------------------------|------------------------|------------------------------|-----------------|--------------------------|-------------------|-------------------|------|
| LCD output voltage variation range        | V <sub>L1</sub> Note 4 | C1 to C5 <sup>Note 1</sup>   | VLCD = 04H      | 0.90                     | 1.00              | 1.08              | V    |
|                                           |                        | = $0.47 \mu F$               | VLCD = 05H      | 0.95                     | 1.05              | 1.13              | V    |
|                                           |                        |                              | VLCD = 06H      | 1.00                     | 1.10              | 1.18              | V    |
|                                           |                        |                              | VLCD = 07H      | 1.05                     | 1.15              | 1.23              | V    |
|                                           |                        |                              | VLCD = 08H      | 1.10                     | 1.20              | 1.28              | V    |
|                                           |                        |                              | VLCD = 09H      | 1.15                     | 1.25              | 1.33              | V    |
|                                           |                        |                              | VLCD = 0AH      | 1.20                     | 1.30              | 1.38              | V    |
|                                           |                        |                              | VLCD = 0BH      | 1.25                     | 1.35              | 1.43              | V    |
|                                           |                        |                              | VLCD = 0CH      | 1.30                     | 1.40              | 1.48              | V    |
|                                           |                        |                              | VLCD = 0DH      | 1.35                     | 1.45              | 1.53              | V    |
|                                           |                        |                              | VLCD = 0EH      | 1.40                     | 1.50              | 1.58              | V    |
|                                           |                        |                              | VLCD = 0FH      | 1.45                     | 1.55              | 1.63              | V    |
|                                           |                        |                              | VLCD = 10H      | 1.50                     | 1.60              | 1.68              | V    |
|                                           |                        |                              | VLCD = 11H      | 1.55                     | 1.65              | 1.73              | V    |
|                                           |                        |                              | VLCD = 12H      | 1.60                     | 1.70              | 1.78              | V    |
|                                           |                        |                              | VLCD = 13H      | 1.65                     | 1.75              | 1.83              | V    |
| Doubler output voltage                    | V <sub>L2</sub>        | C1 to C5 <sup>Note 1</sup> = | 0.47 μF         | 2 V <sub>L1</sub> – 0.08 | 2 V <sub>L1</sub> | 2 V <sub>L1</sub> | V    |
| Tripler output voltage                    | V <sub>L3</sub>        | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 3 V <sub>L1</sub> – 0.12 | 3 V <sub>L1</sub> | 3 V <sub>L1</sub> | V    |
| Quadruply output voltage                  | V <sub>L4</sub> Note 4 | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 4 V <sub>L1</sub> – 0.16 | 4 V <sub>L1</sub> | 4 VL1             | V    |
| Reference voltage setup time Note 2       | tvwait1                |                              |                 | 5                        |                   |                   | ms   |
| Voltage boost wait time <sup>Note 3</sup> | tvwait2                | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 500                      |                   |                   | ms   |

Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD.

- C1: A capacitor connected between CAPH and CAPL
- C2: A capacitor connected between V<sub>L1</sub> and GND
- C3: A capacitor connected between VL2 and GND
- C4: A capacitor connected between VL3 and GND
- C5: A capacitor connected between  $V_{\mathsf{L4}}$  and GND
- $C1 = C2 = C3 = C4 = C5 = 0.47 \mu F \pm 30\%$
- 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected [by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B] if the default value reference voltage is used) until voltage boosting starts (VLCON = 1).
- 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1).
- 4. VL4 must be 5.5 V or lower.

#### 2.7.3 Capacitor split method

#### 1/3 bias method

(T<sub>A</sub> = -40 to +85°C, 2.2 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V)

| Parameter                                   | Symbol          | Conditions                                | MIN.                         | TYP.                | MAX.                         | Unit |
|---------------------------------------------|-----------------|-------------------------------------------|------------------------------|---------------------|------------------------------|------|
| V <sub>L4</sub> voltage                     | V <sub>L4</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> |                              | V <sub>DD</sub>     |                              | V    |
| V <sub>L2</sub> voltage                     | V <sub>L2</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 2/3 V <sub>L4</sub><br>- 0.1 | 2/3 VL4             | 2/3 V <sub>L4</sub><br>+ 0.1 | ٧    |
| V <sub>L1</sub> voltage                     | V <sub>L1</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 1/3 V <sub>L4</sub><br>- 0.1 | 1/3 V <sub>L4</sub> | 1/3 V <sub>L4</sub><br>+ 0.1 | ٧    |
| Capacitor split wait time <sup>Note 1</sup> | tvwait          |                                           | 100                          |                     |                              | ms   |

#### <R>

## 2.8 RAM Data Retention Characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V})$ 

| Parameter                     | Symbol            | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|-------------------|------------|----------------------|------|------|------|
| Data retention supply voltage | V <sub>DDDR</sub> |            | 1.46 <sup>Note</sup> |      | 5.5  | V    |

<R> Note This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



#### 2.9 Flash Memory Programming Characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD} = \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$ 

|         | Parameter                     | Symbol | Conditions                                     | MIN.    | TYP.      | MAX. | Unit  |
|---------|-------------------------------|--------|------------------------------------------------|---------|-----------|------|-------|
|         | System clock frequency        | fclk   | 1.8 V ≤ VDD ≤ 5.5 V                            | 1       |           | 24   | MHz   |
| <r></r> | Number of code flash rewrites | Cerwr  | Retained for 20 years<br>T <sub>A</sub> = 85°C | 1,000   |           |      | Times |
| <r></r> | Number of data flash rewrites |        | Retained for 1 year T <sub>A</sub> = 25°C      |         | 1,000,000 |      |       |
| <r></r> |                               |        | Retained for 5 years T <sub>A</sub> = 85°C     | 100,000 |           |      |       |
| <r></r> |                               |        | Retained for 20 years T <sub>A</sub> = 85°C    | 10,000  |           |      |       |

- **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite.

  The retaining years are until next rewrite after the rewrite.
  - 2. When using flash memory programmer and Renesas Electronics self programming library
  - 3. This characteristic indicates the flash memory characteristic and based on Renesas Electronics reliability test.

Remark When updating data multiple times, use the flash memory as one for updating data.

### 2.10 Dedicated Flash Memory Programmer Communication (UART)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD} = \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = 0 \text{ V})$ 

| Parameter     | Symbol | Conditions                      | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------------|---------|------|-----------|------|
| Transfer rate |        | During flash memory programming | 115,200 |      | 1,000,000 | bps  |

### Minimum Instruction Execution Time during Main System Clock Operation

Tcy vs VDD (HS (high-speed main) mode)



## **AC Timing Test Points**



### **External System Clock Timing**



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01)

2. m: Unit number, n: Channel number (mn = 00, 01)

## (4) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD} = \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS} = 0 \text{ V})$

(2/2)

| Transmission | 4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V,                                     |                                                                                                                      | MIN.                                                                                                                                                                                              | MAX.                                                                                                                                                                        |                                                       |
|--------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Transmission | 40V <fvpp<55v< td=""><td></td><td></td><td></td><td></td></fvpp<55v<> |                                                                                                                      |                                                                                                                                                                                                   |                                                                                                                                                                             |                                                       |
|              |                                                                       |                                                                                                                      |                                                                                                                                                                                                   | Note 1                                                                                                                                                                      | bps                                                   |
|              | $2.7~V \leq V_b \leq 4.0~V$                                           | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ |                                                                                                                                                                                                   | 2.0 Note 2                                                                                                                                                                  | Mbps                                                  |
|              | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V,                                     |                                                                                                                      |                                                                                                                                                                                                   | Note 3                                                                                                                                                                      | bps                                                   |
|              | $2.3~V \leq V_b \leq 2.7~V$                                           | Theoretical value of the maximum transfer rate                                                                       |                                                                                                                                                                                                   | 1.2 Note 4                                                                                                                                                                  | Mbps                                                  |
|              | 2.4 V ≤ EV <sub>DD</sub> < 3.3 V,                                     | 00 - 30 μι , 100 - 2.7 Ks2, Vb - 2.3 V                                                                               |                                                                                                                                                                                                   | Note 5                                                                                                                                                                      | bps                                                   |
|              | $1.6~V \leq V_b \leq 2.0~V$                                           | Theoretical value of the maximum transfer rate                                                                       |                                                                                                                                                                                                   | 0.43<br>Note 6                                                                                                                                                              | Mbps                                                  |
|              |                                                                       | 2.4 V ≤ EV <sub>DD</sub> < 3.3 V,                                                                                    | $maximum \ transfer \ rate$ $C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega, \ V_b = 2.3 \ V$ $2.4 \ V \le EV_{DD} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$ Theoretical value of the maximum transfer rate | $maximum \ transfer \ rate$ $C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega, \ V_b = 2.3 \ V$ $2.4 \ V \le EV_{DD} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$ Theoretical value of the | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

**Notes 1.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EV<sub>DD</sub>  $\leq$  5.5 V and 2.7 V  $\leq$  V<sub>b</sub>  $\leq$  4.0 V

$$\label{eq:maximum transfer rate} \begin{aligned} & \frac{1}{\{-C_b \times R_b \times \text{ln } (1-\frac{2.2}{V_b})\} \times 3} \text{ [bps]} \end{aligned}$$

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **2.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.
- 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DD</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

$$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \text{ln } (1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.

# (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/2)

(Ta = -40 to +105°C, 2.4 V  $\leq$  EV<sub>DD</sub> = V<sub>DD</sub>  $\leq$  5.5 V, Vss = EVss = 0 V)

| Parameter                                     | Symbol        | Conditions                                                                                              | HS (high-spe | HS (high-speed main) Mode |    |
|-----------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------|--------------|---------------------------|----|
|                                               |               |                                                                                                         | MIN.         | MAX.                      |    |
| SIp setup time<br>to SCKp↑) <sup>Note 1</sup> | tsik1         | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V},$ | 162          |                           | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.7 \text{ V} \le \text{EV}_{DD} \le 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ | 354          |                           | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V},$   | 958          |                           | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                        |              |                           |    |
| SIp hold time                                 | <b>t</b> KSI1 | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V},$ | 38           |                           | ns |
| (from SCKp↑) Note 1                           |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.7 \text{ V} \le \text{EV}_{DD} \le 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ | 38           |                           | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V},$   | 38           |                           | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                        |              |                           |    |
| Delay time from SCKp↓ to                      | tkso1         | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$   |              | 200                       | ns |
| SOp output Note 1                             |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.7 \text{ V} \le \text{EV}_{DD} \le 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ |              | 390                       | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.4 \text{ V} \le \text{EV}_{DD} \le 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V},$ |              | 966                       | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                        |              |                           |    |
| SIp setup time                                | tsik1         | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$   | 88           |                           | ns |
| (to SCKp↓) Note                               |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.7 \text{ V} \le \text{EV}_{DD} \le 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ | 88           |                           | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V},$   | 220          |                           | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                        |              |                           |    |
| SIp hold time                                 | tksi1         | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$   | 38           |                           | ns |
| (from SCKp↓) Note 2                           |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.7 \text{ V} \le \text{EV}_{DD} \le 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$ | 38           |                           | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V},$   | 38           |                           | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                        |              |                           |    |
| Delay time from SCKp↑ to<br>SOp output Note 2 | to tkso1      | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V},$ |              | 50                        | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$   |              | 50                        | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                        |              |                           |    |
|                                               |               | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V},$   |              | 50                        | ns |
|                                               |               | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                        |              |                           |    |

(Notes, Caution and Remarks are listed on the page after the next page.)

## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remark** p: CSI number (p = 00, 01), m: Unit number (m = 0), n: Channel number (n = 0, 1), g: PIM and POM number (g = 1)

(2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI16 to ANI23

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \leq \text{EV}_{DD} = \text{V}_{DD} \leq 5.5 \text{ V}, 2.4 \text{ V} \leq \text{AV}_{REFP} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{REFP}, \text{Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V})$ 

| Parameter                                  | Symbol                  | Conditions                                                                          |                                                                  | MIN.   | TYP. | MAX.               | Unit |
|--------------------------------------------|-------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------|--------|------|--------------------|------|
| Resolution                                 | RES                     |                                                                                     |                                                                  | 8      |      | 10                 | bit  |
| Overall error <sup>Note 1</sup>            | AINL                    | 10-bit resolution<br>AV <sub>REFP</sub> = EV <sub>DD</sub> = V <sub>DD</sub> Note 3 | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$    |        | 1.2  | ±5.0               | LSB  |
| Conversion time                            | Conversion time tconv 1 | 10-bit resolution                                                                   |                                                                  |        | 39   | μs                 |      |
|                                            |                         | $AV_{REFP} = EV_{DD} = V_{DD}^{\text{Note 3}}$                                      | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$       | 3.1875 |      | 39                 | μs   |
|                                            |                         |                                                                                     | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | 17     |      | 39                 | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs                     | 10-bit resolution<br>AV <sub>REFP</sub> = EV <sub>DD</sub> = V <sub>DD</sub> Note 3 | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$    |        |      | ±0.35              | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | Ers                     | 10-bit resolution<br>AV <sub>REFP</sub> = EV <sub>DD</sub> = V <sub>DD</sub> Note 3 | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$    |        |      | ±0.35              | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE                     | 10-bit resolution AV <sub>REFP</sub> = EV <sub>DD</sub> = V <sub>DD</sub> Note 3    | 2.4 V ≤ AVREFP ≤ 5.5 V                                           |        |      | ±3.5               | LSB  |
| Differential linearity error               | DLE                     | 10-bit resolution<br>AV <sub>REFP</sub> = EV <sub>DD</sub> = V <sub>DD</sub> Note 3 | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le 5.5 \text{ V}$    |        |      | ±2.0               | LSB  |
| Analog input voltage                       | VAIN                    | ANI16 to ANI23                                                                      |                                                                  | 0      |      | AVREFP<br>and EVDD | V    |

#### Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When  $AV_{REFP} < EV_{DD} = V_{DD}$ , the MAX. values are as follows.

Overall error: Add  $\pm 4.0$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Zero-scale error/Full-scale error: Add  $\pm 0.20\%$  FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD.

## R5F10RLAANB, R5F10RLCANB R5F10RLAGNB, R5F10RLCGNB

<R>

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (Typ) [g] |
|--------------------|--------------|----------------|----------------|
| P-HWQFN64-8x8-0.40 | PWQN0064LA-A | P64K8-40-9B5-4 | 0.16           |

Unit: mm











| Reference      | Dimensions in millimeters |      |      |  |  |
|----------------|---------------------------|------|------|--|--|
| Symbol         | Min                       | Nom  | Max  |  |  |
| D              | 7.95                      | 8.00 | 8.05 |  |  |
| E              | 7.95                      | 8.00 | 8.05 |  |  |
| Α              | _                         | _    | 0.80 |  |  |
| A <sub>1</sub> | 0.00                      | _    | _    |  |  |
| b              | 0.17                      | 0.20 | 0.23 |  |  |
| е              | _                         | 0.40 | _    |  |  |
| Lp             | 0.30                      | 0.40 | 0.50 |  |  |
| х              | _                         | _    | 0.05 |  |  |
| у              | _                         | _    | 0.05 |  |  |
| Z <sub>D</sub> | _                         | 1.00 | _    |  |  |
| ZE             | _                         | 1.00 | _    |  |  |
| c <sub>2</sub> | 0.15                      | 0.20 | 0.25 |  |  |
| D <sub>2</sub> | _                         | 6.50 | _    |  |  |
| E <sub>2</sub> | _                         | 6.50 | _    |  |  |

 $\hbox{@ 2015 Renesas Electronics Corporation.}$  All rights reserved.

| The mark " <r>" shows major revised points. The revised points can be easily searched by copying an "<r>" in the PDF file and specifying it in the "Find what:" field.</r></r> |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| All trademarks and registered trademarks are the property of their respective owners.                                                                                          |
| SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.                                           |
| Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.                                                                               |
|                                                                                                                                                                                |

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza. No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Treireads Electronics from Knotig Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco

1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141