Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | | | | Product Status | Active | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 24MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LCD, LVD, POR, PWM, WDT | | Number of I/O | 37 | | Program Memory Size | 8KB (8K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 10x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 52-LQFP | | Supplier Device Package | 52-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10rj8gfa-30 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/L12 1. OUTLINE #### 1.5.2 44-pin products Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection Remark register (PIOR) #### Absolute Maximum Ratings (TA = 25°C) (3/3) | Parameter | Symbols | | Conditions | Ratings | Unit | |----------------------|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|------| | Output current, high | Іон1 | Per pin | P10 to P17, P30 to P32,<br>P40 to P43, P50 to P54,<br>P70 to P74, P120, P125 to P127,<br>P130, P140 to P147 | -40 | mA | | | | Total of all pins<br>–170 mA | P10 to P14, P40 to P43, P120, P130, P140 to P147 | <del>-7</del> 0 | mA | | | | | P15 to P17, P30 to P32,<br>P50 to P54, P70 to P74,<br>P125 to P127 | -100 | mA | | | I <sub>OH2</sub> | Per pin | P20, P21 | -0.5 | mA | | | | Total of all pins | | <b>–1</b> | mA | | Output current, low | lo <sub>L1</sub> | Per pin | P10 to P17, P30 to P32,<br>P40 to P43, P50 to P54, P60,<br>P61, P70 to P74, P120,<br>P125 to P127, P130,<br>P140 to P147 | 40 | mA | | | | Total of all pins<br>170 mA | P10 to P14, P40 to P43, P120,<br>P130, P140 to P147 | 70 | mA | | | | | P15 to P17, P30 to P32,<br>P50 to P54, P60, P61,<br>P70 to P74, P125 to P127 | 100 | mA | | | lol2 | Per pin | P20, P21 | 1 | mA | | | | Total of all pins | | 2 | mA | | Operating ambient | TA | In normal operation | on mode | -40 to +85 | °C | | temperature | | In flash memory | programming mode | | | | Storage temperature | T <sub>stg</sub> | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. ## (Ta = -40 to +85°C, 1.6 V $\leq$ EV<sub>DD</sub> = V<sub>DD</sub> $\leq$ 5.5 V, Vss = EVss = 0 V) (3/5) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------|-----------------|---------------------|------| | Input voltage,<br>high | V <sub>IH1</sub> | P10 to P17, P30 to P32, P40 to P43,<br>P50 to P54, P70 to P74, P120,<br>P125 to P127, P140 to P147 | Normal input buffer | 0.8EV <sub>DD</sub> | | EV <sub>DD</sub> | V | | | V <sub>IH2</sub> | P10, P11, P15, P16 | TTL input buffer<br>4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 2.2 | | EV <sub>DD</sub> | V | | | | | TTL input buffer 3.3 V ≤ EV <sub>DD</sub> < 4.0 V | 2.0 | | EV <sub>DD</sub> | V | | | | | TTL input buffer 1.6 V ≤ EV <sub>DD</sub> < 3.3 V | 1.50 | | EV <sub>DD</sub> | V | | | V <sub>IH3</sub> | P20, P21 | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | V | | | | V <sub>IH4</sub> | P60, P61 | P60, P61 | | | | V | | | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCLK | S, RESET | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | V | | Input voltage,<br>low | VIL1 | P10 to P17, P30 to P32, P40 to P43, P50 to P54, P70 to P74, P120, P125 to P127, P140 to P147 | | 0 | | 0.2EV <sub>DD</sub> | V | | | V <sub>IL2</sub> | P10, P11, P15, P16 | TTL input buffer<br>4.0 V ≤ EV <sub>DD</sub> ≤ 5.5 V | 0 | | 0.8 | V | | | | | TTL input buffer 3.3 V ≤ EV <sub>DD</sub> < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer 1.6 V ≤ EV <sub>DD</sub> < 3.3 V | 0 | | 0.32 | V | | | V <sub>IL3</sub> | P20, P21 | | 0 | | 0.3V <sub>DD</sub> | V | | | V <sub>IL4</sub> | P60, P61 | | 0 | | 0.3EV <sub>DD</sub> | V | | | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCLK | S, RESET | 0 | | 0.2V <sub>DD</sub> | V | Caution The maximum value of VIH of P10, P12, P15, P17 is EVDD, even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - **Notes 1.** Total current flowing into V<sub>DD</sub> and EV<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD</sub> or V<sub>SS</sub>, EV<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, watchdog timer, and LCD controller/driver. - 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1}$ MHz to 24 MHz $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V@1 MHz to 16 MHz}$ LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} \textcircled{2}1 \text{ MHz}$ to 8 MHz LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} \textcircled{2}1 \text{ MHz}$ to 4 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C # (Ta = -40 to +85°C, 1.6 V $\leq$ EV<sub>DD</sub> = V<sub>DD</sub> $\leq$ 5.5 V, Vss = EVss = 0 V) (3/3) | Parameter | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------------|--------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------|------|-------|------| | Low-speed on-<br>chip oscillator<br>operating<br>current | FIL Note 1 | | | | | | | μΑ | | RTC operating current | IRTC<br>Notes 1, 2, 3 | fmain is stopped | | | | 0.08 | | μΑ | | 12-bit interval timer current | I <sub>IT</sub> Notes 1, 2, 4 | | | | | 0.08 | | μΑ | | Watchdog timer operating current | I <sub>WDT</sub> Notes 1, 2, 5 | fı∟ = 15 kHz | | | | 0.24 | | μΑ | | A/D converter | IADC | When conversion | | $AV_{REFP} = V_{DD} = 5.0 V$ | | 1.3 | 1.7 | mA | | operating current | Notes 1, 6 | at maximum speed | Low voltage mo | de, $AV_{REFP} = V_{DD} = 3.0 \text{ V}$ | | 0.5 | 0.7 | mA | | A/D converter reference voltage current | ladref Note 1 | | | | | 75.0 | | μΑ | | Temperature sensor operating current | TMPS Note 1 | | | | | 75.0 | | μΑ | | LVD operating current | ILVD<br>Notes 1, 7 | | | | | 0.08 | | μΑ | | Self-<br>programming<br>operating<br>current | FSP<br>Notes 1, 9 | | | | | 2.50 | 12.20 | mA | | BGO operating current | BGO<br>Notes 1, 8 | | | | | 2.00 | 12.20 | mA | | LCD operating current | ILCD1<br>Notes 11, 12 | External resistance | division method | V <sub>DD</sub> = EV <sub>DD</sub> = 5.0 V<br>V <sub>L4</sub> = 5.0 V | | 0.04 | 0.20 | μΑ | | | ILCD2 Note 11 | Internal voltage boo | osting method | $V_{DD} = EV_{DD} = 5.0 \text{ V}$ $V_{L4} = 5.1 \text{ V (VLCD} = 12\text{H)}$ | | 1.12 | 3.70 | μΑ | | | | | | $V_{DD} = EV_{DD} = 3.0 \text{ V}$ $V_{L4} = 3.0 \text{ V (VLCD} = 04\text{H)}$ | | 0.63 | 2.20 | μΑ | | | ILCD3 Note 11 | Capacitor split met | method $V_{DD} = EV_{DD} = 3.0 \text{ V}$ $V_{L4} = 3.0 \text{ V}$ | | | 0.12 | 0.50 | μΑ | | SNOOZE | I <sub>SNOZ</sub> Note 1 | ADC operation | eration The mode is performed Note 10 | | | 0.50 | 0.60 | mA | | operating current | | | The A/D conversion operations are performed, Low voltage mode, AV <sub>REFP</sub> = V <sub>DD</sub> = 3.0 V | | | 1.20 | 1.44 | mA | | | | CSI/UART operation | on | | | 0.70 | 0.84 | mA | (Notes and Remarks are listed on the next page.) ## **TI/TO Timing** ## **Interrupt Request Input Timing** ## **Key Interrupt Input Timing** # **RESET** Input Timing ## (4) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) ( $T_A = -40$ to +85°C, 1.8 V $\leq$ EV<sub>DD</sub> = $V_{DD} \leq$ 5.5 V, $V_{SS} = EV_{SS} = 0$ V) (1/2) | Parameter | Symbol | | Conditions | | HS (high<br>main) I | • | LS (low<br>main) | • | , | -voltage<br>Mode | Unit | |---------------|--------|-----------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------|------------------|------------------|----------------------|------|----------------------|------| | | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate | | Reception | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V}$ | | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate f <sub>MCK</sub> = f <sub>CLK</sub> Note 3 | | 4.0 | | 1.3 | | 0.6 | Mbps | | | | | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V,<br>2.3 V ≤ V <sub>b</sub> ≤ 2.7 V | | | fMCK/6<br>Note 1 | | fmck/6<br>Note 1 | | fMCK/6<br>Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate f <sub>MCK</sub> = f <sub>CLK</sub> Note 3 | | 4.0 | | 1.3 | | 0.6 | Mbps | | | | | 2.4 V ≤ EV<br>1.6 V ≤ V <sub>b</sub> | • | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate f <sub>MCK</sub> = f <sub>CLK</sub> Note 3 | | 4.0 | | 1.3 | | 0.6 | Mbps | | | | | 1.8 V ≤ EV<br>1.6 V ≤ V <sub>b</sub> | * | | | | fMCK/6<br>Notes 1, 2 | | fMCK/6<br>Notes 1, 2 | bps | | | | | | Theoretical value of the maximum transfer rate f <sub>MCK</sub> = f <sub>CLK</sub> Note 3 | | | | 1.3 | | 0.6 | Mbps | Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. 2. Use it with EVDD ≥ Vb. 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 24 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpd tolerance (32-pin to 52-pin products)/EVpd tolerance (64-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For Vih and Vil, see the DC characteristics with TTL input buffer selected. Remarks 1. Vb[V]: Communication line voltage - **2.** q: UART number (q = 0), g: PIM and POM number (g = 1) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01) # (4) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD} = V_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$ (2/2) | Parameter | Symbol | | Conditions | | | h-speed<br>Mode | | v-speed<br>Mode | , | /-voltage<br>Mode | Unit | |---------------|--------|---------------|------------|-----------------------------------------------------------------------------------------------------------------------|------|------------------------|------|------------------------|------|------------------------|------| | | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate | | Transmissio n | | | | Note 1 | | Note 1 | | Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 1.4 k $\Omega$ , $V_b$ = 2.7 V | | 2.8 <sup>Note 2</sup> | | 2.8 <sup>Note 2</sup> | | 2.8 <sup>Note 2</sup> | Mbps | | | | | | EV <sub>DD</sub> < 4.0 V,<br>/ <sub>b</sub> ≤ 2.7 V | | Note 3 | | Note 3 | | Note 3 | bps | | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ $V_b = 2.3 \text{ V}$ | | 1.2 <sup>Note 4</sup> | | 1.2 <sup>Note 4</sup> | | 1.2 <sup>Note 4</sup> | Mbps | | | | | | EV <sub>DD</sub> < 3.3 V,<br>/ <sub>b</sub> ≤ 2.0 V | | Note 6 | | Note 6 | | Note 6 | bps | | | | | | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ $V_b$ = 1.6 V | | 0.43 <sup>Note 7</sup> | | 0.43 <sup>Note 7</sup> | | 0.43 <sup>Note 7</sup> | Mbps | | | | | | EV <sub>DD</sub> < 3.3 V,<br>/b ≤ 2.0 V | | | | Notes<br>5, 6 | | Notes<br>5, 6 | bps | | | | | | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V | | | | 0.43 <sup>Note 7</sup> | | 0.43 <sup>Note 7</sup> | Mbps | **Notes 1.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 4.0 V $\leq$ EV<sub>DD</sub> $\leq$ 5.5 V and 2.7 V $\leq$ V<sub>b</sub> $\leq$ 4.0 V $$\label{eq:maximum transfer rate} \begin{aligned} & \frac{1}{\{-C_b \times R_b \times ln\ (1-\frac{2.2}{V_b})\} \times 3} \ [bps] \end{aligned}$$ Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **2.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer. - **Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected. - 2. The maximum value (MAX.) of $t_{HD:DAT}$ is during normal transfer and a wait state is inserted in the $\overline{ACK}$ (acknowledge) timing. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Standard mode: $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ #### 2.7 LCD Characteristics #### 2.7.1 Resistance division method #### (1) Static display mode (TA = -40 to +85°C, $V_{L4}$ (MIN.) $\leq V_{DD} \leq 5.5$ V, $V_{SS}$ = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------|------|------|----------|------| | LCD drive voltage | V <sub>L4</sub> | | 2.0 | | $V_{DD}$ | V | #### (2) 1/2 bias method, 1/4 bias method (TA = -40 to +85°C, $V_{L4}$ (MIN.) $\leq V_{DD} \leq 5.5$ V, $V_{SS}$ = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------|------|------|-----------------|------| | LCD drive voltage | V <sub>L4</sub> | | 2.7 | | V <sub>DD</sub> | V | #### (3) 1/3 bias method $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{L4} \text{ (MIN.)} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------|------|------|-----------------|------| | LCD drive voltage | V <sub>L4</sub> | | 2.5 | | V <sub>DD</sub> | V | #### (2) 1/4 bias method $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Cor | nditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------|------------------------|------------------------------|-----------------|--------------------------|-------------------|-------------------|------| | LCD output voltage variation range | V <sub>L1</sub> Note 4 | C1 to C5 <sup>Note 1</sup> | VLCD = 04H | 0.90 | 1.00 | 1.08 | V | | | | = $0.47 \mu F$ | VLCD = 05H | 0.95 | 1.05 | 1.13 | V | | | | | VLCD = 06H | 1.00 | 1.10 | 1.18 | V | | | | | VLCD = 07H | 1.05 | 1.15 | 1.23 | V | | | | | VLCD = 08H | 1.10 | 1.20 | 1.28 | V | | | | | VLCD = 09H | 1.15 | 1.25 | 1.33 | V | | | | | VLCD = 0AH | 1.20 | 1.30 | 1.38 | V | | | | | VLCD = 0BH | 1.25 | 1.35 | 1.43 | V | | | | | VLCD = 0CH | 1.30 | 1.40 | 1.48 | V | | | | | VLCD = 0DH | 1.35 | 1.45 | 1.53 | V | | | | | VLCD = 0EH | 1.40 | 1.50 | 1.58 | V | | | | | VLCD = 0FH | 1.45 | 1.55 | 1.63 | V | | | | | VLCD = 10H | 1.50 | 1.60 | 1.68 | V | | | | | VLCD = 11H | 1.55 | 1.65 | 1.73 | V | | | | | VLCD = 12H | 1.60 | 1.70 | 1.78 | V | | | | | VLCD = 13H | 1.65 | 1.75 | 1.83 | V | | Doubler output voltage | V <sub>L2</sub> | C1 to C5 <sup>Note 1</sup> = | 0.47 μF | 2 V <sub>L1</sub> – 0.08 | 2 V <sub>L1</sub> | 2 V <sub>L1</sub> | V | | Tripler output voltage | V <sub>L3</sub> | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 3 V <sub>L1</sub> – 0.12 | 3 V <sub>L1</sub> | 3 V <sub>L1</sub> | V | | Quadruply output voltage | V <sub>L4</sub> Note 4 | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 4 V <sub>L1</sub> – 0.16 | 4 V <sub>L1</sub> | 4 V <sub>L1</sub> | V | | Reference voltage setup time Note 2 | tvwait1 | | | 5 | | | ms | | Voltage boost wait time <sup>Note 3</sup> | tvwait2 | C1 to C5 <sup>Note 1</sup> = | 0.47 <i>μ</i> F | 500 | | | ms | Notes 1. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between V<sub>L1</sub> and GND - C3: A capacitor connected between VL2 and GND - C4: A capacitor connected between VL3 and GND - C5: A capacitor connected between $V_{\mathsf{L4}}$ and GND - $C1 = C2 = C3 = C4 = C5 = 0.47 \mu F \pm 30\%$ - 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected [by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B] if the default value reference voltage is used) until voltage boosting starts (VLCON = 1). - 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1). - 4. V<sub>L4</sub> must be 5.5 V or lower. #### 2.7.3 Capacitor split method #### 1/3 bias method (Ta = -40 to +85°C, 2.2 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------|-----------------|-------------------------------------------|------------------------------|---------------------|------------------------------|------| | V <sub>L4</sub> voltage | V <sub>L4</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | | V <sub>DD</sub> | | V | | V <sub>L2</sub> voltage | V <sub>L2</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 2/3 V <sub>L4</sub><br>- 0.1 | 2/3 VL4 | 2/3 V <sub>L4</sub><br>+ 0.1 | ٧ | | V <sub>L1</sub> voltage | V <sub>L1</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 1/3 V <sub>L4</sub><br>- 0.1 | 1/3 V <sub>L4</sub> | 1/3 V <sub>L4</sub><br>+ 0.1 | ٧ | | Capacitor split wait time <sup>Note 1</sup> | tvwait | | 100 | | | ms | ## 3. ELECTRICAL SPECIFICATIONS (G: $T_A = -40 \text{ to } +105^{\circ}\text{C}$ ) This chapter describes the electrical specifications for the products "G: Industrial applications ( $T_A = -40$ to +105°C)". - Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - 2. With products not provided with an EVDD or EVss pin, replace EVDD with VDD, or replace EVss with Vss - 3. For derating with $T_A = +85$ to +105°C, contact our Sales Division or the vender's sales division. Derating means the specified reduction in an operating parameter to improve reliability. There are following differences between the products "G: Industrial applications (T<sub>A</sub> = -40 to +105°C)" and the products "A: Consumer applications, and G: Industrial applications (T<sub>A</sub> = -40 to +85°C)". | Parameter | Арр | lication | |-------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------| | | A: Consumer applications, G: Industrial applications (with TA = -40 to +85°C) | G: Industrial applications | | Operating ambient temperature | T <sub>A</sub> = -40 to +85°C | T <sub>A</sub> = -40 to +105°C | | Operating mode | HS (high-speed main) mode: | HS (high-speed main) mode only: | | Operating voltage range | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz to } 32 \text{ MHz}$ | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 32 MHz | | | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 16 MHz | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 16 MHz | | | LS (low-speed main) mode: | | | | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz to } 8 \text{ MHz}$ | | | | LV (low-voltage main) mode: | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V@1 MHz to 4 MHz | | | High-speed on-chip oscillator clock | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ : | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ : | | accuracy | ±1.0%@ T <sub>A</sub> = -20 to +85°C | ±2.0%@ T <sub>A</sub> = +85 to +105°C | | | ±1.5%@ T <sub>A</sub> = -40 to -20°C | ±1.0%@ T <sub>A</sub> = -20 to +85°C | | | 1.6 V ≤ V <sub>DD</sub> < 1.8 V: | ±1.5%@ T <sub>A</sub> = -40 to -20°C | | | ±5.0%@ T <sub>A</sub> = -20 to +85°C | | | | ±5.5%@ T <sub>A</sub> = -40 to -20°C | | | Serial array unit | UART | UART | | | CSI00: fclk/2 (supporting 16 Mbps), fclk/4 | CSI00: fcLk/4 | | | CSI01 | CSI01 | | | Simplified I <sup>2</sup> C communication | Simplified I <sup>2</sup> C communication | | IICA | Normal mode | Normal mode | | | Fast mode | Fast mode | | | Fast mode plus | | | Voltage detector | Rise detection voltage: 1.67 V to 4.06 V | Rise detection voltage: 2.61 V to 4.06 V | | | (14 levels) | (8 levels) | | | Fall detection voltage: 1.63 V to 3.98 V | Fall detection voltage: 2.55 V to 3.98 V | | | (14 levels) | (8 levels) | Remark The electrical characteristics of the products G: Industrial applications (TA = -40 to +105°C) are different from those of the products "A: Consumer applications, and G: Industrial applications (only with TA = -40 to +85°C)". For details, refer to 3.1 to 3.10. #### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (2/3) | Parameter | Symbols | | Conditions | Ratings | Unit | |--------------|-----------------|-------------------------------------------|-------------------------------------------------|---------------------------------------------------|------| | LCD voltage | V <sub>L1</sub> | V <sub>L1</sub> voltage <sup>Note 1</sup> | | -0.3 to +2.8<br>and -0.3 to V <sub>L4</sub> + 0.3 | V | | | V <sub>L2</sub> | V <sub>L2</sub> voltage <sup>Note 1</sup> | | -0.3 to V <sub>L4</sub> + 0.3 Note 2 | V | | | V <sub>L3</sub> | V <sub>L3</sub> voltage <sup>Note 1</sup> | | -0.3 to V <sub>L4</sub> + 0.3 Note 2 | V | | | V <sub>L4</sub> | V <sub>L4</sub> voltage <sup>Note 1</sup> | | -0.3 to +6.5 | V | | <del> </del> | VLCAP | CAPL, CAPH vol | tage <sup>Note 1</sup> | -0.3 to V <sub>L4</sub> + 0.3 Note 2 | V | | | VLOUT | COM0 to COM7,<br>SEG0 to | External resistance division method | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 2</sup> | ٧ | | | SEG38, | Capacitor split method | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note 2</sup> | | | | | output voltage | | Internal voltage boosting method | -0.3 to V <sub>L4</sub> + 0.3 Note 2 | | - Notes 1. This value only indicates the absolute maximum ratings when applying voltage to the V<sub>L1</sub>, V<sub>L2</sub>, V<sub>L3</sub>, and V<sub>L4</sub> pins; it does not mean that applying voltage to these pins is recommended. When using the internal voltage boosting method or capacitance split method, connect these pins to V<sub>SS</sub> via a capacitor (0.47 $\mu$ F $\pm$ 30%) and connect a capacitor (0.47 $\mu$ F $\pm$ 30%) between the CAPL and CAPH pins. - 2. Must be 6.5 V or lower. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. Remark Vss: Reference voltage - Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD</sub> or V<sub>SS</sub>, EV<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer, watchdog timer, and LCD controller/driver. - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @1 \text{ MHz}$ to 24 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz to 16 MHz}$ - 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C ## 3.4 AC Characteristics ## 3.4.1 Basic operation (Ta = -40 to +105°C, 2.4 V $\leq$ EV<sub>DD</sub> = V<sub>DD</sub> $\leq$ 5.5 V, Vss = EVss = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | | |------------------------------------------------------|---------------------------------|----------------------------------------------------------------------|----------------|-----------------------------------------------------|-----------|------|------|-----| | Instruction cycle (minimum | Tcy | Main | HS (high-speed | $2.7V\!\leq\!V_{DD}\!\leq\!5.5V$ | 0.04167 | | 1 | μS | | instruction execution time) | | system<br>clock (f <sub>MAIN</sub> )<br>operation | main) mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 0.0625 | | 1 | μs | | | | Subsystem clock ( $f_{SUB}$ ) 2.4 $V \le V_{DD} \le 5.5 V$ operation | | 28.5 | 30.5 | 31.3 | μs | | | | | , , , | HS (high-speed | $2.7V\!\leq\!V_{DD}\!\leq\!5.5V$ | 0.04167 | | 1 | μS | | | | | main) mode | $2.4 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | 0.0625 | | 1 | μS | | External system clock frequency | fex | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | | 1.0 | | 20.0 | MHz | | | | | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | | | 1.0 | | 16.0 | MHz | | | fexs | | | | 32 | | 35 | kHz | | External system clock input high- | texh, texl | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | | 24 | | | ns | | | level width, low-level width | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | | 30 | | | ns | | | | | texhs,<br>texhs | | | | 13.7 | | | μs | | TI00 to TI07 input high-level width, low-level width | tтін,<br>tтіL | | | | 1/fмск+10 | | | ns | | TO00 to TO07 output frequency | | HS (high-speed main) mode | ed 4.0 V | ≤ EV <sub>DD</sub> ≤ 5.5 V | | | 16 | MHz | | | | | 2.7 V | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V}$ | | | 8 | MHz | | | | | 2.4 V | ≤ EV <sub>DD</sub> < 2.7 V | | | 4 | MHz | | PCLBUZ0, PCLBUZ1 output | f <sub>PCL</sub> | HS (high-speed main) mode | ed 4.0 V | ≤ EV <sub>DD</sub> ≤ 5.5 V | | | 16 | MHz | | frequency | | | 2.7 V | ≤ EV <sub>DD</sub> < 4.0 V | | | 8 | MHz | | | | | 2.4 V | ≤ EV <sub>DD</sub> < 2.7 V | | | 4 | MHz | | Interrupt input high-level width, | tinth,<br>tintl | INTP0 | 2.4 V | $\leq$ V <sub>DD</sub> $\leq$ 5.5 V | 1 | | | μS | | low-level width | | INTP1 to INT | P7 2.4 V | ≤ EV <sub>DD</sub> ≤ 5.5 V | 1 | | | μS | | Key interrupt input low-level width | <b>t</b> kr | KR0 to KR3 | 2.4 V | ≤ EV <sub>DD</sub> ≤ 5.5 V | 250 | | | ns | | RESET low-level width | <b>t</b> RSL | | | | 10 | | | μS | Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKS0n bit of timer mode register 0n (TMR0n). n: Channel number (n = 0 to 7)) **5.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 1.8 V $\leq$ EV<sub>DD</sub> < 3.3 V and 1.6 V $\leq$ V<sub>b</sub> $\leq$ 2.0 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$ [bps] Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpb tolerance (32- to 52-pin products)/EVpb tolerance (64-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For Vih and Vil., see the DC characteristics with TTL input buffer selected. **UART** mode connection diagram (during communication at different potential) # (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD} = \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | HS (high-spec | Unit | | |--------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|---------------------------|----| | | | | | MIN. | MAX. | | | SCKp cycle time Note 1 | tkcy2 | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$ | 20 MHz < f <sub>MCK</sub> ≤ 24 MHz | 24/fмск | | ns | | | | $2.7 V \le V_b \le 4.0 V$ | 8 MHz < fмcк ≤ 20 MHz | 20/fмск | | ns | | | | | 4 MHz < f <sub>MCK</sub> ≤ 8 MHz | 16/fмск | | ns | | | | | fmck ≤ 4 MHz | 12/fмск | | ns | | | | $2.7 \text{ V} \le \text{EV}_{DD} \le 4.0 \text{ V},$ | 20 MHz < f <sub>MCK</sub> ≤ 24 MHz | 32/fмск | | ns | | | | $2.3 V \le V_b \le 2.7 V$ | 16 MHz < f <sub>MCK</sub> ≤ 20 MHz | 28/fмск | | ns | | | | | 8 MHz < f <sub>MCK</sub> ≤ 16 MHz | 24/fмск | | ns | | | | | 4 MHz < f <sub>MCK</sub> ≤ 8 MHz | 16/fмск | | ns | | | | | fmck ≤ 4 MHz | 12/fмск | | ns | | | | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V},$ | 20 MHz < f <sub>MCK</sub> ≤ 24 MHz | 72/fмск | | ns | | | | $1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}$ | 16 MHz < f <sub>MCK</sub> ≤ 20 MHz | 64/fмск | | ns | | | | | 8 MHz < f <sub>MCK</sub> ≤ 16 MHz | 52/fмск | | ns | | | | | 4 MHz < f <sub>MCK</sub> ≤ 8 MHz | 32/fмск | | ns | | | | | fmck ≤ 4 MHz | 20/fмск | | ns | | SCKp high-/low-level width | tkH2, | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V}$ | | tkcy2/2 - 24 | | ns | | | | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$ | | tkcy2/2 - 36 | | ns | | | | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$ | | tkcy2/2 - 100 | | ns | | SIp setup time<br>(to SCKp↑) Note2 | tsik2 $4.0 \text{ V} \le \text{EV}_{DD} < 5$<br>$2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V}$ | | V, | 1/fмск + 40 | | ns | | | | 2.7 V ≤ EV <sub>DD</sub> < 4.0 V,<br>2.3 V ≤ V <sub>b</sub> ≤ 2.7 V | | 1/f <sub>MCK</sub> + 40 | | ns | | | | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3$<br>$1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$ | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$ | | | ns | | SIp hold time<br>(from SCKp↑) Note 3 | tksi2 | 4.0 V ≤ EV <sub>DD</sub> < 5.5 V,<br>2.7 V ≤ V <sub>b</sub> ≤ 4.0 V | | 1/fмск + 62 | | ns | | | - | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$ | | 1/fмск + 62 | | ns | | | | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$ | | 1/fмcк + 62 | | ns | | Delay time from SCKp↓ to SOp output Note 4 | tkso2 | $4.0 \text{ V} \le \text{EV}_{DD} \le 5.5$<br>$C_b = 30 \text{ pF}, R_b = 1.4$ | $V, 2.7 \ V \le V_b \le 4.0 \ V,$ 4 k $\Omega$ | | 2/fмск + 240 | ns | | • | | $2.7 \text{ V} \le \text{EV}_{DD} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$ $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | 2/f <sub>MCK</sub> + 428 | ns | | | | $2.4 \text{ V} \le \text{EV}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{b} \le 2.0 \text{ V}$ $C_b = 30 \text{ pF}, \ R_b = 5.5 \text{ k}\Omega$ | | | 2/f <sub>MCK</sub> + 1146 | ns | (Notes, Caution and Remarks are listed on the page after the next page.) (3) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>SS</sub> (ADREFM = 0), target pin : ANI0, ANI1, ANI16 to ANI23, internal reference voltage, and temperature sensor output voltage $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD} = \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS} = 0 \text{ V}, \text{Reference voltage (+)} = \text{V}_{DD}, \text{ Reference voltage (-)} = \text{V}_{SS})$ | Parameter | Symbol | Condition | MIN. | TYP. | MAX. | Unit | | |----------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------|------------------|-----------------|------| | Resolution | RES | | | | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μs | | | | | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 3.1875 | | 39 | μs | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μs | | | | 10-bit resolution Target pin: Internal reference | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μs | | | | | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 3.5625 | | 39 | μs | | | | voltage, and temperature<br>sensor output voltage (HS<br>(high-speed main) mode) | $2.4~V \le V_{DD} \le 5.5~V$ | 17 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Integral linearity error Note 1 | ILE | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±4.0 | LSB | | Differential linearity error | DLE | 10-bit resolution | $2.4~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | | | ±2.0 | LSB | | Analog input voltage | Vain | ANIO, ANI1 | | 0 | | V <sub>DD</sub> | V | | | | ANI16 to ANI23 | 0 | | EV <sub>DD</sub> | V | | | Internal reference voltage output (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-speed main) mode) | | | | V <sub>BGR</sub> Note 3 | | | V | | | | Temperature sensor output volt (2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, HS (high-s | V <sub>TMPS25</sub> Note 3 | | | V | | **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics. # 3.7.3 Capacitor split method #### 1/3 bias method (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|-----------------|-------------------------------------------|------------------------------|---------------------|------------------------------|------| | V <sub>L4</sub> voltage | V <sub>L4</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | | V <sub>DD</sub> | | V | | V <sub>L2</sub> voltage | V <sub>L2</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 2/3 V <sub>L4</sub><br>- 0.1 | 2/3 V <sub>L4</sub> | 2/3 V <sub>L4</sub><br>+ 0.1 | V | | V <sub>L1</sub> voltage | V <sub>L1</sub> | C1 to C4 = 0.47 $\mu$ F <sup>Note 2</sup> | 1/3 V <sub>L4</sub><br>- 0.1 | 1/3 V <sub>L4</sub> | 1/3 V <sub>L4</sub><br>+ 0.1 | V | | Capacitor split wait time Note 1 | tvwait | | 100 | | | ms | - Notes 1. This is the wait time from when voltage bucking is started (VLCON = 1) until display is enabled (LCDON = 1). - 2. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between V<sub>L1</sub> and GND - C3: A capacitor connected between VL2 and GND - C4: A capacitor connected between VL4 and GND - $C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$