Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | | |----------------------------|-----------------------------------------------------------|--| | Product Status | Active | | | Core Processor | eZ8 | | | Core Size | 8-Bit | | | Speed | 20MHz | | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART | | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | | Number of I/O | 31 | | | Program Memory Size | 16KB (16K x 8) | | | Program Memory Type | FLASH | | | EEPROM Size | - | | | RAM Size | 2K x 8 | | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | | Data Converters | A/D 8x10b | | | Oscillator Type | Internal | | | Operating Temperature | -40°C ~ 105°C (TA) | | | Mounting Type | Surface Mount | | | Package / Case | 44-LCC (J-Lead) | | | Supplier Device Package | - | | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8f1621vn020eg | | | Flash Status Register | . 177 | |---------------------------------------------------------|-------| | Page Select Register | . 177 | | Flash Sector Protect Register | . 178 | | Flash Frequency High and Low Byte Registers | . 179 | | Option Bits | . 180 | | Operation | . 180 | | Option Bit Configuration By Reset | . 180 | | Option Bit Address Space | . 180 | | Flash Memory Address 0000H | . 181 | | Flash Memory Address 0001H | . 182 | | On-Chip Debugger | . 183 | | Architecture | | | Operation | | | OCD Interface | | | DEBUG Mode | . 185 | | OCD Data Format | | | OCD Autobaud Detector/Generator | . 186 | | OCD Serial Errors | . 187 | | Breakpoints | | | On-Chip Debugger Commands | . 188 | | On-Chip Debugger Control Register Definitions | . 193 | | OCD Control Register | | | OCD Status Register | . 194 | | On-Chip Oscillator | . 196 | | Operating Modes | | | Crystal Oscillator Operation | | | Oscillator Operation with an External RC Network | | | Electrical Characteristics | . 200 | | Absolute Maximum Ratings | | | DC Characteristics | | | On-Chip Peripheral AC and DC Electrical Characteristics | | | AC Characteristics | | | General-Purpose I/O Port Input Data Sample Timing | | | General-Purpose I/O Port Output Timing | | | On-Chip Debugger Timing | | | SPI Master Mode Timing | | | SPI Slave Mode Timing | | | I <sup>2</sup> C Timing | | | UART Timing | | | | | # Z8 Encore! XP<sup>®</sup> F64xx Series Product Specification xiv | , | Γable 34. | IRQ2 Enable High Bit Register (IRQ2ENH) | 58 | |---|-----------|-----------------------------------------------------------------------|-------| | , | Γable 35. | IRQ2 Enable Low Bit Register (IRQ2ENL) | 59 | | , | Γable 36. | Interrupt Edge Select Register (IRQES) | 60 | | , | Гable 37. | Interrupt Port Select Register (IRQPS) | 60 | | , | Γable 38. | Interrupt Control Register (IRQCTL) | 61 | | , | Гable 39. | Timer 0–3 High Byte Register (TxH) | 73 | | , | Γable 40. | Timer 0–3 Low Byte Register (TxL) | 73 | | , | Γable 41. | Timer 0–3 Reload High Byte Register (TxRH) | 74 | | , | Гable 42. | Timer 0–3 Reload Low Byte Register (TxRL) | 74 | | , | Гable 43. | Timer 0–3 PWM High Byte Register (TxPWMH) | 75 | | , | Γable 44. | Timer 0–3 PWM Low Byte Register (TxPWML) | 75 | | , | Гable 45. | Timer 0–3 Control 0 Register (TxCTL0) | 76 | | , | Гable 46. | Timer 0–3 Control 1 Register (TxCTL1) | 77 | | , | Γable 47. | Watchdog Timer Approximate Time-Out Delays | 81 | | , | Γable 48. | Watchdog Timer Control Register (WDTCTL) | 84 | | , | Гable 49. | Watchdog Timer Events | 85 | | , | Γable 50. | Watchdog Timer Reload Upper Byte Register (WDTU) | 85 | | , | Γable 51. | Watchdog Timer Reload High Byte Register (WDTH) | 86 | | , | Γable 52. | Watchdog Timer Reload Low Byte Register (WDTL) | 86 | | , | Γable 53. | UART Transmit Data Register (UxTXD) | 99 | | , | Γable 54. | UART Receive Data Register (UxRXD) | 99 | | , | Γable 55. | UART Status 0 Register (UxSTAT0) | . 100 | | , | Γable 56. | UART Status 1 Register (UxSTAT1) | . 101 | | , | Γable 57. | UART Control 0 Register (UxCTL0) | . 102 | | , | Γable 58. | UART Control 1 Register (UxCTL1) | . 103 | | , | Γable 59. | UART Address Compare Register (UxADDR) | . 105 | | , | Гable 60. | UART Baud Rate High Byte Register (UxBRH) | . 106 | | , | Γable 61. | UART Baud Rate Low Byte Register (UxBRL) | . 106 | | , | Γable 62. | UART Baud Rates | . 107 | | , | Гable 63. | SPI Clock Phase (PHASE) and Clock Polarity (CLKPOL) Operation $\ .$ . | . 117 | | , | Γable 64. | SPI Data Register (SPIDATA) | . 122 | | , | Γable 65. | SPI Control Register (SPICTL) | . 122 | | , | Гable 66. | SPI Status Register (SPISTAT) | . 123 | | , | Гable 67. | SPI Mode Register (SPIMODE) | . 125 | | , | Гable 68. | SPI Diagnostic State Register (SPIDST) | . 126 | | , | Гable 69. | SPI Baud Rate High Byte Register (SPIBRH) | . 127 | Figure 7. Z8 Encore! XP F64xx Series in 80-Pin Quad Flat Package (QFP) **Table 3. Signal Descriptions (Continued)** | Signal<br>Mnemonic | I/O | Description | |--------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Oscillators | ., 0 | 2000 Ipiloli | | X <sub>IN</sub> | I | External Crystal Input. This is the input pin to the crystal oscillator. A crystal can be connected between it and the X <sub>OUT</sub> pin to form the oscillator. This signal is usable with external RC networks and an external clock driver. | | X <sub>OUT</sub> | 0 | External Crystal Output. This pin is the output of the crystal oscillator. A crystal can be connected between it and the $X_{\rm IN}$ pin to form the oscillator. When the system clock is referred to in this manual, it refers to the frequency of the signal at this pin. This pin must be left unconnected when not using a crystal. | | RC <sub>OUT</sub> | 0 | RC Oscillator Output. This signal is the output of the RC oscillator. It is multiplexed with a general-purpose I/O pin. This signal must be left unconnected when not using a crystal. | | On-Chip Deb | ugger | | | DBG | I/O | Debug. This pin is the control and data input and output to and from the On-Chip Debugger. This pin is open-drain. | | | | <b>Caution:</b> For operation of the On-Chip Debugger, all power pins ( $V_{DD}$ and $AV_{DD}$ ) must be supplied with power and all ground pins ( $V_{SS}$ and $AV_{SS}$ ) must be properly grounded. The DBG pin is open-drain and must have an external pull-up resistor to ensure proper operation. | | Reset | | | | RESET | I | RESET. Generates a Reset when asserted (driven Low). | | Power Suppl | ly | | | $V_{DD}$ | I | Power Supply. | | $AV_{DD}$ | I | Analog Power Supply. | | $V_{SS}$ | I | Ground. | | AV <sub>SS</sub> | l | Analog Ground. | # **Program Memory** The eZ8 CPU supports 64KB of program memory address space. The Z8 Encore! XP F64xx Series contains 16KB to 64KB of on-chip Flash in the program memory address space, depending upon the device. Reading from program memory addresses outside the available Flash memory addresses returns FFH. Writing to these unimplemented program memory addresses produces no effect. Table 5 describes the program memory maps for the Z8 Encore! XP F64xx Series products. Table 5. Z8 Encore! XP F64xx Series Program Memory Maps | 00000-0001 Option Bits 00002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-3FFF Program Memory Z8F242x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0000-0003 Reset Vector | Program Memory Address (Hex) Function | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------|--|--|--| | 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-3FFF Program Memory Z8F242x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 00002-0003 Reset Vector | Z8F162x Products | | | | | | 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-3FFF Program Memory Z8F242x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector | 0000-0001 | Option Bits | | | | | Illegal Instruction Trap | 0002-0003 | Reset Vector | | | | | Interrupt Vectors* | 0004-0005 | WDT Interrupt Vector | | | | | Description | 0006-0007 | Illegal Instruction Trap | | | | | Z8F242x Products 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector | 0008-0037 | Interrupt Vectors* | | | | | 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector | 0038-3FFF | Program Memory | | | | | 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector | Z8F242x Products | | | | | | 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector | 0000-0001 | Option Bits | | | | | 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | 0002-0003 | Reset Vector | | | | | 0008-0037 Interrupt Vectors* 0038-5FFF Program Memory Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | 0004-0005 | WDT Interrupt Vector | | | | | Z8F322x Products Option Bits 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | 0006-0007 | Illegal Instruction Trap | | | | | Z8F322x Products 0000-0001 | 0008-0037 | Interrupt Vectors* | | | | | 0000-0001 Option Bits 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | 0038-5FFF | Program Memory | | | | | 0002-0003 Reset Vector 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | Z8F322x Products | | | | | | 0004-0005 WDT Interrupt Vector 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0002-0003 Reset Vector | 0000-0001 | Option Bits | | | | | 0006-0007 Illegal Instruction Trap 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Reset Vector | 0002-0003 | Reset Vector | | | | | 0008-0037 Interrupt Vectors* 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Reset Vector | 0004-0005 | WDT Interrupt Vector | | | | | 0038-7FFF Program Memory Z8F482x Products Option Bits 0000-0001 Reset Vector | 0006-0007 | Illegal Instruction Trap | | | | | <b>Z8F482x Products</b> 0000-0001 | 0008-0037 | Interrupt Vectors* | | | | | 0000-0001 Option Bits 0002-0003 Reset Vector | 0038-7FFF | Program Memory | | | | | 0002-0003 Reset Vector | Z8F482x Products | | | | | | | 0000-0001 | Option Bits | | | | | 0004-0005 WDT Interrupt Vector | 0002-0003 | Reset Vector | | | | | | 0004-0005 | WDT Interrupt Vector | | | | Note: \*See <u>Table 23</u> on page 48 for a list of the interrupt vectors. Table 5. Z8 Encore! XP F64xx Series Program Memory Maps (Continued) | Program Memory Address (Hex) | Function | | | | | |----------------------------------------------------------------------------|--------------------------|--|--|--|--| | 0006-0007 | Illegal Instruction Trap | | | | | | 0008-0037 | Interrupt Vectors* | | | | | | 0038-BFFF | Program Memory | | | | | | Z8F642x Products | | | | | | | 0000-0001 | Option Bits | | | | | | 0002-0003 | Reset Vector | | | | | | 0004-0005 | WDT Interrupt Vector | | | | | | 0006-0007 | Illegal Instruction Trap | | | | | | 0008-0037 | Interrupt Vectors* | | | | | | 0038-FFFF | Program Memory | | | | | | Note: *See <u>Table 23</u> on page 48 for a list of the interrupt vectors. | | | | | | # **Data Memory** The Z8 Encore! XP F64xx Series does not use the eZ8 CPU's 64KB data memory address space. # **Information Area** Table 6 describes the Z8 Encore! XP F64xx Series' Information Area. This 512-byte Information Area is accessed by setting bit 7 of the Page Select Register to 1. When access is enabled, the Information Area is mapped into program memory and overlays the 512 bytes at addresses FE00H to FFFFH. When the Information Area access is enabled, execution of the LDC and LDCI instructions from these program memory addresses return the Information Area data rather than the program memory data. Reads of these addresses through the On-Chip Debugger also returns the Information Area data. Execution of code from these addresses continues to correctly use program memory. Access to the Information Area is read-only. Table 6. Z8 Encore! XP F64xx Series Information Area Map | Program Memory<br>Address (Hex) | Function | |---------------------------------|--------------------------------------------------------------------------------------------------------------| | FE00H-FE3FH | Reserved | | FE40H-FE53H | Part Number 20-character ASCII alphanumeric code Left-justified and filled with zeros (ASCII Null character) | | FE54H-FFFFH | Reserved | **Table 12. Port Alternate Function Mapping** | Port | Pin | Mnemonic | Alternate Function Description | |--------|---------|------------|---------------------------------------------------| | Port A | PA0 | TOIN | Timer 0 Input | | | PA1 | T0OUT | Timer 0 Output | | | PA2 | DE0 | UART 0 Driver Enable | | | PA3 | CTS0 | UART 0 Clear to Send | | | PA4 | RXD0/IRRX0 | UART 0/IrDA 0 Receive Data | | | PA5 | TXD0/IRTX0 | UART 0/IrDA 0 Transmit Data | | | PA6 | SCL | I <sup>2</sup> C Clock (automatically open-drain) | | | PA7 | SDA | I <sup>2</sup> C Data (automatically open-drain) | | Port B | PB0 | ANA0 | ADC analog input 0 | | | PB1 | ANA1 | ADC analog input 1 | | | PB2 | ANA2 | ADC analog input 2 | | | PB3 | ANA3 | ADC analog input 3 | | | PB4 | ANA4 | ADC analog input 4 | | | PB5 | ANA5 | ADC analog input 5 | | | PB6 | ANA6 | ADC analog input 6 | | | PB7 | ANA7 | ADC analog input 7 | | Port C | PC0 | T1IN | Timer 1 Input | | | PC1 | T1OUT | Timer 1 Output | | | PC2 | SS | SPI Slave Select | | | PC3 | SCK | SPI Serial Clock | | | PC4 | MOSI | SPI Master Out/Slave In | | | PC5 | MISO | SPI Master In/Slave Out | | | PC6 | T2IN | Timer 2 In | | | PC7 | T2OUT | Timer 2 Out | | Port D | PD0 | T3IN | Timer 3 In (unavailable in the 44-pin package) | | | PD1 | T3OUT | Timer 3 Out (unavailable in the 44-pin package) | | | PD2 | N/A | No alternate function | | | PD3 | DE1 | UART 1 Driver Enable | | | PD4 | RXD1/IRRX1 | UART 1/IrDA 1 Receive Data | | | PD5 | TXD1/IRTX1 | UART 1/IrDA 1 Transmit Data | | | PD6 | CTS1 | UART 1 Clear to Send | | | PD7 | RCOUT | Watchdog Timer RC Oscillator Output | | Port E | PE[7:0] | N/A | No alternate functions | | | | | | #### Port A-H High Drive Enable Subregisters The Port A–H High Drive Enable Subregister, shown in Table 19, is accessed through the Port A–H Control Register by writing 04H to the Port A–H Address Register. Setting the bits in the Port A–H High Drive Enable subregisters to 1 configures the specified port pins for high-current output drive operation. The Port A–H High Drive Enable Subregister affects the pins directly and, as a result, alternate functions are also affected. Table 19. Port A-H High Drive Enable Subregisters | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------------|---------------|----------------|---------------|------------|-------|---------------|---------------|-------|--|--| | Field | PHDE7 | PHDE6 | PHDE5 | PHDE4 | PHDE3 | PHDE2 | PHDE1 | PHDE0 | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | See note. | | | | | | | | | | | NI-4 16 - 6 | All suists in | 4h a Dawt A II | ۸ ما ما سمم م | :-4-= :4 : | | ah tha Dart A | II Cantral Da | | | | Note: If a 04H exists in the Port A–H Address Register, it is accessible through the Port A–H Control Register. | Bit | Description | |-------|-------------------------------------------------------------------| | [7:0] | Port High Drive Enabled | | PHDEx | 0 = The Port pin is configured for standard output current drive. | | | 1 = The Port pin is configured for high output current drive. | | | F 4 12 14 17 17 17 17 17 17 17 17 17 17 17 17 17 | • Writing a 1 to the IRQE bit in the Interrupt Control Register Interrupts are globally disabled by any of the following operations: - Execution of a Disable Interrupt (DI) instruction - eZ8 CPU acknowledgement of an interrupt service request from the interrupt controller - Writing a 0 to the IRQE bit in the Interrupt Control Register - Reset - Executing a trap instruction - Illegal instruction trap # **Interrupt Vectors and Priority** The interrupt controller supports three levels of interrupt priority. Level 3 is the highest priority, Level 2 is the second highest priority, and Level 1 is the lowest priority. If all of the interrupts were enabled with identical interrupt priority (all as Level 2 interrupts, for example), then the interrupt priority would be assigned from highest to lowest, as specified in Table 23. Level 3 interrupts always have higher priority than Level 2 interrupts which, in turn, always have higher priority than Level 1 interrupts. Within each interrupt priority level (Level 1, Level 2, or Level 3), priority is assigned as specified in Table 23. Resets, Watchdog Timer interrupts (if enabled), and illegal instruction traps always have highest priority. # **Interrupt Assertion** Interrupt sources assert their interrupt requests for only a single system clock period (single pulse). When the interrupt request is acknowledged by the eZ8 CPU, the corresponding bit in the Interrupt Request Register is cleared until the next interrupt occurs. Writing a 0 to the corresponding bit in the Interrupt Request Register likewise clears the interrupt request. **Caution:** Zilog recommends not using a coding style that clears bits in the Interrupt Request registers. All incoming interrupts received between execution of the first LDX command and the final LDX command are lost. See Example 1, which follows. **Example 1.** A poor coding style that can result in lost interrupt requests: ``` LDX r0, IRQ0 AND r0, MASK LDX IRQ0, r0 ``` - 6. Configure the associated GPIO port pin for the timer input alternate function. - 7. Write to the Timer Control 1 Register to enable the timer and initiate counting. In CAPTURE Mode, the elapsed time from timer start to capture event can be calculated using the following equation: Capture Elapsed Time (s) = $$\frac{\text{(Capture Value - Start Value)} \times \text{Prescale}}{\text{System Clock Frequency (Hz)}}$$ #### **COMPARE Mode** In COMPARE Mode, the timer counts up to the 16-bit maximum compare value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the compare value, the timer generates an interrupt and counting continues (the timer value is not reset to 0001H). Also, if the timer output alternate function is enabled, the timer output pin changes state (from Low to High or from High to Low) upon compare. If the Timer reaches FFFFH, the timer rolls over to 0000H and continue counting. Observe the following procedure for configuring a timer for COMPARE Mode and initiating the count: - 1. Write to the Timer Control 1 Register to: - Disable the timer - Configure the timer for COMPARE Mode - Set the prescale value - Set the initial logic level (High or Low) for the timer output alternate function, if appropriate - 2. Write to the Timer High and Low Byte registers to set the starting count value. - 3. Write to the Timer Reload High and Low Byte registers to set the compare value. - 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. If using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 6. Write to the Timer Control 1 Register to enable the timer and initiate counting. In COMPARE Mode, the system clock always provides the timer input. The compare time is calculated using the following equation: #### Serial Clock The Serial Clock (SCK) synchronizes data movement both in and out of the device through its MOSI and MISO pins. In MASTER Mode, the SPI's Baud Rate Generator creates the serial clock. The Master drives the serial clock out its own SCK pin to the Slave's SCK pin. When the SPI is configured as a Slave, the SCK pin is an input and the clock signal from the Master synchronizes the data transfer between the Master and Slave devices. Slave devices ignore the SCK signal, unless the $\overline{SS}$ pin is asserted. When configured as a slave, the SPI block requires a minimum SCK period of greater than or equal to 8 times the system (X<sub>IN</sub>) clock period. The Master and Slave are each capable of exchanging a character of data during a sequence of NUMBITS clock cycles (see the NUMBITS field in the <u>SPI Mode Register</u> section on page 125). In both Master and Slave SPI devices, data is shifted on one edge of the SCK and is sampled on the opposite edge where data is stable. Edge polarity is determined by the SPI phase and polarity control. #### Slave Select The active Low Slave Select $(\overline{SS})$ input signal selects a Slave SPI device. $\overline{SS}$ must be Low prior to all data communication to and from the Slave device. $\overline{SS}$ must stay Low for the full duration of each character transferred. The $\overline{SS}$ signal may stay Low during the transfer of multiple characters or may deassert between each character. When the SPI is configured as the only Master in an SPI system, the $\overline{SS}$ pin can be set as either an input or an output. Other GPIO output pins can also be employed to select external SPI Slave devices. When the SPI is configured as one Master in a multimaster SPI system, the $\overline{SS}$ pin must be set as an input. The $\overline{SS}$ input signal on the Master must be High. If the $\overline{SS}$ signal goes Low (indicating another Master is driving the SPI bus), a collision error flag is set in the SPI Status Register. # **SPI Clock Phase and Polarity Control** The SPI supports four combinations of serial clock phase and polarity using two bits in the SPI Control Register. The clock polarity bit, CLKPOL, selects an active high or active Low clock and has no effect on the transfer format. Table 63 lists the SPI Clock Phase and Polarity Operation parameters. The clock phase bit, PHASE, selects one of two fundamentally different transfer formats. For proper data transmission, the clock phase and polarity must be identical for the SPI Master and the SPI Slave. The Master always places data on the MOSI line a half-cycle before the receive clock edge (SCK signal), in order for the Slave to latch the data. | Bit | Description (Continued) | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [1]<br>FLUSH | Flush Data Setting this bit to 1 clears the I <sup>2</sup> C Data Register and sets the TDRE bit to 1. This bit allows flushing of the I <sup>2</sup> C Data Register when a Not Acknowledge interrupt is received after the data has been sent to the I <sup>2</sup> C Data Register. Reading this bit always returns 0. | | [0]<br>FILTEN | I <sup>2</sup> C Signal Filter Enable This bit enables low-pass digital filters on the SDA and SCL input signals. These filters reject any input pulse with periods less than a full system clock cycle. The filters introduce a 3-system clock cycle latency on the inputs. 1 = low-pass filters are enabled. 0 = low-pass filters are disabled. | # I<sup>2</sup>C Baud Rate High and Low Byte Registers The I<sup>2</sup>C Baud Rate High and Low Byte registers, shown in Tables 74 and 75, combine to form a 16-bit reload value, BRG[15:0], for the I<sup>2</sup>C Baud Rate Generator. When the I<sup>2</sup>C is disabled, the Baud Rate Generator can function as a basic 16-bit timer with interrupt on time-out. To configure the Baud Rate Generator as a timer with interrupt on time-out, complete the following procedure: - 1. Disable the I<sup>2</sup>C by clearing the IEN bit in the I<sup>2</sup>C Control Register to 0. - 2. Load the appropriate 16-bit count value into the $I^2C$ Baud Rate High and Low Byte registers. - 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BIRQ bit in the I<sup>2</sup>C Control Register to 1. When configured as a general purpose timer, the interrupt interval is calculated using the following equation: Interrupt Interval (s) = System Clock Period (s) $\times$ BRG[15:0] **Table 95. Page Select Register (FPS)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|-------------|---|----|----|---|---|---| | Field | INFO_EN | NFO_EN PAGE | | | | | | | | RESET | | 0 | | | | | | | | R/W | | R/W | | | | | | | | Address | | | | FF | 9H | | | | | Bit | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>INFO_EN | Information Area Enable 0 = Information Area is not selected. 1 = Information Area is selected. The Information area is mapped into the Flash memory address space at addresses FE00H through FFFFH. | | [6:0]<br>PAGE | Page Select This 7-bit field selects the Flash memory page for programming and Page Erase operations. Flash Memory Address[15:9] = PAGE[6:0]. | # Flash Sector Protect Register The Flash Sector Protect Register, shown in Table 96, protects Flash memory sectors from being programmed or erased from user code. The Flash Sector Protect Register shares its Register File address with the Page Select Register. The Flash Sector Protect Register can be accessed only after writing the Flash Control Register with 5EH. User code can only write bits in this register to 1 (bits cannot be cleared to 0 by user code). To determine the appropriate Flash memory sector address range and sector number for your Z8F64xx Series product, please refer to <u>Table 91</u> on page 169. **Table 96. Flash Sector Protect Register (FPROT)** | Bit | 7 | 7 6 5 4 3 2 1 | | | | | | 0 | | | | | |------------|----------------|----------------|----------------|-----------------|---------------|---------------|------------|-------|--|--|--|--| | Field | SECT7 | SECT6 | SECT5 | SECT4 | SECT3 | SECT2 | SECT1 | SECT0 | | | | | | RESET | | 0 | | | | | | | | | | | | R/W | | R/W* | | | | | | | | | | | | Address | | FF9H | | | | | | | | | | | | Note: *R/V | V = This regis | ter is accessi | ble for read o | perations; it o | an be written | to 1 only via | user code. | | | | | | | Bit | Description | |---------------|------------------------------------------------------------------------------| | [7:0] | Sector Protect** | | SECT <i>n</i> | 0 = Sector <i>n</i> can be programmed or erased from user code. | | | 1 = Sector n is protected and cannot be programmed or erased from user code. | | Note: **L | Jser code can only write bits from 0 to 1. | **Table 125. Notational Shorthand (Continued)** | Notation | Description | Operand | Range | |----------|-----------------------|---------|------------------------------------------------------------------------------------------------------------------------| | RA | Relative Address | Х | X represents an index in the range of +127 to -128 which is an offset relative to the address of the next instruction. | | rr | Working Register Pair | RRp | p = 0, 2, 4, 6, 8, 10, 12, or 14. | | RR | Register Pair | Reg | Reg. represents an even number in the range of 00H to FEH. | | Vector | Vector Address | Vector | Vector represents a number in the range of 00H to FFH. | | X | Indexed | #Index | The register or register pair to be indexed is offset by the signed Index value (#Index) in a +127 to -128 range. | Table 126 contains additional symbols that are used throughout the Instruction Summary and Instruction Set Description sections. **Table 126. Additional Symbols** | Symbol | Definition | |--------|---------------------------| | dst | Destination Operand | | src | Source Operand | | @ | Indirect Address Prefix | | SP | Stack Pointer | | PC | Program Counter | | FLAGS | Flags Register | | RP | Register Pointer | | # | Immediate Operand Prefix | | В | Binary Number Suffix | | % | Hexadecimal Number Prefix | | Н | Hexadecimal Number Suffix | Assignment of a value is indicated by an arrow, as shown in the following example. $$dst \leftarrow dst + src$$ This example indicates that the source data is added to the destination data; the result is stored in the destination location. #### **Condition Codes** The C, Z, S and V flags control the operation of the conditional jump (JP cc and JR cc) instructions. Sixteen frequently useful functions of the flag settings are encoded in a 4-bit field called the condition code (cc), which forms bits 7:4 of the conditional jump instructions. The condition codes are summarized in Table 127. Some binary condition codes can be created using more than one assembly code mnemonic. The result of the flag test operation decides if the conditional jump is executed. **Table 127. Condition Codes** | Dinom | Hav | Assembly | Definition | Flore Took Operation | |--------|-----|--------------|--------------------------------|-------------------------| | Binary | Hex | Mnemonic | Definition | Flag Test Operation | | 0000 | 0 | F | Always False | _ | | 0001 | 1 | LT | Less Than | (S XOR V) = 1 | | 0010 | 2 | LE | Less Than or Equal | (Z OR (S XOR V)) = 1 | | 0011 | 3 | ULE | Unsigned Less Than or Equal | (C OR Z) = 1 | | 0100 | 4 | OV | Overflow | V = 1 | | 0101 | 5 | MI | Minus | S = 1 | | 0110 | 6 | Z | Zero | Z = 1 | | 0110 | 6 | EQ | Equal | Z = 1 | | 0111 | 7 | С | Carry | C = 1 | | 0111 | 7 | ULT | Unsigned Less Than | C = 1 | | 1000 | 8 | T (or blank) | Always True | _ | | 1001 | 9 | GE | Greater Than or Equal | (S XOR V) = 0 | | 1010 | Α | GT | Greater Than | (Z OR (S XOR V)) = 0 | | 1011 | В | UGT | Unsigned Greater Than | (C = 0 AND Z = 0) = 1 | | 1100 | С | NOV | No Overflow | V = 0 | | 1101 | D | PL | Plus | S = 0 | | 1110 | Е | NZ | Non-Zero | Z = 0 | | 1110 | Е | NE | Not Equal | Z = 0 | | 1111 | F | NC | No Carry | C = 0 | | 1111 | F | UGE | Unsigned Greater Than or Equal | C = 0 | Table 136. eZ8 CPU Instruction Summary (Continued) | Assembly | | | dress<br>ode | Opcode(s) | | | Fla | ags | <b>;</b> | | Fetch Cycles | Instr. | |---------------|------------------------------------------------------------------------------------------------------------------------------|-----|--------------|-----------|---|---|-----|-----|----------|---|--------------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | S | ٧ | D | Н | | Cycles | | TM dst, src | dst AND src | r | r | 72 | - | * | * | 0 | _ | - | 2 | 3 | | | | r | lr | 73 | | | | | | | 2 | 4 | | | | R | R | 74 | | | | | | | 3 | 3 | | | | R | IR | 75 | _ | | | | | | 3 | 4 | | | | R | IM | 76 | _ | | | | | | 3 | 3 | | | | IR | IM | 77 | _ | | | | | | 3 | 4 | | TMX dst, src | dst AND src | ER | ER | 78 | - | * | * | 0 | _ | - | 4 | 3 | | | | ER | IM | 79 | _ | | | | | | 4 | 3 | | TRAP Vector | $SP \leftarrow SP - 2$<br>$@SP \leftarrow PC$<br>$SP \leftarrow SP - 1$<br>$@SP \leftarrow FLAGS$<br>$PC \leftarrow @Vector$ | | Vecto<br>r | F2 | - | - | - | - | - | - | 2 | 6 | | WDT | | | | 5F | _ | _ | _ | _ | _ | - | 1 | 2 | | XOR dst, src | dst ← dst XOR src | r | r | B2 | _ | * | * | 0 | _ | - | 2 | 3 | | | | r | lr | В3 | | | | | | | 2 | 4 | | | | R | R | B4 | | | | | | | 3 | 3 | | | | R | IR | B5 | _ | | | | | | 3 | 4 | | | | R | IM | B6 | _ | | | | | | 3 | 3 | | | | IR | IM | B7 | | | | | | | 3 | 4 | | XORX dst, src | dst ← dst XOR src | ER | ER | B8 | _ | * | * | 0 | _ | _ | 4 | 3 | | | | ER | IM | B9 | _ | | | | | | 4 | 3 | Note: Flags Notation: <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. **Hex Address: F61** Table 196. SPI Control Register (SPICTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |---------|------|-----|------|-------|--------|-----|------|-------|--|--|--|--| | Field | IRQE | STR | BIRQ | PHASE | CLKPOL | WOR | MMEN | SPIEN | | | | | | RESET | | 0 | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | | Address | | | | F6 | 1H | | | | | | | | **Hex Address: F62** Table 197. SPI Status Register (SPISTAT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | |-----------|---------------|----------------|---------------------------------------------------------------|-----|----------|---|------|------|--|--|--|--|--| | Field | IRQ | OVR | COL | ABT | Reserved | | TXST | SLAS | | | | | | | RESET | | 0 1 | | | | | | | | | | | | | R/W | | R/\ | N* | | | | R | | | | | | | | Address | F62H | | | | | | | | | | | | | | Note: R/W | /* = Read acc | ess. Write a 1 | Note: $R/W^* = Read$ access. Write a 1 to clear the bit to 0. | | | | | | | | | | | **Hex Address: F63** Table 198. SPI Mode Register (SPIMODE) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|------|-------|------|-----|------|-----|---|---|--|--|--| | Field | Rese | erved | DIAG | N | SSIO | SSV | | | | | | | RESET | | 0 | | | | | | | | | | | R/W | F | ₹ | | R/W | | | | | | | | | Address | | F63H | | | | | | | | | | **Hex Address: FBE** Table 215. DMA\_ADC Control Register (DMAACTL) | Bit | 7 | 6 | 5 | 4 | 3 | 0 | | | | | | | |---------|------|-------|------|-------|--------|---|--|--|--|--|--|--| | Field | DAEN | IRQEN | Rese | erved | ADC_IN | | | | | | | | | RESET | | 0 | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | | Address | | | | FB | EH | | | | | | | | **Hex Address: FBF** Table 216. DMA\_ADC Status Register (DMAA\_STAT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|-----|--------|----|----------|------|------|------|--|--|--| | Field | | CAD | C[3:0] | | Reserved | IRQA | IRQ1 | IRQ0 | | | | | RESET | | 0 | | | | | | | | | | | R/W | | R | | | | | | | | | | | Address | | | | FB | FH | | | | | | | # **Interrupt Request (IRQ)** For more information about these IRQ Control registers, see the <u>Interrupt Control Register Definitions</u> section on page 51. **Hex Address: FC0** Table 217. Interrupt Request 0 Register (IRQ0) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|-----|-----|-------|-------|------|------|------| | Field | T2I | T1I | TOI | U0RXI | U0TXI | I2CI | SPII | ADCI | | RESET | 0 | | | | | | | | | R/W | R/W | | | | | | | | | Address | FC0H | | | | | | | | # **Customer Support** To share comments, get your technical questions answered or report issues you may be experiencing with our products, please visit Zilog's Technical Support page at http://support.zilog.com. To learn more about this product, find additional documentation or to discover other facets about Zilog product offerings, please visit the Zilog Knowledge Base at <a href="http://zilog.com/kttp://zilog.com/forum">http://zilog.com/forum</a>. <a href="http://zilog.com/forum">kttp://zilog.com/forum</a>. This publication is subject to replacement by a later edition. To determine whether a later edition exists, please visit the Zilog website at <a href="http://www.zilog.com">http://www.zilog.com</a>. PS019924-0113 PRELIMINARY Customer Support