



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                   |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                |
| Number of I/O              | 31                                                        |
| Program Memory Size        | 48KB (48K x 8)                                            |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 4K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                 |
| Data Converters            | A/D 8x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 44-LCC (J-Lead)                                           |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f4821vn020eg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

xii

### Watchdog Timer Reset

If the device is in normal or HALT Mode, the Watchdog Timer can initiate a system reset at time-out if the WDT\_RES option bit is set to 1. This capability is the default (unprogrammed) setting of the WDT\_RES option bit. The WDT status bit in the WDT Control Register is set to signify that the reset was initiated by the Watchdog Timer.

## **External Pin Reset**

The RESET pin has a Schmitt-triggered input, an internal pull-up, an analog filter and a digital filter to reject noise. Once the RESET pin is asserted for at least 4 system clock cycles, the devices progress through the system reset sequence. While the RESET input pin is asserted Low, the Z8 Encore! XP F64xx Series devices continue to be held in the Reset state. If the RESET pin is held Low beyond the system reset time-out, the devices exit the Reset state immediately following RESET pin deassertion. Following a system reset initiated by the external RESET pin, the EXT status bit in the Watchdog Timer Control (WDTCTL) Register is set to 1.

## **On-Chip Debugger Initiated Reset**

A Power-On Reset can be initiated using the On-Chip Debugger by setting the RST bit in the OCD Control Register. The On-Chip Debugger block is not reset but the rest of the chip goes through a normal system reset. The RST bit automatically clears during the system reset. Following the system reset the POR bit in the WDT Control Register is set.

# **Stop Mode Recovery**

STOP Mode is entered by the eZ8 executing a stop instruction. For detailed STOP Mode information, see the <u>Low-Power Modes</u> chapter on page 34. During Stop Mode Recovery, the devices are held in reset for 66 cycles of the Watchdog Timer oscillator followed by 16 cycles of the system clock. Stop Mode Recovery only affects the contents of the Watchdog Timer Control Register. Stop Mode Recovery does not affect any other values in the Register File, including the Stack Pointer, Register Pointer, Flags, peripheral control registers, and general-purpose RAM.

The eZ8 CPU fetches the Reset vector at program memory addresses 0002H and 0003H and loads that value into the Program Counter. Program execution begins at the Reset vector address. Following Stop Mode Recovery, the stop bit in the Watchdog Timer Control Register is set to 1. Table 10 lists the Stop Mode Recovery sources and resulting actions.

### Port A–H Output Control Subregisters

The Port A–H Output Control Subregister, shown in Table 18, is accessed through the Port A–H Control Register by writing 03H to the Port A–H Address Register. Setting the bits in the Port A–H Output Control subregisters to 1 configures the specified port pins for opendrain operation. These subregisters affect the pins directly and, as a result, alternate functions are also affected.

#### Table 18. Port A–H Output Control Subregisters

| Bit                                                                                                             | 7    | 6         | 5    | 4    | 3    | 2        | 1    | 0    |
|-----------------------------------------------------------------------------------------------------------------|------|-----------|------|------|------|----------|------|------|
| Field                                                                                                           | POC7 | POC6      | POC5 | POC4 | POC3 | POC2     | POC1 | POC0 |
| RESET                                                                                                           |      | 0         |      |      |      |          |      |      |
| R/W                                                                                                             |      | R/W       |      |      |      |          |      |      |
| Address                                                                                                         |      | See note. |      |      |      |          |      |      |
| Note: If a 03H exists in the Port A–H Address Register, it is accessible through the Port A–H Control Register. |      |           |      |      |      | egister. |      |      |
|                                                                                                                 |      |           |      |      |      |          |      |      |

# Bit Description

### [7:0] **Port Output Control**

POCx These bits function independently of the alternate function bit and disables the drains if set to 1. 0 = The drains are enabled for any output mode.

1 = The drain of the associated pin is disabled (open-drain mode).

Note: x indicates register bits in the range [7:0].

### Port A–H High Drive Enable Subregisters

The Port A–H High Drive Enable Subregister, shown in Table 19, is accessed through the Port A–H Control Register by writing 04H to the Port A–H Address Register. Setting the bits in the Port A–H High Drive Enable subregisters to 1 configures the specified port pins for high-current output drive operation. The Port A–H High Drive Enable Subregister affects the pins directly and, as a result, alternate functions are also affected.

#### Table 19. Port A–H High Drive Enable Subregisters

| Bit                                                                                                             | 7           | 6         | 5     | 4     | 3     | 2     | 1     | 0     |
|-----------------------------------------------------------------------------------------------------------------|-------------|-----------|-------|-------|-------|-------|-------|-------|
| Field                                                                                                           | PHDE7       | PHDE6     | PHDE5 | PHDE4 | PHDE3 | PHDE2 | PHDE1 | PHDE0 |
| RESET                                                                                                           |             | 0         |       |       |       |       |       |       |
| R/W                                                                                                             |             | R/W       |       |       |       |       |       |       |
| Address                                                                                                         |             | See note. |       |       |       |       |       |       |
| Note: If a 04H exists in the Port A–H Address Register, it is accessible through the Port A–H Control Register. |             |           |       |       |       |       |       |       |
| Bit                                                                                                             | Description | n         |       |       |       |       |       |       |

### [7:0] Port High Drive Enabled

PHDEx 0 = The Port pin is configured for standard output current drive.

1 = The Port pin is configured for high output current drive.

Note: x indicates register bits in the range [7:0].

### Table 24. Interrupt Request 0 Register (IRQ0)

| Bit          | 7                                                                                                                                                                                       | 6                                             | 5                                                   | 4                                          | 3                             | 2                      | 1  | 0 |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------|--------------------------------------------|-------------------------------|------------------------|----|---|--|--|--|
| Field        | T2I T1I T0I U0RXI U0TXI I2CI SPII AE                                                                                                                                                    |                                               |                                                     |                                            |                               |                        |    |   |  |  |  |
| RESET        |                                                                                                                                                                                         | 0                                             |                                                     |                                            |                               |                        |    |   |  |  |  |
| R/W          |                                                                                                                                                                                         |                                               |                                                     | R/                                         | W                             |                        |    |   |  |  |  |
| Address      |                                                                                                                                                                                         |                                               |                                                     | FC                                         | ЮH                            |                        |    |   |  |  |  |
| Bit          | Descriptio                                                                                                                                                                              | n                                             |                                                     |                                            |                               |                        |    |   |  |  |  |
| [7]<br>T2I   | <b>Timer 2 Int</b><br>0 = No inter<br>1 = An inter                                                                                                                                      | errupt Reques<br>rrupt reques<br>rrupt reques | u <b>est</b><br>t is pending<br>t from Timer        | for Timer 2.<br>2 is awaitin               | g service.                    |                        |    |   |  |  |  |
| [6]<br>T1I   | <b>Timer 1 Int</b><br>0 = No inter<br>1 = An inter                                                                                                                                      | errupt Requ<br>rrupt reques<br>rrupt reques   | u <b>est</b><br>t is pending<br>t from Timer        | for Timer 1.<br>1 is awaitin               | g service.                    |                        |    |   |  |  |  |
| [5]<br>T0I   | <b>Timer 0 Int</b><br>0 = No inter<br>1 = An inter                                                                                                                                      | errupt Reques<br>rrupt reques<br>rrupt reques | <b>uest</b><br>t is pending<br>t from Timer         | for Timer 0.<br>0 is awaitin               | g service.                    |                        |    |   |  |  |  |
| [4]<br>U0RXI | <b>UART 0 Re</b><br>0 = No inter<br>1 = An inter                                                                                                                                        | eceiver Inter<br>rrupt reques<br>rrupt reques | r <b>rupt Reque</b><br>t is pending<br>t from the U | <b>est</b><br>for the UAR<br>ART 0 recei   | T 0 receiver<br>ver is awaiti | :<br>ng service.       |    |   |  |  |  |
| [3]<br>U0TXI | <b>UART 0 Tr</b><br>0 = No inter<br>1 = An inter                                                                                                                                        | ansmitter Ir<br>rrupt reques<br>rrupt reques  | terrupt Real<br>t is pending<br>t from the U        | <b>quest</b><br>for the UAR<br>ART 0 trans | T 0 transmit<br>mitter is awa | ter.<br>aiting service | Э. |   |  |  |  |
| [2]<br> 2C   | I2C Interrupt Request 0 = No interrupt request is pending for the I <sup>2</sup> C. 1 = An interrupt request from the I <sup>2</sup> C is awaiting service.                             |                                               |                                                     |                                            |                               |                        |    |   |  |  |  |
| [1]<br>SPII  | <ul> <li>SPI Interrupt Request</li> <li>0 = No interrupt request is pending for the SPI.</li> <li>1 = An interrupt request from the SPI is awaiting service.</li> </ul>                 |                                               |                                                     |                                            |                               |                        |    |   |  |  |  |
| [0]<br>ADCI  | ADC Interrupt Request<br>0 = No interrupt request is pending for the Analog-to-Digital Converter.<br>1 = An interrupt request from the Analog-to-Digital Converter is awaiting service. |                                               |                                                     |                                            |                               |                        |    |   |  |  |  |

## **IRQ2 Enable High and Low Bit Registers**

Table 33 describes the priority control for IRQ2. The IRQ2 Enable High and Low Bit registers, shown in Tables 34 and 35, form a priority-encoded enabling for interrupts in the Interrupt Request 2 Register. Priority is generated by setting bits in each register.

| IRQ2ENH[x]           | IRQ2ENL[x]               | Priority | Description |
|----------------------|--------------------------|----------|-------------|
| 0                    | 0                        | Disabled | Disabled    |
| 0                    | 1                        | Level 1  | Low         |
| 1                    | 0                        | Level 2  | Nominal     |
| 1                    | 1                        | Level 3  | High        |
| Note: x indicates re | gister bits in the range | [7:0].   |             |

#### Table 33. IRQ2 Enable and Priority Encoding

#### Table 34. IRQ2 Enable High Bit Register (IRQ2ENH)

| Bit     | 7     | 6      | 5      | 4      | 3     | 2     | 1     | 0     |  |
|---------|-------|--------|--------|--------|-------|-------|-------|-------|--|
| Field   | T3ENH | U1RENH | U1TENH | DMAENH | C3ENH | C2ENH | C1ENH | C0ENH |  |
| RESET   |       | 0      |        |        |       |       |       |       |  |
| R/W     |       | R/W    |        |        |       |       |       |       |  |
| Address |       | FC7H   |        |        |       |       |       |       |  |

| Bit           | Description                                       |
|---------------|---------------------------------------------------|
| [7]<br>T3ENH  | Timer 3 Interrupt Request Enable High Bit         |
| [6]<br>U1RENH | UART 1 Receive Interrupt Request Enable High Bit  |
| [5]<br>U1TENH | UART 1 Transmit Interrupt Request Enable High Bit |
| [4]<br>DMAENH | DMA Interrupt Request Enable High Bit             |
| [3]<br>C3ENH  | Port C3 Interrupt Request Enable High Bit         |
| [2]<br>C2ENH  | Port C2 Interrupt Request Enable High Bit         |
| [1]<br>C1ENH  | Port C1 Interrupt Request Enable High Bit         |
| [0]<br>C0ENH  | Port C0 Interrupt Request Enable High Bit         |
|               |                                                   |

enabled, the timer output pin changes state (from Low to High or from High to Low) at timer reload.

Observe the following procedure for configuring a timer for COUNTER Mode and initiating the count:

- 1. Write to the Timer Control 1 Register to:
  - Disable the timer.
  - Configure the timer for COUNTER Mode.
  - Select either the rising edge or falling edge of the timer input signal for the count. This also sets the initial logic level (High or Low) for the timer output alternate function. However, the timer output function does not have to be enabled.
- Write to the Timer High and Low Byte registers to set the starting count value. This
  only affects the first pass in COUNTER Mode. After the first timer reload in COUNTER Mode, counting always begins at the reset value of 0001H. Generally, in COUNTER Mode the Timer High and Low Byte registers must be written with the value
  0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. Configure the associated GPIO port pin for the timer input alternate function.
- 6. If using the timer output function, configure the associated GPIO port pin for the timer output alternate function.
- 7. Write to the Timer Control 1 Register to enable the timer.

In COUNTER Mode, the number of timer input transitions since the timer start is calculated using the following equation:

COUNTER Mode Timer Input Transitions = Current Count Value – Start Value

#### **PWM Mode**

In PWM Mode, the timer outputs a Pulse-Width Modulator (PWM) output signal through a GPIO port pin. The timer input is the system clock. The timer first counts up to the 16bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the timer output toggles. The timer continues counting until it reaches the reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. COMPARE Mode Time (s) =  $\frac{(Compare Value - Start Value) \times Prescale}{System Clock Frequency (Hz)}$ 

### GATED Mode

In GATED Mode, the timer counts only when the timer input signal is in its active state (asserted), as determined by the TPOL bit in the Timer Control 1 Register. When the timer input signal is asserted, counting begins. A timer interrupt is generated when the timer input signal is deasserted or a timer reload occurs. To determine if a timer input signal deassertion generated the interrupt, read the associated GPIO input value and compare to the value stored in the TPOL bit.

The timer counts up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. When reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes (assuming the timer input signal is still asserted). Also, if the timer output alternate function is enabled, the timer output pin changes state (from Low to High or from High to Low) at timer reset.

Observe the following procedure for configuring a timer for GATED Mode and initiating the count:

- 1. Write to the Timer Control 1 Register to:
  - Disable the timer
  - Configure the timer for GATED Mode
  - Set the prescale value
- 2. Write to the Timer High and Low Byte registers to set the starting count value. This only affects the first pass in GATED Mode. After the first timer reset in GATED Mode, counting always begins at the reset value of 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. Configure the associated GPIO port pin for the timer input alternate function.
- 6. Write to the Timer Control 1 Register to enable the timer.
- 7. Assert the timer input signal to initiate the counting.

### **CAPTURE/COMPARE Mode**

In CAPTURE/COMPARE Mode, the timer begins counting on the first external timer input transition. The appropriate transition (rising edge or falling edge) is set by the TPOL bit in the Timer Control 1 Register. The timer input is the system clock.

103

| Bit         | Description (Continued)                                                                                                                |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------|
| [1]<br>STOP | <ul> <li>Stop Bit Select</li> <li>0 = The transmitter sends one stop bit.</li> <li>1 = The transmitter sends two stop bits.</li> </ul> |
| [0]<br>LBEN | Loop Back Enable<br>0 = Normal operation.<br>1 = All transmitted data is looped back to the receiver.                                  |

### Table 58. UART Control 1 Register (UxCTL1)

| Bit     | 7       | 6    | 5       | 4       | 3       | 2      | 1      | 0    |  |
|---------|---------|------|---------|---------|---------|--------|--------|------|--|
| Field   | MPMD[1] | MPEN | MPMD[0] | MPBT    | DEPOL   | BRGCTL | RDAIRQ | IREN |  |
| RESET   |         | 0    |         |         |         |        |        |      |  |
| R/W     |         | R/W  |         |         |         |        |        |      |  |
| Address |         |      |         | F43H ar | nd F4BH |        |        |      |  |

| Bit                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7,5]<br>MPMD[1,0] | <ul> <li>MULTIPROCESSOR Mode</li> <li>If MULTIPROCESSOR (9-Bit) Mode is enabled,</li> <li>00 = The UART generates an interrupt request on all received bytes (data and address).</li> <li>01 = The UART generates an interrupt request only on received address bytes.</li> <li>10 = The UART generates an interrupt request when a received address byte matches the value stored in the Address Compare Register and on all successive data bytes until an address mismatch occurs.</li> <li>11 = The UART generates an interrupt request on all received data bytes for which the most for the formation of the form</li></ul> |
| [6]<br>MPEN        | MULTIPROCESSOR (9-bit) Enable         This bit is used to enable MULTIPROCESSOR (9-Bit) Mode.         0 = Disable MULTIPROCESSOR (9-Bit) Mode.         1 = Enable MULTIPROCESSOR (9-Bit) Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| [4]<br>MPBT        | MULTIPROCESSOR Bit TransmitThis bit is applicable only when MULTIPROCESSOR (9-Bit) Mode is enabled.0 = Send a 0 in the multiprocessor bit location of the data stream (9th bit).1 = Send a 1 in the multiprocessor bit location of the data stream (9th bit).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| [3]<br>DEPOL       | Driver Enable Polarity<br>0 = DE signal is Active High.<br>1 = DE signal is Active Low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

112

since the previous pulse was detected). This gives the endec a sampling window of minus four baud rate clocks to plus eight baud rate clocks around the expected time of an incoming pulse. If an incoming pulse is detected inside this window this process is repeated. If the incoming data is a logical 1 (no pulse), the endec returns to the initial state and waits for the next falling edge. As each falling edge is detected, the endec clock counter is reset, resynchronizing the endec to the incoming signal. This action allows the endec to tolerate jitter and baud rate errors in the incoming data stream. Resynchronizing the endec does not alter the operation of the UART, which ultimately receives the data. The UART is only synchronized to the incoming data stream when a start bit is received.

## Infrared Encoder/Decoder Control Register Definitions

All infrared endec configuration and status information is set by the UART control registers as defined in the <u>UART Control Register Definitions</u> section on page 98.

**Caution:** To prevent spurious signals during IrDA data transmission, set the IREN bit in the UARTx Control 1 Register to 1 to enable the Infrared Encoder/Decoder before enabling the GPIO Port alternate function for the corresponding pin.

### Table 69. SPI Baud Rate High Byte Register (SPIBRH)

| Bit     | 7    | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---------|------|-----|---|---|---|---|---|---|--|
| Field   |      | BRH |   |   |   |   |   |   |  |
| RESET   |      | 1   |   |   |   |   |   |   |  |
| R/W     |      | R/W |   |   |   |   |   |   |  |
| Address | F66H |     |   |   |   |   |   |   |  |

| Bit   | Description                                                                      |
|-------|----------------------------------------------------------------------------------|
| [7:0] | SPI Baud Rate High Byte                                                          |
| BRH   | Most significant byte, BRG[15:8], of the SPI Baud Rate Generator's reload value. |

### Table 70. SPI Baud Rate Low Byte Register (SPIBRL)

| Bit     | 7   | 6   | 5 | 4  | 3  | 2 | 1 | 0 |  |  |
|---------|-----|-----|---|----|----|---|---|---|--|--|
| Field   | BRL |     |   |    |    |   |   |   |  |  |
| RESET   | 1   |     |   |    |    |   |   |   |  |  |
| R/W     |     | R/W |   |    |    |   |   |   |  |  |
| Address |     |     |   | F6 | 7H |   |   |   |  |  |

| Bit   | Description                                                                      |
|-------|----------------------------------------------------------------------------------|
| [7:0] | SPI Baud Rate Low Byte                                                           |
| BRL   | Least significant byte, BRG[7:0], of the SPI Baud Rate Generator's reload value. |

## **SDA and SCL Signals**

 $I^2C$  sends all addresses, data and acknowledge signals over the SDA line, most significant bit first. SCL is the common clock for the  $I^2C$  Controller. When the SDA and SCL pin alternate functions are selected for their respective GPIO ports, the pins are automatically configured for open-drain operation.

The master  $(I^2C)$  is responsible for driving the SCL clock signal, although the clock signal can become skewed by a slow slave device. During the low period of the clock, the slave pulls the SCL signal Low to suspend the transaction. The master releases the clock at the end of the low period and notices that the clock remains low instead of returning to a High level. When the slave releases the clock, the I<sup>2</sup>C Controller continues the transaction. All data is transferred in bytes and there is no limit to the amount of data transferred in one operation. When transmitting data or acknowledging read data from the slave, the SDA signal changes in the middle of the low period of SCL and is sampled in the middle of the High period of SCL.

### I<sup>2</sup>C Interrupts

The I<sup>2</sup>C Controller contains four sources of interrupts—Transmit, Receive, Not Acknowledge and baud rate generator. These four interrupt sources are combined into a single interrupt request signal to the Interrupt Controller. The transmit interrupt is enabled by the IEN and TXI bits of the Control Register. The Receive and Not Acknowledge interrupts are enabled by the IEN bit of the Control Register. The baud rate generator interrupt is enabled by the BIRQ and IEN bits of the Control Register.

Not Acknowledge interrupts occur when a Not Acknowledge condition is received from the slave or sent by the I<sup>2</sup>C Controller and neither the start or stop bit is set. The Not Acknowledge event sets the NCKI bit of the I<sup>2</sup>C Status Register and can only be cleared by setting the start or stop bit in the I<sup>2</sup>C Control Register. When this interrupt occurs, the I<sup>2</sup>C Controller waits until either the stop or start bit is set before performing any action. In an interrupt service routine, the NCKI bit should always be checked prior to servicing transmit or receive interrupt conditions because it indicates the transaction is being terminated.

Receive interrupts occur when a byte of data has been received by the  $I^2C$  Controller (master reading data from slave). This procedure sets the RDRF bit of the  $I^2C$  Status Register. The RDRF bit is cleared by reading the  $I^2C$  Data Register. The RDRF bit is set during the acknowledge phase. The  $I^2C$  Controller pauses after the acknowledge phase until the receive interrupt is cleared before performing any other action.

Transmit interrupts occur when the TDRE bit of the  $I^2C$  Status Register sets and the TXI bit in the  $I^2C$  Control Register is set. transmit interrupts occur under the following conditions when the transmit data register is empty:

• The I<sup>2</sup>C Controller is enabled

| Bit           | Description (Continued)                                                                                                                                                                                                                                                                                                                                  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [1]<br>FLUSH  | <b>Flush Data</b><br>Setting this bit to 1 clears the I <sup>2</sup> C Data Register and sets the TDRE bit to 1. This bit allows flushing of the I <sup>2</sup> C Data Register when a Not Acknowledge interrupt is received after the data has been sent to the I <sup>2</sup> C Data Register. Reading this bit always returns 0.                      |
| [0]<br>FILTEN | $I^2C$ Signal Filter Enable<br>This bit enables low-pass digital filters on the SDA and SCL input signals. These filters reject<br>any input pulse with periods less than a full system clock cycle. The filters introduce a 3-sys-<br>tem clock cycle latency on the inputs.<br>1 = low-pass filters are enabled.<br>0 = low-pass filters are disabled. |

## I<sup>2</sup>C Baud Rate High and Low Byte Registers

The I<sup>2</sup>C Baud Rate High and Low Byte registers, shown in Tables 74 and 75, combine to form a 16-bit reload value, BRG[15:0], for the I<sup>2</sup>C Baud Rate Generator.

When the  $I^2C$  is disabled, the Baud Rate Generator can function as a basic 16-bit timer with interrupt on time-out. To configure the Baud Rate Generator as a timer with interrupt on time-out, complete the following procedure:

- 1. Disable the  $I^2C$  by clearing the IEN bit in the  $I^2C$  Control Register to 0.
- 2. Load the appropriate 16-bit count value into the I<sup>2</sup>C Baud Rate High and Low Byte registers.
- 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BIRQ bit in the I<sup>2</sup>C Control Register to 1.

When configured as a general purpose timer, the interrupt interval is calculated using the following equation:

Interrupt Interval (s) = System Clock Period (s)  $\times$  BRG[15:0]

## Configuring DMA\_ADC for Data Transfer

Observe the following procedure to configure and enable the DMA\_ADC:

- 1. Write the DMA\_ADC Address Register with the 7 most significant bits of the Register File address for data transfers.
- 2. Write to the DMA\_ADC Control Register to complete the following operations:
  - Enable the DMA\_ADC interrupt request, if appropriate
  - Select the number of ADC analog inputs to convert
  - Enable the DMA\_ADC channel

**Caution:** When using the DMA\_ADC to perform conversions on multiple ADC inputs, the Analog-to-Digital Converter must be configured for SINGLE-SHOT Mode. If the ADC\_IN field in the DMA\_ADC Control Register is greater than 000b, the ADC must be in SIN-GLE-SHOT Mode.

CONTINUOUS Mode operation of the ADC can only be used in conjunction with the DMA\_ADC if the ADC\_IN field in the DMA\_ADC Control Register is reset to 000b to enable conversion on ADC analog input 0 only.

# **DMA Control Register Definitions**

This section defines the features of the following DMA Control registers.

DMAx Control Register: see page 153

DMAx I/O Address Register: see page 154

DMAx Address High Nibble Register: see page 155

DMAx Start/Current Address Low Byte Register: see page 156

DMAx End Address Low Byte Register: see page 156

DMA ADC Address Register: see page 157

DMA ADC Control Register: see page 158

DMA\_ADC Status Register: see page 159

| Bit          | Description (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [3]<br>WSEL  | <ul> <li>Word Select</li> <li>0 = DMAx transfers a single byte per request.</li> <li>1 = DMAx transfers a two-byte word per request. The address for the on-chip peripheral control register must be an even address.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| [2:0]<br>RSS | <ul> <li>Request Trigger Source Select</li> <li>The Request Trigger Source Select field determines the peripheral that can initiate a DMA transfer. The corresponding interrupts do not need to be enabled within the Interrupt Controller to initiate a DMA transfer. However, if the Request Trigger Source can enable or disable the interrupt request sent to the Interrupt Controller, the interrupt request must be enabled within the Request Trigger Source block.</li> <li>000 = Timer 0.</li> <li>001 = Timer 1.</li> <li>010 = Timer 2.</li> <li>011 = Timer 3.</li> <li>100 = DMA0 Control Register: UART0 Received Data Register contains valid data. DMA1 Control Register: UART1 Transmit Data Register contains valid data. DMA1 Control Register: UART1 Transmit Data Register empty.</li> <li>101 = DMA0 Control Register: I<sup>2</sup>C Receiver Interrupt. DMA1 Control Register: I<sup>2</sup>C Transmitter Interrupt Register empty.</li> </ul> |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

111 = Reserved.

## DMAx I/O Address Register

The DMAx I/O Address Register, shown in Table 79, contains the low byte of the on-chip peripheral address for data transfer. The full 12-bit Register File address is provided by {FH, DMAx\_IO[7:0]}. When the DMA is configured for two-byte word transfers, the DMAx I/O Address Register must contain an even-numbered address.

| Bit     | 7      | 6 | 5 | 4     | 3    | 2 | 1 | 0 |  |
|---------|--------|---|---|-------|------|---|---|---|--|
| Field   | DMA_IO |   |   |       |      |   |   |   |  |
| RESET   | Х      |   |   |       |      |   |   |   |  |
| R/W     | R/W    |   |   |       |      |   |   |   |  |
| Address |        |   |   | FB1H, | FB9H |   |   |   |  |

#### Table 79. DMAx I/O Address Register (DMAxIO)

| Bit    | Description                                                                                     |
|--------|-------------------------------------------------------------------------------------------------|
| [7:0]  | DMA On-Chip Peripheral Control Register Address                                                 |
| DMA_IO | This byte sets the low byte of the on-chip peripheral control register address on Register File |
|        | Page FH (addresses F00H to FFFH).                                                               |

## **DMA Control of the ADC**

The Direct Memory Access (DMA) Controller can control operation of the ADC including analog input selection and conversion enable. For more information about the DMA and configuring for ADC operations, see the <u>Direct Memory Access Controller</u> chapter on page 150.

# **ADC Control Register Definitions**

This section defines the features of the following ADC Control registers.

ADC Control Register: see page 165

ADC Data High Byte Register: see page 167

ADC Data Low Bits Register: see page 168

## **ADC Control Register**

The ADC Control Register selects the analog input channel and initiates the analog-to-digital conversion.

| Bit     | 7   | 6        | 5    | 4    | 3          | 2 | 1 | 0 |  |
|---------|-----|----------|------|------|------------|---|---|---|--|
| Field   | CEN | Reserved | VREF | CONT | ANAIN[3:0] |   |   |   |  |
| RESET   | 0   |          | 1    |      | 0          |   |   |   |  |
| R/W     | R/W |          |      |      |            |   |   |   |  |
| Address |     |          |      | F7   | 0H         |   |   |   |  |

| Bit  | Description                                                                                                                                                                                                                        |  |  |  |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| [7]  | Conversion Enable                                                                                                                                                                                                                  |  |  |  |  |
| CEN  | 0 = Conversion is complete. Writing a 0 produces no effect. The ADC automatically clears<br>this bit to 0 when a conversion has been completed.                                                                                    |  |  |  |  |
|      | 1 = Begin conversion. Writing a 1 to this bit starts a conversion. If a conversion is already in progress, the conversion restarts. This bit remains 1 until the conversion is complete.                                           |  |  |  |  |
| [6]  | Reserved                                                                                                                                                                                                                           |  |  |  |  |
|      | This bit is reserved and must be programmed to 0.                                                                                                                                                                                  |  |  |  |  |
| [5]  | Voltage Reference                                                                                                                                                                                                                  |  |  |  |  |
| VREF | 0 = Internal voltage reference generator enabled. The V <sub>REF</sub> pin should be left unconnected<br>(or capacitively coupled to analog ground) if the internal voltage reference is selected as<br>the ADC reference voltage. |  |  |  |  |
|      | <ol> <li>Internal voltage reference generator disabled. An external voltage reference must be<br/>provided through the V<sub>REF</sub> pin.</li> </ol>                                                                             |  |  |  |  |

### Hex Address: F1D

#### Table 167. Timer 0–3 PWM Low Byte Register (TxPWML)

| Bit     | 7    | 6 | 5 | 4          | 3         | 2 | 1 | 0 |  |
|---------|------|---|---|------------|-----------|---|---|---|--|
| Field   | PWML |   |   |            |           |   |   |   |  |
| RESET   | 0    |   |   |            |           |   |   |   |  |
| R/W     | R/W  |   |   |            |           |   |   |   |  |
| Address |      |   | F | 05H, F0DH, | F15H, F1D | Н |   |   |  |

### Hex Address: F1E

#### Table 168. Timer 0–3 Control 0 Register (TxCTL0)

| Bit     | 7        | 6   | 5 | 4          | 3         | 2 | 1 | 0 |  |  |
|---------|----------|-----|---|------------|-----------|---|---|---|--|--|
| Field   | Reserved |     |   | CSC        | Reserved  |   |   |   |  |  |
| RESET   |          | 0   |   |            |           |   |   |   |  |  |
| R/W     |          | R/W |   |            |           |   |   |   |  |  |
| Address |          |     | F | 06H, F0EH, | F16H, F1E | Н |   |   |  |  |

### Hex Address: F1F

### Table 169. Timer 0–3 Control 1 Register (TxCTL1)

| Bit     | 7   | 6    | 5 | 4          | 3          | 2     | 1 | 0 |  |  |
|---------|-----|------|---|------------|------------|-------|---|---|--|--|
| Field   | TEN | TPOL |   | PRES       |            | TMODE |   |   |  |  |
| RESET   |     | 0    |   |            |            |       |   |   |  |  |
| R/W     |     | R/W  |   |            |            |       |   |   |  |  |
| Address |     |      | F | 07H, F0FH, | F17H, F1FI | Η     |   |   |  |  |

### Hex Addresses: F20–F39

This address range is reserved.

# Universal Asynchronous Receiver/Transmitter (UART)

For more information about these UART Control registers, see the <u>UART Control Register Definitions</u> section on page 98.

### Hex Address: F4E

#### Table 186. UART Baud Rate High Byte Register (UxBRH)

| Bit     | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---------------|---|---|---|---|---|---|---|
| Field   | BRH           |   |   |   |   |   |   |   |
| RESET   | 1             |   |   |   |   |   |   |   |
| R/W     | R/W           |   |   |   |   |   |   |   |
| Address | F46H and F4EH |   |   |   |   |   |   |   |

### Hex Address: F4F

#### Table 187. UART Baud Rate Low Byte Register (UxBRL)

| Bit7    | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---------------|---|---|---|---|---|---|---|
| Field   | BRL           |   |   |   |   |   |   |   |
| RESET   | 1             |   |   |   |   |   |   |   |
| R/W     | R/W           |   |   |   |   |   |   |   |
| Address | F47H and F4FH |   |   |   |   |   |   |   |

# Inter-Integrated Circuit (I<sup>2</sup>C)

For more information about these  $I^2C$  Control registers, see the <u>I2C Control Register Definitions</u> section on page 141.

### Hex Address: F50

### Table 188. I<sup>2</sup>C Data Register (I2CDATA)

| Bit     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|------|---|---|---|---|---|---|---|
| Field   | DATA |   |   |   |   |   |   |   |
| RESET   | 0    |   |   |   |   |   |   |   |
| R/W     | R/W  |   |   |   |   |   |   |   |
| Address | F50H |   |   |   |   |   |   |   |

compare with carry 231 compare with carry - extended addressing 231 complement 234 complement carry flag 232, 233 condition code 228 continuous conversion (ADC) 165 continuous mode 79 control register definition, UART 99 control register, I2C 145 counter modes 79 CP 231 CPC 231 **CPCX 231** CPU and peripheral overview 4 CPU control instructions 233 **CPX 231** Customer Feedback Form 305 customer feedback form 294 **Customer Information 305** 

# D

DA 228, 231 data register, I2C 142 DC characteristics 203 debugger, on-chip 184 DEC 231 decimal adjust 231 decrement 231 decrement and jump non-zero 234 decrement word 231 **DECW 231** destination operand 229 device, port availability 37 DI 233 direct address 228 direct memory access controller 151 disable interrupts 233 **DJNZ 234** DMA address high nibble register 156 configuring DMA0-1 data transfer 151 configuring for DMA\_ADC data transfer 153 control of ADC 166

control register 154 control register definitions 153 controller 6 DMA\_ADC address register 158 DMA ADC control register 159 DMA\_ADC operation 152 end address low byte register 157 I/O address register 155 operation 151 start/current address low byte register 157 status register 160 DMAA\_STAT register 160 **DMAACTL** register 159 DMAxCTL register 154, 268, 269 DMAxEND register 157, 269, 270 DMAxH register 156, 268, 270 DMAxI/O address (DMAxIO) 155, 268, 269 DMAxIO register 155, 268, 269 DMAxSTART register 157, 268, 270 dst 229

# Ε

EI 233 electrical characteristics 201 ADC 215 flash memory and timing 214 GPIO input data sample timing 218 watch-dog timer 214 enable interrupt 233 ER 228 extended addressing register 228 external pin reset 33 external RC oscillator 213 eZ8 CPU features 4 eZ8 CPU instruction classes 231 eZ8 CPU instruction notation 228 eZ8 CPU instruction set 226 eZ8 CPU instruction summary 235

## F

FCTL register 177, 285 features, Z8 Encore! 1

294

295

first opcode map 247 FLAGS 229 flags register 229 flash controller 5 option bit address space 181 option bit configuration - reset 181 program memory address 0001H 183 flash memory arrangement 171 byte programming 174 code protection 173 configurations 170 control register definitions 176 controller bypass 175 electrical characteristics and timing 214 flash control register 177, 285 flash status register 178 frequency high and low byte registers 180 mass erase 175 operation 172 operation timing 172 page erase 175 page select register 178 FPS register 178 FSTAT register 178

## G

gated mode 79 general-purpose I/O 37 GPIO 5, 37 alternate functions 38 architecture 38 control register definitions 40 input data sample timing 218 interrupts 40 port A-H address registers 41 port A-H alternate function sub-registers 43 port A-H control registers 42 port A-H data direction sub-registers 42 port A-H high drive enable sub-registers 45 port A-H input data registers 47 port A-H output control sub-registers 44 port A-H output data registers 47 port A-H Stop Mode Recovery sub-registers 46 port availability by device 37 port input timing 218 port output timing 219

## Η

H 229 HALT 233 halt mode 36, 233 hexadecimal number prefix/suffix 229

#### | |2C 5

10-bit address read transaction 140 10-bit address transaction 137 10-bit addressed slave data transfer format 137 10-bit receive data format 140 7-bit address transaction 134 7-bit address, reading a transaction 139 7-bit addressed slave data transfer format 134, 135.136 7-bit receive data transfer format 139 baud high and low byte registers 146, 148, 150 C status register 143, 263 control register definitions 142 controller 129 controller signals 15 interrupts 131 operation 130 SDA and SCL signals 131 stop and start conditions 133 I2CBRH register 147, 148, 150, 263, 264 I2CBRL register 147, 263 I2CCTL register 145, 263 I2CDATA register 143, 262 I2CSTAT register 143, 263 IM 228 immediate data 228 immediate operand prefix 229 INC 231 increment 231