Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------| | Product Status | Active | | Core Processor | eZ8 | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 60 | | Program Memory Size | 48KB (48K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 12x10b | | Oscillator Type | Internal | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 80-BQFP | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8f4823ft020sg | | Watchdog Timer Reset | . 32 | |----------------------------------------------------------|------| | External Pin Reset | . 32 | | On-Chip Debugger Initiated Reset | . 32 | | Stop Mode Recovery | . 32 | | Stop Mode Recovery Using Watchdog Timer Time-Out | . 33 | | Stop Mode Recovery Using a GPIO Port Pin Transition HALT | . 33 | | Low-Power Modes | . 34 | | STOP Mode | | | HALT Mode | | | | | | General-Purpose I/O | | | GPIO Port Availability By Device | | | Architecture | | | GPIO Alternate Functions | | | GPIO Interrupts | | | GPIO Control Register Definitions | | | Port A–H Address Registers | | | Port A–H Control Registers | | | Port A–H Input Data Registers | | | Port A–H Output Data Register | . 46 | | Interrupt Controller | . 47 | | Interrupt Vector Listing | . 47 | | Architecture | . 49 | | Operation | | | Master Interrupt Enable | . 49 | | Interrupt Vectors and Priority | . 50 | | Interrupt Assertion | . 50 | | Software Interrupt Assertion | . 51 | | Interrupt Control Register Definitions | . 51 | | Interrupt Request 0 Register | . 51 | | Interrupt Request 1 Register | . 53 | | Interrupt Request 2 Register | | | IRQ0 Enable High and Low Bit Registers | . 55 | | IRQ1 Enable High and Low Bit Registers | . 56 | | IRQ2 Enable High and Low Bit Registers | . 58 | | Interrupt Edge Select Register | . 60 | | Interrupt Port Select Register | . 60 | | Interrupt Control Register | . 61 | | Timers | . 62 | | A 1** | | | Operation | . 63 | |----------------------------------------------------------|------| | Timer Operating Modes | . 63 | | Reading the Timer Count Values | . 71 | | Timer Output Signal Operation | . 72 | | Timer Control Register Definitions | . 72 | | Timer 0–3 High and Low Byte Registers | . 72 | | Timer Reload High and Low Byte Registers | . 74 | | Timer 0–3 PWM High and Low Byte Registers | . 75 | | Timer 0–3 Control 0 Registers | . 76 | | Timer 0–3 Control 1 Registers | . 77 | | Watchdog Timer | . 80 | | Operation | . 80 | | Watchdog Timer Refresh | . 81 | | Watchdog Timer Time-Out Response | . 81 | | Watchdog Timer Reload Unlock Sequence | . 82 | | Watchdog Timer Control Register Definitions | . 83 | | Watchdog Timer Control Register | . 83 | | Watchdog Timer Reload Upper, High and Low Byte Registers | . 85 | | Universal Asynchronous Receiver/Transmitter | . 87 | | Architecture | . 87 | | Operation | . 88 | | Transmitting Data using the Polled Method | . 89 | | Transmitting Data using the Interrupt-Driven Method | . 90 | | Receiving Data using the Polled Method | . 91 | | Receiving Data using the Interrupt-Driven Method | . 92 | | Clear To Send (CTS) Operation | . 93 | | MULTIPROCESSOR (9-bit) Mode | . 93 | | External Driver Enable | . 95 | | UART Interrupts | . 96 | | UART Baud Rate Generator | . 98 | | UART Control Register Definitions | . 98 | | UART Transmit Data Register | . 98 | | UART Receive Data Register | . 99 | | UART Status 0 Register | 100 | | UART Status 1 Register | 101 | | UART Control 0 and Control 1 Registers | 102 | | UART Address Compare Register | 105 | | UART Baud Rate High and Low Byte Registers | 105 | | Infrared Encoder/Decoder | 109 | | Architecture | 109 | ### Port A-H Alternate Function Subregisters The Port A–H Alternate Function Subregister, shown in Table 17, is accessed through the Port A-H Control Register by writing 02H to the Port A-H Address Register. The Port A-H Alternate Function subregisters select the alternate functions for the selected pins. To determine the alternate function associated with each port pin, see the GPIO Alternate <u>Functions</u> section on page 37. Caution: Do not enable alternate function for GPIO port pins which do not have an associated alternate function. Failure to follow this guideline may result in unpredictable operation. Table 17. Port A-H Alternate Function Subregisters | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------|---------------|--------------|-------------|-----------------|----------------|----------------|--------------|---------|--|--| | Field | AF7 | AF6 | AF5 | AF4 | AF3 | AF2 | AF1 | AF0 | | | | RESET | | 0 | | | | | | | | | | R/W | R/W | | | | | | | | | | | Address | See note. | | | | | | | | | | | Note: If a ( | 12H aviete in | the Port A_H | Address Rea | ictor it is acc | occible throug | nh the Port A- | H Control Re | agistar | | | If a 02H exists in the Port A–H Address Register, it is accessible through the Port A–H Control Register. | Bit | Description | |---------|------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | Port Alternate Function Enabled | | AFx | 0 = The port pin is in NORMAL Mode and the DDx bit in the Port A–H Data Direction Subregister determines the direction of the pin. | | | 1 = The alternate function is selected. Port pin operation is controlled by the alternate function. | | Note: > | x indicates register bits in the range [7:0]. | STOP Mode. For more information about Stop Mode Recovery, see the <u>Reset and Stop Mode Recovery</u> chapter on page 28. If interrupts are enabled, following completion of the Stop Mode Recovery the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address. #### **WDT Reset in Normal Operation** If configured to generate a Reset when a time-out occurs, the Watchdog Timer forces the device into the Reset state. The WDT status bit in the Watchdog Timer Control Register is set to 1. For more information about Reset, see the <u>Reset and Stop Mode Recovery</u> chapter on page 28. #### **WDT Reset in STOP Mode** If enabled in STOP Mode and configured to generate a Reset when a time-out occurs and the device is in STOP Mode, the Watchdog Timer initiates a Stop Mode Recovery. Both the WDT status bit and the stop bit in the Watchdog Timer Control Register are set to 1 following WDT time-out in STOP Mode. Default operation is for the WDT and its RC oscillator to be enabled during STOP Mode. #### WDT RC Disable in STOP Mode To minimize power consumption in STOP Mode, the WDT and its RC oscillator can be disabled in STOP Mode. The following sequence configures the WDT to be disabled when the Z8 Encore! XP F64xx Series devices enter STOP Mode following execution of a stop instruction: - 1. Write 55H to the Watchdog Timer Control Register (WDTCTL). - 2. Write AAH to the Watchdog Timer Control Register (WDTCTL). - 3. Write 81H to the Watchdog Timer Control Register (WDTCTL) to configure the WDT and its oscillator to be disabled during STOP Mode. Alternatively, write 00H to the Watchdog Timer Control Register (WDTCTL) as the third step in this sequence to reconfigure the WDT and its oscillator to be enabled during STOP Mode. This sequence only affects WDT operation in STOP Mode. # **Watchdog Timer Reload Unlock Sequence** Writing the unlock sequence to the Watchdog Timer (WDTCTL) Control Register address unlocks the three Watchdog Timer Reload Byte registers (WDTU, WDTH, and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL Register address produce no effect on the bits in the WDTCTL Register. The locking mechanism prevents spurious writes to the Reload registers. Observe the following procedure to Table 48. Watchdog Timer Control Register (WDTCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|-----|--------------|-----|-----|----|----|---|---|--| | Field | POR | STOP | WDT | EXT | | SM | | | | | RESET | S | See Table 49 | ). | 0 | | | | | | | R/W | | R | | | | | | | | | Address | | | | FF | 0H | | | | | | Bit | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>POR | Power-On Reset Indicator If this bit is set to 1, a Power-On Reset event occurred. This bit is reset to 0 if a WDT time-out or Stop Mode Recovery occurs. This bit is also reset to 0 when the register is read. | | [6]<br>STOP | Stop Mode Recovery Indicator If this bit is set to 1, a Stop Mode Recovery occurred. If the stop and WDT bits are both set to 1, the Stop Mode Recovery occurred due to a WDT time-out. If the stop bit is 1 and the WDT bit is 0, the Stop Mode Recovery was not caused by a WDT time-out. This bit is reset by a Power-On Reset or a WDT time-out that occurred while not in STOP Mode. Reading this register also resets this bit. | | [5]<br>WDT | Watchdog Timer Time-Out Indicator If this bit is set to 1, a WDT time-out occurred. A Power-On Reset resets this pin. A Stop Mode Recovery from a change in an input pin also resets this bit. Reading this register resets this bit. | | [4]<br>EXT | External Reset Indicator If this bit is set to 1, a Reset initiated by the external RESET pin occurred. A Power-On Reset or a Stop Mode Recovery from a change in an input pin resets this bit. Reading this register resets this bit. | | [3:1] | Reserved These bits are reserved and must be programmed to 000. | | [0]<br>SM | STOP Mode Configuration Indicator 0 = Watchdog Timer and its internal RC oscillator will continue to operate in STOP Mode. 1 = Watchdog Timer and its internal RC oscillator will be disabled in STOP Mode. | ### **UART Baud Rate Generator** The UART Baud Rate Generator creates a lower frequency baud rate clock for data transmission. The input to the Baud Rate Generator is the system clock. The UART Baud Rate High and Low Byte registers combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data transmission rate (baud rate) of the UART. The UART data rate is calculated using the following equation: UART Data Rate (bits/s) = $$\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$$ When the UART is disabled, the Baud Rate Generator can function as a basic 16-bit timer with interrupt on time-out. To configure the Baud Rate Generator as a timer with interrupt on time-out, complete the following procedure: - 1. Disable the UART by clearing the REN and TEN bits in the UART Control 0 Register to 0. - 2. Load the appropriate 16-bit count value into the UART Baud Rate High and Low Byte registers. - 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BRGCTL bit in the UART Control 1 Register to 1. When configured as a general purpose timer, the interrupt interval is calculated using the following equation: Interrupt Interval(s) = System Clock Period (s) $\times$ BRG[15:0] # **UART Control Register Definitions** The UART control registers support the UART and the associated Infrared Encoder/Decoders. For more information about the infrared operation, see the <u>Infrared Encoder/Decoder</u> chapter on page 109. ### **UART Transmit Data Register** Data bytes written to the UART Transmit Data Register, shown in Table 53, are shifted out on the TXDx pin. The write-only UART Transmit Data Register shares a Register File address with the read-only UART Receive Data Register. Table 62. UART Baud Rates (Continued) | | 10.0MHz Sys | stem Clock | | 5 | .5296MHz S | ystem Clock | | | | | |--------------------------|-----------------------------|----------------------|--------------|--------------------------|-----------------------------|----------------------|--------------|--|--|--| | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | | | | | 1250.0 | N/A | N/A | N/A | 1250.0 | N/A | N/A | N/A | | | | | 625.0 | 1 | 625.0 | 0.00 | 625.0 | N/A | N/A | N/A | | | | | 250.0 | 3 | 208.33 | -16.67 | 250.0 | 1 | 345.6 | 38.24 | | | | | 115.2 | 5 | 125.0 | 8.51 | 115.2 | 3 | 115.2 | 0.00 | | | | | 57.6 | 11 | 56.8 | -1.36 | 57.6 | 6 | 57.6 | 0.00 | | | | | 38.4 | 16 | 39.1 | 1.73 | 38.4 | 9 | 38.4 | 0.00 | | | | | 19.2 | 33 | 18.9 | 0.16 | 19.2 | 18 | 19.2 | 0.00 | | | | | 9.60 | 65 | 9.62 | 0.16 | 9.60 | 36 | 9.60 | 0.00 | | | | | 4.80 | 130 | 4.81 | 0.16 | 4.80 | 72 | 4.80 | 0.00 | | | | | 2.40 | 260 | 2.40 | -0.03 | 2.40 | 144 | 2.40 | 0.00 | | | | | 1.20 | 521 | 1.20 | -0.03 | 1.20 | 288 | 1.20 | 0.00 | | | | | 0.60 | 1042 | 0.60 | -0.03 | 0.60 | 576 | 0.60 | 0.00 | | | | | 0.30 | 2083 | 0.30 | 0.2 | 0.30 | 1152 | 0.30 | 0.00 | | | | | 3. | 579545MHz \$ | System Clock | | 1 | 1.8432MHz System Clock | | | | | | | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | Desired<br>Rate<br>(kHz) | BRG<br>Divisor<br>(Decimal) | Actual Rate<br>(kHz) | Error<br>(%) | | | | | 1250.0 | N/A | N/A | N/A | 1250.0 | N/A | N/A | N/A | | | | | 625.0 | N/A | N/A | N/A | 625.0 | N/A | N/A | N/A | | | | | 250.0 | 1 | 223.72 | -10.51 | 250.0 | N/A | N/A | N/A | | | | | 115.2 | 2 | 111.9 | -2.90 | 115.2 | 1 | 115.2 | 0.00 | | | | | 57.6 | 4 | 55.9 | -2.90 | 57.6 | 2 | 57.6 | 0.00 | | | | | 38.4 | 6 | 37.3 | -2.90 | 38.4 | 3 | 38.4 | 0.00 | | | | | 19.2 | 12 | 18.6 | -2.90 | 19.2 | 6 | 19.2 | 0.00 | | | | | 9.60 | 23 | 9.73 | 1.32 | 9.60 | 12 | 9.60 | 0.00 | | | | | 4.80 | 47 | 4.76 | -0.83 | 4.80 | 24 | 4.80 | 0.00 | | | | | 2.40 | 93 | 2.41 | 0.23 | 2.40 | 48 | 2.40 | 0.00 | | | | | 1.20 | 186 | 1.20 | 0.23 | 1.20 | 96 | 1.20 | 0.00 | | | | | 0.60 | 373 | 0.60 | -0.04 | 0.60 | 192 | 0.60 | 0.00 | | | | | | | | | | | | | | | | #### Serial Clock The Serial Clock (SCK) synchronizes data movement both in and out of the device through its MOSI and MISO pins. In MASTER Mode, the SPI's Baud Rate Generator creates the serial clock. The Master drives the serial clock out its own SCK pin to the Slave's SCK pin. When the SPI is configured as a Slave, the SCK pin is an input and the clock signal from the Master synchronizes the data transfer between the Master and Slave devices. Slave devices ignore the SCK signal, unless the $\overline{SS}$ pin is asserted. When configured as a slave, the SPI block requires a minimum SCK period of greater than or equal to 8 times the system (X<sub>IN</sub>) clock period. The Master and Slave are each capable of exchanging a character of data during a sequence of NUMBITS clock cycles (see the NUMBITS field in the <u>SPI Mode Register</u> section on page 125). In both Master and Slave SPI devices, data is shifted on one edge of the SCK and is sampled on the opposite edge where data is stable. Edge polarity is determined by the SPI phase and polarity control. #### Slave Select The active Low Slave Select $(\overline{SS})$ input signal selects a Slave SPI device. $\overline{SS}$ must be Low prior to all data communication to and from the Slave device. $\overline{SS}$ must stay Low for the full duration of each character transferred. The $\overline{SS}$ signal may stay Low during the transfer of multiple characters or may deassert between each character. When the SPI is configured as the only Master in an SPI system, the $\overline{SS}$ pin can be set as either an input or an output. Other GPIO output pins can also be employed to select external SPI Slave devices. When the SPI is configured as one Master in a multimaster SPI system, the $\overline{SS}$ pin must be set as an input. The $\overline{SS}$ input signal on the Master must be High. If the $\overline{SS}$ signal goes Low (indicating another Master is driving the SPI bus), a collision error flag is set in the SPI Status Register. # **SPI Clock Phase and Polarity Control** The SPI supports four combinations of serial clock phase and polarity using two bits in the SPI Control Register. The clock polarity bit, CLKPOL, selects an active high or active Low clock and has no effect on the transfer format. Table 63 lists the SPI Clock Phase and Polarity Operation parameters. The clock phase bit, PHASE, selects one of two fundamentally different transfer formats. For proper data transmission, the clock phase and polarity must be identical for the SPI Master and the SPI Slave. The Master always places data on the MOSI line a half-cycle before the receive clock edge (SCK signal), in order for the Slave to latch the data. | Bit | Description (0 | Continued) | |-------------|------------------|----------------------------------------------------------------------| | [4:0] | Internal State | | | TXRXSTATE | Value of the inf | ternal I <sup>2</sup> C state machine. | | | TXRXSTATE | State Description | | [4:0] | 0_0000 | Idle State. | | TXRXSTATE | 0_0001 | Start State. | | (continued) | 0_0010 | Send/Receive data bit 7. | | | 0_0011 | Send/Receive data bit 6. | | | 0_0100 | Send/Receive data bit 5. | | | 0_0101 | Send/Receive data bit 4. | | | 0_0110 | Send/Receive data bit 3. | | | 0_0111 | Send/Receive data bit 2. | | | 0_1000 | Send/Receive data bit 1. | | | 0_1001 | Send/Receive data bit 0. | | | 0_1010 | Data Acknowledge State. | | | 0_1011 | Second half of data Acknowledge State used only for not acknowledge. | | | 0_1100 | First part of stop state. | | | 0_1101 | Second part of stop state. | | | 0_1110 | 10-bit addressing: Acknowledge State for 2nd address byte | | | | 7-bit addressing: Address Acknowledge State. | | | 0_1111 | 10-bit address: Bit 0 (Least significant bit) of 2nd address byte | | | | 7-bit address: Bit 0 (Least significant bit) (R/W) of address byte. | | | 1_0000 | 10-bit addressing: Bit 7 (Most significant bit) of 1st address byte. | | | 1_0001 | 10-bit addressing: Bit 6 of 1st address byte. | | | 1_0010 | 10-bit addressing: Bit 5 of 1st address byte. | | | 1_0011 | 10-bit addressing: Bit 4 of 1st address byte. | | | 1_0100 | 10-bit addressing: Bit 3 of 1st address byte. | | | 1_0101 | 10-bit addressing: Bit 2 of 1st address byte. | | | 1_0110 | 10-bit addressing: Bit 1 of 1st address byte. | | | 1_0111 | 10-bit addressing: Bit 0 (R/W) of 1st address byte. | | | 1_1000 | 10-bit addressing: Acknowledge state for 1st address byte. | | | 1_1001 | 10-bit addressing: Bit 7 of 2nd address byte | | | | 7-bit addressing: Bit 7 of address byte. | | | 1_1010 | 10-bit addressing: Bit 6 of 2nd address byte | | | | 7-bit addressing: Bit 6 of address byte. | | | 1_1011 | 10-bit addressing: Bit 5 of 2nd address byte | | | | 7-bit addressing: Bit 5 of address byte. | | | 1_1100 | 10-bit addressing: Bit 4 of 2nd address byte | | | | 7-bit addressing: Bit 4 of address byte. | | | 1_1101 | 10-bit addressing: Bit 3 of 2nd address byte | | | | 7-bit addressing: Bit 3 of address byte. | | | 1_1110 | 10-bit addressing: Bit 2 of 2nd address byte | | | | 7-bit addressing: Bit 2 of address byte. | | | 1_1111 | 10-bit addressing: Bit 1 of 2nd address byte | | | | 7-bit addressing: Bit 1 of address byte. | Table 84. DMA\_ADC Address Register (DMAA\_ADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|-----------|---|----|----|---|---|---|--|--|--| | Field | | DMAA_ADDR | | | | | | | | | | | RESET | X | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | | | FB | DH | | | | | | | | Bit | Description | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:1]<br>DMAA_ADDR | DMA_ADC Address These bits specify the seven most significant bits of the 12-bit Register File addresses used for storing the ADC output data. The ADC analog input Number defines the five least significant bits of the Register File address. Full 12-bit address is {DMAA_ADDR[7:1], 4-bit ADC analog input Number, 0}. | | 0 | Reserved This bit is reserved and must be programmed to 0. | # **DMA\_ADC** Control Register The DMA\_ADC Control Register, shown in Table 85, enables and sets options (DMA enable and interrupt enable) for ADC operation. Table 85. DMA\_ADC Control Register (DMAACTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------|-------|------|-------|--------|---|---|---|--|--| | Field | DAEN | IRQEN | Rese | erved | ADC_IN | | | | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | | | FB | EH | | | | | | | Bit | Description | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>DAEN | DMA_ADC Enable 0 = DMA_ADC is disabled and the ADC analog input Number (ADC_IN) is reset to 0. 1 = DMA_ADC is enabled. | | [6]<br>IRQEN | Interrupt Enable 0 = DMA_ADC does not generate any interrupts. 1 = DMA_ADC generates an interrupt after transferring data from the last ADC analog input specified by the ADC_IN field. | ### **DMA Control of the ADC** The Direct Memory Access (DMA) Controller can control operation of the ADC including analog input selection and conversion enable. For more information about the DMA and configuring for ADC operations, see the <u>Direct Memory Access Controller</u> chapter on page 150. # **ADC Control Register Definitions** This section defines the features of the following ADC Control registers. ADC Control Register: see page 165 ADC Data High Byte Register: see page 167 ADC Data Low Bits Register: see page 168 ### **ADC Control Register** The ADC Control Register selects the analog input channel and initiates the analog-to-digital conversion. **Table 87. ADC Control Register (ADCCTL)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|----------|------|------|------------|---|---|---| | Field | CEN | Reserved | VREF | CONT | ANAIN[3:0] | | | | | RESET | ( | 0 | 1 | | 0 | | | | | R/W | | | | R/W | | | | | | Address | | | | F7 | 0H | | | | | Bit | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>CEN | <ul> <li>Conversion Enable</li> <li>0 = Conversion is complete. Writing a 0 produces no effect. The ADC automatically clears this bit to 0 when a conversion has been completed.</li> <li>1 = Begin conversion. Writing a 1 to this bit starts a conversion. If a conversion is already in progress, the conversion restarts. This bit remains 1 until the conversion is complete.</li> </ul> | | [6] | Reserved This bit is reserved and must be programmed to 0. | | [5]<br>VREF | <ul> <li>Voltage Reference</li> <li>0 = Internal voltage reference generator enabled. The V<sub>REF</sub> pin should be left unconnected (or capacitively coupled to analog ground) if the internal voltage reference is selected as the ADC reference voltage.</li> <li>1 = Internal voltage reference generator disabled. An external voltage reference must be provided through the V<sub>REF</sub> pin.</li> </ul> | The write-only Flash Control Register shares its Register File address with the read-only Flash Status Register. Table 93. Flash Control Register (FCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------|---|---|----|----|---|---|---| | Field | FCMD | | | | | | | | | RESET | 0 | | | | | | | | | R/W | | W | | | | | | | | Address | | | | FF | 8H | | | | | Bit | Description | | | | | | |-------------|---------------------------------------------------------------------------------------|--|--|--|--|--| | [7:0] | Flash Command* | | | | | | | <b>FCMD</b> | 73H = First unlock command. | | | | | | | | 8CH = Second unlock command. | | | | | | | | 95H = Page erase command. | | | | | | | | 63H = Mass erase command | | | | | | | | 5EH = Flash Sector Protect Register select. | | | | | | | Note: *A | Note: *All other commands, or any command out of sequence, lock the Flash Controller. | | | | | | **Table 95. Page Select Register (FPS)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---------|-----|------|----|----|---|---|---|--| | Field | INFO_EN | | PAGE | | | | | | | | RESET | | 0 | | | | | | | | | R/W | | R/W | | | | | | | | | Address | | | | FF | 9H | | | | | | Bit | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7]<br>INFO_EN | Information Area Enable 0 = Information Area is not selected. 1 = Information Area is selected. The Information area is mapped into the Flash memory address space at addresses FE00H through FFFFH. | | [6:0]<br>PAGE | Page Select This 7-bit field selects the Flash memory page for programming and Page Erase operations. Flash Memory Address[15:9] = PAGE[6:0]. | ### Flash Sector Protect Register The Flash Sector Protect Register, shown in Table 96, protects Flash memory sectors from being programmed or erased from user code. The Flash Sector Protect Register shares its Register File address with the Page Select Register. The Flash Sector Protect Register can be accessed only after writing the Flash Control Register with 5EH. User code can only write bits in this register to 1 (bits cannot be cleared to 0 by user code). To determine the appropriate Flash memory sector address range and sector number for your Z8F64xx Series product, please refer to <u>Table 91</u> on page 169. **Table 96. Flash Sector Protect Register (FPROT)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |------------|----------------|----------------|----------------|-----------------|---------------|---------------|------------|-------|--|--| | Field | SECT7 | SECT6 | SECT5 | SECT4 | SECT3 | SECT2 | SECT1 | SECT0 | | | | RESET | | 0 | | | | | | | | | | R/W | | R/W* | | | | | | | | | | Address | FF9H | | | | | | | | | | | Note: *R/V | V = This regis | ter is accessi | ble for read o | perations; it o | an be written | to 1 only via | user code. | | | | | Bit | Description | | | | | | |----------------------------------------------------|------------------------------------------------------------------------------|--|--|--|--|--| | [7:0] | Sector Protect** | | | | | | | SECT <i>n</i> | 0 = Sector <i>n</i> can be programmed or erased from user code. | | | | | | | | 1 = Sector n is protected and cannot be programmed or erased from user code. | | | | | | | Note: **User code can only write bits from 0 to 1. | | | | | | | **Table 106. Absolute Maximum Ratings (Continued)** | Parameter | Minimum | Maximum | Units | Notes | |----------------------------------------------------------------|---------------|----------------|---------------|------------| | 64-pin LQFP maximum ratings at -40°C to 70°C | | | | | | Total power dissipation | | 1000 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 275 | mA | | | 64-pin LQFP maximum ratings at 70°C to 125°C | | | | | | Total power dissipation | | 540 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 150 | mA | | | 44-pin PLCC maximum ratings at -40°C to 70°C | | | | | | Total power dissipation | | 750 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 200 | mA | | | 44-pin PLCC maximum ratings at 70°C to 125°C | | | | | | Total power dissipation | | 295 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 83 | mA | | | 44-pin LQFP maximum ratings at -40°C to 70°C | | | | | | Total power dissipation | | 750 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 200 | mA | | | 44-pin LQFP maximum ratings at 70°C to 125°C | | | | | | Total power dissipation | | 360 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 100 | mA | | | Note: This voltage applies to all pins, with the exception of | /pp AVpp pins | supporting ana | log input (pc | orts B and | Note: This voltage applies to all pins, with the exception of V<sub>DD</sub>, AV<sub>DD</sub>, pins supporting analog input (ports B and H), RESET, and where noted otherwise. Figure 47 displays the maximum current consumption in STOP Mode with the VBO and Watchdog Timer enabled plotted opposite the power supply voltage. All GPIO pins are configured as outputs and driven High. Figure 47. Maximum STOP Mode $\rm I_{DD}$ with VBO Enabled vs. Power Supply Voltage Table 109. External RC Oscillator Electrical Characteristics and Timing | | $T_A = -40$ °C to 125°C | | | | | | |------------------|--------------------------------------------------------------|-------------------|----------|---------|-------|--------------------| | Symbol | Parameter | Minimum | Typical* | Maximum | Units | Conditions | | $V_{DD}$ | Operating Voltage<br>Range | 2.70 <sup>1</sup> | - | _ | V | | | R <sub>EXT</sub> | External Resistance from X <sub>IN</sub> to V <sub>DD</sub> | 40 | 45 | 200 | kΩ | $V_{DD} = V_{VBO}$ | | C <sub>EXT</sub> | External Capacitance from X <sub>IN</sub> to V <sub>SS</sub> | 0 | 20 | 1000 | pF | | | Fosc | External RC Oscillation Frequency | - | _ | 4 | MHz | | Note: \*When using the external RC oscillator mode, the oscillator may stop oscillating if the power supply drops below 2.7 V, but before the power supply drops to the voltage brown-out threshold. The oscillator will resume oscillation as soon as the supply voltage exceeds 2.7 V. Table 110. Reset and Stop Mode Recovery Pin Timing | | | $T_A = -40^{\circ}C$ to 125°C | | | | | |--------------------|-----------------------------------------------------|-------------------------------|---------|---------|------------------|------------------------------------------------------------| | Symbol | Parameter | Minimum | Typical | Maximum | Units | Conditions | | T <sub>RESET</sub> | RESET pin assertion to initiate a system reset. | 4 | _ | _ | T <sub>CLK</sub> | Not in STOP Mode. T <sub>CLK</sub> = System Clock period. | | T <sub>SMR</sub> | Stop Mode Recovery<br>pin Pulse Rejection<br>Period | 10 | 20 | 40 | ns | RESET, DBG, and GPIO pins configured as SMR sources. | Table 136. eZ8 CPU Instruction Summary (Continued) | Assembly | | | ress<br>ode | _ Opcode(s) | | | Fla | ags | i | | Fetch | Instr. | |-----------------|------------------------------|-----|-------------|-------------|---|---|-----|-----|---|---|-------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | S | ٧ | D | Н | | Cycles | | BTJNZ bit, src, | | | r | F6 | _ | _ | _ | _ | _ | _ | 3 | 3 | | dst | $PC \leftarrow PC + X$ | | lr | F7 | - | | | | | | 3 | 4 | | BTJZ bit, src, | if src[bit] = 0 | | r | F6 | - | _ | _ | _ | _ | _ | 3 | 3 | | dst | $PC \leftarrow PC + X$ | | lr | F7 | _ | | | | | | 3 | 4 | | CALL dst | SP ← SP –2 | IRR | | D4 | - | - | - | - | - | - | 2 | 6 | | | <pre>@SP ← PC PC ← dst</pre> | DA | | D6 | _ | | | | | | 3 | 3 | | CCF | C ← ~C | | | EF | * | - | - | _ | - | - | 1 | 2 | | CLR dst | dst ← 00H | R | | В0 | - | - | - | _ | - | - | 2 | 2 | | | | IR | | B1 | _ | | | | | | 2 | 3 | | COM dst | dst ← ~dst | R | | 60 | - | * | * | 0 | - | - | 2 | 2 | | | | IR | | 61 | _ | | | | | | 2 | 3 | | CP dst, src | dst – src | r | r | A2 | * | * | * | * | - | - | 2 | 3 | | | | r | lr | A3 | _ | | | | | | 2 | 4 | | | | R | R | A4 | _ | | | | | | 3 | 3 | | | | R | IR | A5 | | | | | | | 3 | 4 | | | | R | IM | A6 | _ | | | | | | 3 | 3 | | | | IR | IM | A7 | _ | | | | | | 3 | 4 | | CPC dst, src | dst – src – C | r | r | 1F A2 | * | * | * | * | - | - | 3 | 3 | | | | r | lr | 1F A3 | _ | | | | | | 3 | 4 | | | | R | R | 1F A4 | _ | | | | | | 4 | 3 | | | | R | IR | 1F A5 | | | | | | | 4 | 4 | | | | R | IM | 1F A6 | _ | | | | | | 4 | 3 | | | | IR | IM | 1F A7 | _ | | | | | | 4 | 4 | | CPCX dst, src | dst - src - C | ER | ER | 1F A8 | * | * | * | * | - | - | 5 | 3 | | | | ER | IM | 1F A9 | _ | | | | | | 5 | 3 | | CPX dst, src | dst – src | ER | ER | A8 | * | * | * | * | _ | - | 4 | 3 | | | | ER | IM | A9 | _ | | | | | | 4 | 3 | Note: Flags Notation: <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. # Appendix B. Register Tables For the reader's convenience, this appendix lists all F64xx Series registers numerically by hexadecimal address. # **General Purpose RAM** In the F64xx Series, the 000-FFF hexadecimal address range is partitioned for general-purpose random access memory, as follows. Hex Addresses: 000-7FF This address range is reserved for 2KB general-purpose register file RAM devices. For more details, see the <u>Register File</u> section on page 18. Hex Addresses: 000-FFF This address range is reserved for 4KB general-purpose register file RAM devices. For more details, see the <u>Register File</u> section on page 18. ### Timer 0 For more information about these Timer Control registers, see the <u>Timer Control Register</u> <u>Definitions</u> section on page 72. **Hex Address: F00** Table 138. Timer 0-3 High Byte Register (TxH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|-----|---|------------|------------|---|---|---|--|--|--| | Field | | TH | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | | F | 00H, F08H, | F10H, F18H | 1 | | | | | | **Hex Address: F43** Table 174. UART Control 1 Register (UxCTL1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---------|---------------------------------------------------|---|---------|---------|---|---|---|--|--|--| | Field | MPMD[1] | PMD[1] MPEN MPMD[0] MPBT DEPOL BRGCTL RDAIRQ IREN | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | | | F43H ar | nd F4BH | | | | | | | **Hex Address: F44** Table 175. UART Status 1 Register (UxSTAT1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |---------|---------------------|---------|---|---------|--------|---|---|---|--|--|--|--| | Field | Reserved NEWFRM MPR | | | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | | R/W | | R R/W R | | | | | | | | | | | | Address | | | | F44H ar | d F4CH | | | | | | | | **Hex Address: F45** Table 176. UART Address Compare Register (UxADDR) | Bit | 7 | 6 | 2 | 1 | 0 | | | | | | | |---------|---|-----------|---|---------|---------|--|--|--|--|--|--| | Field | | COMP_ADDR | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | | | F45H ar | nd F4DH | | | | | | | **Hex Address: F46** Table 177. UART Baud Rate High Byte Register (UxBRH) | Bit | 7 6 5 4 3 2 1 | | | | | | | 0 | | | | | |---------|---------------|-----|--|---------|---------|--|--|---|--|--|--|--| | Field | | BRH | | | | | | | | | | | | RESET | | 1 | | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | | Address | | | | F46H ar | nd F4EH | | | | | | | | **Hex Address: FD3** Table 232. Port A-H Output Data Register (PxOUT) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|-------|-------------------------------------------------|-------------|------------|-----------|------------|-----|---|--|--|--| | Field | POUT7 | POUT7 POUT6 POUT5 POUT4 POUT3 POUT2 POUT1 POUT6 | | | | | | | | | | | RESET | | 0 | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | FD3 | H, FD7H, FI | DBH, FDFH, | FE3H, FE7 | H, FEBH, F | EFH | | | | | **Hex Address: FD4** Table 233. Port A-H GPIO Address Registers (PxADDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|------------|-----|-------------|------------|-----------|------------|-----|---|--|--| | Field | PADDR[7:0] | | | | | | | | | | | RESET | 00H | | | | | | | | | | | R/W | | R/W | | | | | | | | | | Address | | FD0 | H, FD4H, FI | D8H, FDCH, | FE0H, FE4 | H, FE8H, F | ECH | | | | **Hex Address: FD5** Table 234. Port A-H Control Registers (PxCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|---|------|-------------|------------|-----------|------------|-----|---|--|--|--| | Field | | PCTL | | | | | | | | | | | RESET | | 00H | | | | | | | | | | | R/W | | R/W | | | | | | | | | | | Address | | FD1 | H, FD5H, FI | D9H, FDDH, | FE1H, FE5 | Ы, FE9H, F | EDH | | | | | **Hex Address: FD6** Table 235. Port A-H Input Data Registers (PxIN) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|------|-----------------------------------------|-------------|------------|-----------|------------|-----|---|--|--|--| | Field | PIN7 | PIN7 PIN6 PIN5 PIN4 PIN3 PIN2 PIN1 PIN0 | | | | | | | | | | | RESET | | X | | | | | | | | | | | R/W | | R | | | | | | | | | | | Address | | FD2 | H, FD6H, FI | DAH, FDEH, | FE2H, FE6 | H, FEAH, F | EEH | | | | |