



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                                  |
|----------------------------|-----------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4/M0                                                                      |
| Core Size                  | 32-Bit Dual-Core                                                                        |
| Speed                      | 100MHz, 150MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, LINbus, QSPI, SPI, UART/USART, USB                                    |
| Peripherals                | Bluetooth, Brown-out Detect/Reset, Cap Sense, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT |
| Number of I/O              | 78                                                                                      |
| Program Memory Size        | 1MB (1M × 8)                                                                            |
| Program Memory Type        | FLASH                                                                                   |
| EEPROM Size                | 32K x 8                                                                                 |
| RAM Size                   | 288K x 8                                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V                                                                             |
| Data Converters            | A/D 8x12b SAR; D/A 1x12b                                                                |
| Oscillator Type            | Internal                                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                       |
| Mounting Type              | Surface Mount                                                                           |
| Package / Case             | 116-WFBGA                                                                               |
| Supplier Device Package    | 116-BGA (5.2x6.4)                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c6347bzi-bld33            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Functional Definition**

#### CPU and Memory Subsystem

#### CPU

The CPU subsystem in the PSoC 63 consists of two Arm Cortex cores and their associated busses and memories: M4 with Floating-point unit and Memory Protection Units (FPU and MPU) and an M0+ with an MPU. The Cortex M4 and M0+ have 8 KB Instruction Caches (I-Cache) with 4-way set associativity. This subsystem also includes independent DMA controllers with 32 channels each, a Cryptographic accelerator block, 1 MB of on-chip Flash, 288 KB of SRAM, and 128 KB of ROM.

The Cortex M0+ provides a secure, un-interruptible Boot function. This guarantees that post-Boot, system integrity is checked and privileges enforced. Shared resources can be accessed through the normal Arm multi-layer bus arbitration and exclusive accesses are supported by an Inter-Processor Communication (IPC) scheme, which implements hardware semaphores and protection. Active power consumption for the Cortex M4 is 22  $\mu$ A/MHz and 15  $\mu$ A/MHz for the Cortex M0+, both at 3.3 V chip supply voltage with the internal buck enabled and at 0.9 V internal supply. Note that at Cortex M4 speeds above 100 MHz, the M0+ and Peripheral subsystem are limited to half the M4 speed. If the M4 is running at 150 Mhz, the M0+ and peripheral subsystem is limited to 75 MHz.

#### DMA Controllers

There are two DMA controllers with 16 channels each. They support independent accesses to peripherals using the AHB Multi-layer bus.

#### Flash

PSoC 63 has a 1 MB flash module with additional 32 KB of Flash that can be used for EEPROM emulation for longer retention and a separate 32 KB block of Flash that can be securely locked and is only accessible via a key lock that cannot be changed (one Time Programmable).

#### SRAM with 32 KB Retention Granularity

There is 288 KB of SRAM memory, which can be fully retained or retained in increments of user-designated 32 KB blocks.

#### SROM

There is a supervisory 128 KB ROM that contains boot and configuration routines. This ROM will guarantee Secure Boot if authentication of User Flash is required.

#### One-Time-Programmable (OTP) eFuse

The 1024-bit OTP memory can provide a unique and unalterable Identifier on a per-chip basis. This unalterable key can be used to access Secured Flash.

### **System Resources**

#### Power System

The power system provides assurance that voltage levels are as required for each respective mode and will either delay mode entry (on power-on reset (POR), for example) until voltage levels are as required for proper function or generate resets (Brown-Out Detect (BOD)) when the power supply drops below specified levels. The design will guaranteed safe chip operation between power supply voltage dropping below specified levels (for example, below 1.7 V) and the Reset occurring. There are no voltage sequencing requirements. The VDD core logic supply (1.7 to 3.6 V) will feed an on-chip buck, which will produce the core logic supply of either 1.1 V or 0.9 V selectable. Depending on the frequency of operation, the buck converter will have a quiescent current of <1 µA. A separate power domain called Backup is provided; note this is not a power mode. This domain is powered from the VBACKUP domain and includes the 32-kHz WCO, RTC, and backup registers. It is connected to VDD when not used as a backup domain. Port 0 is powered from this supply. Pin 5 of Port 0 (P0.5) can be assigned as a PMIC wakeup output (timed by the RTC); P0.5 is driven to the resistive pull-up mode by default.

#### Clock System

The PSoC 63 clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that no metastable conditions occur.

The clock system for PSoC 63 consists of the Internal Main Oscillator (IMO) and the Internal Low-speed Oscillator (ILO), crystal oscillators (ECO and WCO), PLL, FLL, and provision for an external clock. An FLL will provide fast wake-up at high clock speeds without waiting for a PLL lock event (which can take up to 50  $\mu$ s). Clocks may be buffered and brought out to a pin on a Smart I/O port.

The 32-kHz oscillator is trimmable to within 2 ppm using a higher accuracy clock. The ECO will deliver  $\pm 20$  ppm accuracy and will use an external crystal.

#### IMO Clock Source

The IMO is the primary source of internal clocking in PSoC 63. It is trimmed during testing to achieve the specified accuracy. The IMO default frequency is 8 MHz. IMO tolerance is  $\pm 2\%$  and its current consumption is less than 10  $\mu$ A.

#### ILO Clock Source

The ILO is a very low power oscillator, nominally 32 kHz, which may be used to generate clocks for peripheral operation in Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration.



### Watchdog Timer

A watchdog timer is implemented in the clock block running from the ILO or from the WCO; this allows watchdog operation during Deep Sleep and Hibernate modes, and generates a watchdog reset if not serviced before the timeout occurs. The watchdog reset is recorded in the Reset Cause register.

#### Clock Dividers

Integer and Fractional clock dividers are provided for peripheral use and timing purposes. There are eight 8-bit integer and sixteen 16-bit integer clock dividers. There is also one 24.5-bit fractional and four 16.5-bit fractional clock dividers.

#### Reset

The PSoC 63 can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through reset and allows software to determine the cause of the Reset. An XRES pin is reserved for external reset to avoid complications with configuration and multiple pin functions during power-on or reconfiguration.

### BLE Radio and Subsystem

PSoC 63 incorporates a Bluetooth Smart subsystem that contains the Physical Layer (PHY) and Link Layer (LL) engines with an embedded security engine. The physical layer consists of the digital PHY and the RF transceiver that transmits and receives GFSK packets at 2 Mbps over a 2.4-GHz ISM band, which is compliant with Bluetooth Smart Bluetooth Specification 5.0. The baseband controller is a composite hardware and firmware implementation that supports both master and slave modes. Key protocol elements, such as HCI and link control, are implemented in firmware. Time-critical functional blocks, such as encryption, CRC, data whitening, and access code correlation, are implemented in hardware (in the LL engine).

The RF transceiver contains an integrated balun, which provides a single-ended RF port pin to drive a 50- $\Omega$  antenna via a matching/filtering network. In the receive direction, this block converts the RF signal from the antenna to a digital bit stream after performing GFSK demodulation. In the transmit direction, this block performs GFSK modulation and then converts a digital baseband signal to a radio frequency before transmitting it to air through the antenna.

Key features of BLESS are as follows:

- Master and slave single-mode protocol stack with logical link control and adaptation protocol (L2CAP), attribute (ATT), and security manager (SM) protocols
- API access to generic attribute profile (GATT), generic access profile (GAP), and L2CAP
- L2CAP connection-oriented channel (Bluetooth 4.1 feature)
- GAP features
  - D Broadcaster, Observer, Peripheral, and Central roles
  - □ Security mode 1: Level 1, 2, and 3
  - User-defined advertising data
  - □ Multiple bond support

- GATT features
  - GATT client and server
  - □ Supports GATT sub-procedures
  - 32-bit universally unique identifier (UUID) (Bluetooth 4.1 feature)
- Security Manager (SM)
  - D Pairing methods: Just works, Passkey Entry, and Out of Band
  - LE Secure Connection Pairing model
  - Authenticated man-in-the-middle (MITM) protection and data signing
- Link Layer (LL)
  - Master and Slave roles
  - 128-bit AES engine
  - Low-duty cycle advertising
  - □ LE Ping
- Supports all SIG-adopted BLE profiles
- Power levels for Adv (1.28s, 31 bytes, 0 dBm) and Con (300 ms, 0 byte, 0 dBm) are 42 µW and 70 µW respectively

### **Analog Blocks**

#### 12-bit SAR ADC

The 12-bit, 1-Msps SAR ADC can operate at a maximum clock rate of 18 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion.

The block functionality is augmented for the user by adding a reference buffer to it (trimmable to ±1%) and by providing the choice of three internal voltage references,  $V_{DD}$ ,  $V_{DD}/2$ , and  $V_{REF}$  (nominally 1.024 V), as well as an external reference through a GPIO pin. The Sample-and-Hold (S/H) aperture is programmable; it allows the gain bandwidth requirements of the amplifier driving the SAR inputs, which determine its settling time, to be relaxed if required. System performance will be 65 dB for true 12-bit precision provided appropriate references are used and system noise levels permit it. To improve the performance in noisy conditions, it is possible to provide an external bypass (through a fixed pin location) for the internal reference amplifier.

The SAR is connected to a fixed set of pins through an 8-input sequencer. The sequencer cycles through the selected channels autonomously (sequencer scan) and does so with zero switching overhead (that is, the aggregate sampling bandwidth is equal to 1 Msps whether it is for a single channel or distributed over several channels). The sequencer switching is effected through a state machine or through firmware-driven switching. A feature provided by the sequencer is the buffering of each channel to reduce CPU interrupt-service requirements. To accommodate signals with varying source impedances and frequencies, it is possible to have different sample times programmable for each channel. Also, the signal range specification through a pair of range registers (low and high range values) is implemented with a corresponding out-of-range interrupt if the digitized value exceeds the programmed range; this allows fast detection of out-of-range values without having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software. There are 16 channels of which any 13 can be sampled in a single scan.



The SAR is able to digitize the output of the on-chip temperature sensor for calibration and other temperature-dependent functions. The SAR is not available in Deep Sleep and Hibernate modes as it requires a high-speed clock (up to 18 MHz). The SAR operating range is 1.71 V to 3.6 V.

#### Temperature Sensor

PSoC 63 has an on-chip temperature sensor. This consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor is connected to the ADC, which digitizes the reading and produces a temperature value by using a Cypress-supplied software that includes calibration and linearization.

#### 12-bit Digital-Analog Converter

There is a 12-bit voltage mode DAC on the chip, which can settle in less than 5  $\mu$ s. The DAC may be driven by the DMA controllers to generate user-defined waveforms. The DAC output from the chip can either be the resistive ladder output (highly linear near ground) or a buffered output.

#### Continuous Time Block (CTBm) with Two Opamps

This block consists of two opamps, which have their inputs and outputs connected to fixed pins and have three power modes and a comparator mode. The outputs of these opamps can be used as buffers for the SAR inputs. The non-inverting inputs of these opamps can be connected to either of two pins, thus allowing independent sensors to be used at different times. The pin selection can be made via firmware. The opamps can be set to one of the four power levels; the lowest level allowing operation in Deep Sleep mode in order to preserve lower performance Continuous-Time functionality in Deep Sleep mode. The DAC output can be buffered through an opamp.

#### Low-Power Comparators

PSoC 63 has a pair of low-power comparators, which can also operate in Deep Sleep and Hibernate modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during Deep Sleep and Hibernate modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator-switch event.

### **Programmable Digital**

#### Smart I/O

There are two Smart I/O blocks, which allow Boolean operations on signals going to the GPIO pins from the subsystems of the chip or on signals coming into the chip. Operation can be synchronous or asynchronous and the blocks operate in low-power modes, such as Deep Sleep and Hibernate.This allows, for example, detection of logic conditions that can indicate that the CPU should wake up instead of waking up on general I/O interrupts, which consume more power and can generate spurious wake-ups.

#### Universal Digital Blocks (UDBs) and Port Interfaces

PSoC 63 has 12 UDBs; the UDB array also provides a switched Digital System Interconnect (DSI) fabric that allows signals from peripherals and ports to be routed to and through the UDBs for communication and control.

### **Fixed-Function Digital**

#### Timer/Counter/PWM Block

The timer/counter/PWM block consists of 32 counters with user-programmable period length. There is a Capture register to record the count value at the time of an event (which may be an I/O event), a period register which is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals which are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow the use as deadband programmable complementary PWM outputs. It also has a Kill input to force outputs to a predetermined state; for example, this is used in motor-drive systems when an overcurrent state is indicated and the PWMs driving the FETs need to be shut off immediately with no time for software intervention. There are eight 32-bit counters and 24 16-bit counters.

#### Serial Communication Blocks (SCB)

PSoC 63 has nine SCBs, which can each implement an  $I^2$ C, UART, or SPI interface. One SCB will operate in Deep Sleep with an external clock, this SCB will only operate in Slave mode (requires external clock).

**I<sup>2</sup>C Mode**: The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multimaster arbitration). This block is capable of operating at speeds of up to 1 Mbps (Fast Mode Plus) and has flexible buffering options to reduce the interrupt overhead and latency for the CPU. It also supports  $EzI^{2}C$  that creates a mailbox address range in the memory of PSoC 63 and effectively reduces the I<sup>2</sup>C communication to reading from and writing to an array in the memory. In addition, the block supports a 256 byte FIFO for receive and transmit, which, by increasing the time given for the CPU to read the data, greatly reduces the need for clock stretching caused by the CPU not having read the data on time. The FIFO mode is available in all channels and is very useful in the absence of DMA.

The I<sup>2</sup>C peripheral is compatible with I<sup>2</sup>C Standard-mode, Fast-mode, and Fast-Mode Plus devices as defined in the NXP I<sup>2</sup>C-bus specification and user manual (UM10204). The I<sup>2</sup>C bus I/O is implemented with GPIO in open-drain modes.

**UART Mode**: This is a full-feature UART operating at up to 8 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows the addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. A 256 byte FIFO allows much greater CPU service latencies to be tolerated.

**SPI Mode**: The SPI mode supports full Motorola SPI, TI Secure Simple Pairing (SSP) (essentially adds a start pulse that is used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO and supports an EzSPI mode in which the data interchange is reduced to reading and writing an array in memory. The SPI interface operates with up to a 25-MHz SPI clock.



#### USB Full-Speed Dual Role Host and Device Interface

PSoC 63 incorporates a dual-role USB Host and Device interface. The device can have up to eight endpoints. A 512byte SRAM buffer is provided and DMA is supported.

#### **QSPI** Interface

A Quad SPI (QSPI) interface is provided running at 80 MHz. This block also supports on-the-fly encryption and decryption to support Execute-In-Place operation at reasonable speeds. It supports Single/dual/quad/octal SPI and dual-quad SPI modes.

### GPIO

PSoC 63 has up to 78 GPIOs. The GPIO block implements the following:

- Eight drive strength modes:
  - Analog input mode (input and output buffers disabled)
     Input only
  - Weak pull-up with strong pull-down
  - □ Strong pull-up with weak pull-down
  - Open drain with strong pull-down
  - Open drain with strong pull-down Open drain with strong pull-up
  - □ Strong pull-up with strong pull-down
  - □ Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL)
- Hold mode for latching previous state (used for retaining the I/O state in Deep Sleep and Hibernate modes)
- Selectable slew rates for dV/dt-related noise control to improve EMI

The pins are organized in logical entities called ports, which are 8-bit in width. During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix (HSIOM) is used to multiplex between various signals that may connect to an I/O pin. Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves.

Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it. Six GPIO pins are capable of overvoltage tolerant (OVT) operation where the input voltage may be higher than VDD (these may be used for  $I^2C$  functionality to allow powering the chip off while maintaining physical connection to an operating  $I^2C$  bus without affecting its functionality).

GPIO pins can be ganged to sink 16 mA or higher values of sink current. GPIO pins, including OVT pins, may not be pulled up higher than 3.6 V.

### **Special-Function Peripherals**

#### CapSense

CapSense is supported on all pins in the PSoC 63 through a CapSense Sigma-Delta (CSD) block that can be connected to an analog multiplexed bus. Any GPIO pin can be connected to this AMUX bus through an analog switch. CapSense function can thus be provided on any pin or a group of pins in a system under software control. Cypress provides a software component for the CapSense block for ease-of-use.

Shield voltage can be driven on another mux bus to provide water-tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. Proximity sensing can also be implemented.

The CapSense block is an advanced, low-noise, programmable block with programmable voltage references and current source ranges for improved sensitivity and flexibility. It can also use an external reference voltage. It has a full-wave CSD mode that alternates sensing to VDDA and ground to null out power-supply related noise.

The CapSense block has two 7-bit IDACs, which can be used for general purposes if CapSense is not being used (both IDACs are available in that case) or if CapSense is used without water tolerance (one IDAC is available). A (slow) 10-bit Slope ADC may be realized by using one of the IDACs.

The block can implement Swipe, Tap, Wake-up on Touch (< 3  $\mu A$  at 1.8 V), mutual capacitance, and other types of sensing functions.

#### Audio Subsystem

This subsystem consists of an I2S block and two PDM channels. The PDM channels interface to a PDM microphone's bit-stream output. The PDM processing channel provides droop correction and can operate with clock speeds ranging from 384 kHz to 3.072 MHz and produce word lengths of 16 to 24 bits at audio sample rates of up to 48 ksps.

The I2S interface supports both Master and Slave modes with Word Clock rates of up to 192 ksps (8-bit to 32-bit words).



Each Port Pin has multiple alternate functions. These are defined in Table 2.

### Table 2. Multiple Alternate Functions

| Port/<br>Pin | ACT #0                           | ACT #1                        | DS #2 | ACT #4             | ACT #5 | ACT #6                | ACT #7               | ACT #8                   | ACT #9 | ACT #10                | ACT #12                    | ACT #13                    | ACT #14 | ACT #15 | DS #4 | DS #5               | DS #6 |
|--------------|----------------------------------|-------------------------------|-------|--------------------|--------|-----------------------|----------------------|--------------------------|--------|------------------------|----------------------------|----------------------------|---------|---------|-------|---------------------|-------|
| P0.0         | tcpwm[0].l<br>ine[0]:0           | tcpwm[1].line<br>[0]:0        |       | srss.ext<br>_clk:0 |        |                       |                      | scb[0].spi<br>_select1:0 |        |                        | peri.tr_io_i<br>nput[0]:0  |                            |         |         |       |                     |       |
| P0.1         | tcpwm[0].l<br>ine_comp<br>I[0]:0 | tcpwm[1].line<br>_compl[0]:0  |       |                    |        |                       |                      | scb[0].spi<br>_select2:0 |        |                        | peri.tr_io_i<br>nput[1]:0  |                            |         |         |       | cpuss.swj_<br>trstn |       |
| P0.2         | tcpwm[0].l<br>ine[1]:0           | tcpwm[1].line<br>[1]:0        |       |                    |        | scb[0].ua<br>rt_rx:0  | scb[0].i2<br>c_scl:0 | scb[0].spi<br>_mosi:0    |        |                        |                            |                            |         |         |       |                     |       |
| P0.3         | tcpwm[0].l<br>ine_comp<br>I[1]:0 | tcpwm[1].line<br>_compl[1]:0  |       |                    |        | scb[0].ua<br>rt_tx:0  | scb[0].i2<br>c_sda:0 | scb[0].spi<br>_miso:0    |        |                        |                            |                            |         |         |       |                     |       |
| P0.4         | tcpwm[0].l<br>ine[2]:0           | tcpwm[1].line<br>[2]:0        |       |                    |        | scb[0].ua<br>rt_rts:0 |                      | scb[0].spi<br>_clk:0     |        |                        |                            | peri.tr_io_<br>output[0]:2 |         |         |       |                     |       |
| P0.5         | tcpwm[0].l<br>ine_comp<br>I[2]:0 | tcpwm[1].line<br>_compl[2]:0  |       | srss.ext<br>_clk:1 |        | scb[0].ua<br>rt_cts:0 |                      | scb[0].spi<br>_select0:0 |        |                        |                            | peri.tr_io_<br>output[1]:2 |         |         |       |                     |       |
| P1.0         | tcpwm[0].l<br>ine[3]:0           | tcpwm[1].line<br>[3]:0        |       |                    |        | scb[7].ua<br>rt_rx:0  | scb[7].i2<br>c_scl:0 | scb[7].spi<br>_mosi:0    |        |                        | peri.tr_io_i<br>nput[2]:0  |                            |         |         |       |                     |       |
| P1.1         | tcpwm[0].l<br>ine_comp<br>I[3]:0 | tcpwm[1].line<br>_compl[3]:0  |       |                    |        | scb[7].ua<br>rt_tx:0  | scb[7].i2<br>c_sda:0 | scb[7].spi<br>_miso:0    |        |                        | peri.tr_io_i<br>nput[3]:0  |                            |         |         |       |                     |       |
| P1.2         | tcpwm[0].l<br>ine[4]:4           | tcpwm[1].line<br>[12]:1       |       |                    |        | scb[7].ua<br>rt_rts:0 |                      | scb[7].spi<br>_clk:0     |        |                        |                            |                            |         |         |       |                     |       |
| P1.3         | tcpwm[0].l<br>ine_comp<br>l[4]:4 | tcpwm[1].line<br>_compl[12]:1 |       |                    |        | scb[7].ua<br>rt_cts:0 |                      | scb[7].spi<br>_select0:0 |        |                        |                            |                            |         |         |       |                     |       |
| P1.4         | tcpwm[0].l<br>ine[5]:4           | tcpwm[1].line<br>[13]:1       |       |                    |        |                       |                      | scb[7].spi<br>_select1:0 |        |                        |                            |                            |         |         |       |                     |       |
| P1.5         | tcpwm[0].l<br>ine_comp<br>l[5]:4 | tcpwm[1].line<br>_compl[14]:1 |       |                    |        |                       |                      | scb[7].spi<br>_select2:0 |        |                        |                            |                            |         |         |       |                     |       |
| P5.0         | tcpwm[0].l<br>ine[4]:0           | tcpwm[1].line<br>[4]:0        |       |                    |        | scb[5].ua<br>rt_rx:0  | scb[5].i2<br>c_scl:0 | scb[5].spi<br>_mosi:0    |        | audioss.clk<br>_i2s_if | peri.tr_io_i<br>nput[10]:0 |                            |         |         |       |                     |       |
| P5.1         | tcpwm[0].l<br>ine_comp<br>I[4]:0 | tcpwm[1].line<br>_compl[4]:0  |       |                    |        | scb[5].ua<br>rt_tx:0  | scb[5].i2<br>c_sda:0 | scb[5].spi<br>_miso:0    |        | audioss.tx<br>_sck     | peri.tr_io_i<br>nput[11]:0 |                            |         |         |       |                     |       |
| P5.2         | tcpwm[0].l<br>ine[5]:0           | tcpwm[1].line<br>[5]:0        |       |                    |        | scb[5].ua<br>rt_rts:0 |                      | scb[5].spi<br>_clk:0     |        | audioss.tx<br>_ws      |                            |                            |         |         |       |                     |       |
| P5.3         | tcpwm[0].l<br>ine_comp<br>l[5]:0 | tcpwm[1].line<br>_compl[5]:0  |       |                    |        | scb[5].ua<br>rt_cts:0 |                      | scb[5].spi<br>_select0:0 |        | audioss.tx<br>_sdo     |                            |                            |         |         |       |                     |       |
| P5.4         | tcpwm[0].l<br>ine[6]:0           | tcpwm[1].line<br>[6]:0        |       |                    |        |                       |                      | scb[5].spi<br>_select1:0 |        | audioss.rx<br>_sck     |                            |                            |         |         |       |                     |       |
| P5.5         | tcpwm[0].l<br>ine_comp<br>l[6]:0 | tcpwm[1].line<br>_compl[6]:0  |       |                    |        |                       |                      | scb[5].spi<br>_select2:0 |        | audioss.rx<br>_ws      |                            |                            |         |         |       |                     |       |



### Table 2. Multiple Alternate Functions (continued)

| Port/<br>Pin | ACT #0                           | ACT #1                        | DS #2 | ACT #4 | ACT #5 | ACT #6                | ACT #7               | ACT #8                   | ACT #9 | ACT #10                 | ACT #12                    | ACT #13 | ACT #14 | ACT #15                   | DS #4 | DS #5 | DS #6 |
|--------------|----------------------------------|-------------------------------|-------|--------|--------|-----------------------|----------------------|--------------------------|--------|-------------------------|----------------------------|---------|---------|---------------------------|-------|-------|-------|
| P8.0         | tcpwm[0].l<br>ine[0]:2           | tcpwm[1].line<br>[16]:0       |       |        |        | scb[4].ua<br>rt_rx:0  | scb[4].i2<br>c_scl:0 | scb[4].spi<br>_mosi:0    |        |                         | peri.tr_io_i<br>nput[16]:0 |         |         |                           |       |       |       |
| P8.1         | tcpwm[0].l<br>ine_comp<br>I[0]:2 | tcpwm[1].line<br>_compl[16]:0 |       |        |        | scb[4].ua<br>rt_tx:0  | scb[4].i2<br>c_sda:0 | scb[4].spi<br>_miso:0    |        |                         | peri.tr_io_i<br>nput[17]:0 |         |         |                           |       |       |       |
| P8.2         | tcpwm[0].l<br>ine[1]:2           | tcpwm[1].line<br>[17]:0       |       |        |        | scb[4].ua<br>rt_rts:0 |                      | scb[4].spi<br>_clk:0     |        |                         |                            |         |         |                           |       |       |       |
| P8.3         | tcpwm[0].l<br>ine_comp<br>I[1]:2 | tcpwm[1].line<br>_compl[17]:0 |       |        |        | scb[4].ua<br>rt_cts:0 |                      | scb[4].spi<br>_select0:0 |        |                         |                            |         |         |                           |       |       |       |
| P8.4         | tcpwm[0].l<br>ine[2]:2           | tcpwm[1].line<br>[18]:0       |       |        |        |                       |                      | scb[4].spi<br>_select1:0 |        |                         |                            |         |         |                           |       |       |       |
| P8.5         | tcpwm[0].l<br>ine_comp<br>l[2]:2 | tcpwm[1].line<br>_compl[18]:0 |       |        |        |                       |                      | scb[4].spi<br>_select2:0 |        |                         |                            |         |         |                           |       |       |       |
| P8.6         | tcpwm[0].l<br>ine[3]:2           | tcpwm[1].line<br>[19]:0       |       |        |        |                       |                      | scb[4].spi<br>_select3:0 |        |                         |                            |         |         |                           |       |       |       |
| P8.7         | tcpwm[0].l<br>ine_comp<br>I[3]:2 | tcpwm[1].line<br>_compl[19]:0 |       |        |        |                       |                      | scb[3].spi<br>_select2:0 |        |                         |                            |         |         |                           |       |       |       |
| P9.0         | tcpwm[0].l<br>ine[4]:2           | tcpwm[1].line<br>[20]:0       |       |        |        | scb[2].ua<br>rt_rx:0  | scb[2].i2<br>c_scl:0 | scb[2].spi<br>_mosi:0    |        |                         | peri.tr_io_i<br>nput[18]:0 |         |         | cpuss.trac<br>e_data[3]:0 |       |       |       |
| P9.1         | tcpwm[0].l<br>ine_comp<br>I[4]:2 | tcpwm[1].line<br>_compl[20]:0 |       |        |        | scb[2].ua<br>rt_tx:0  | scb[2].i2<br>c_sda:0 | scb[2].spi<br>_miso:0    |        |                         | peri.tr_io_i<br>nput[19]:0 |         |         | cpuss.trac<br>e_data[2]:0 |       |       |       |
| P9.2         | tcpwm[0].l<br>ine[5]:2           | tcpwm[1].line<br>[21]:0       |       |        |        | scb[2].ua<br>rt_rts:0 |                      | scb[2].spi<br>_clk:0     |        | pass.dsi_ct<br>b_cmp0:1 |                            |         |         | cpuss.trac<br>e_data[1]:0 |       |       |       |
| P9.3         | tcpwm[0].l<br>ine_comp<br>l[5]:2 | tcpwm[1].line<br>_compl[21]:0 |       |        |        | scb[2].ua<br>rt_cts:0 |                      | scb[2].spi<br>_select0:0 |        | pass.dsi_ct<br>b_cmp1:1 |                            |         |         | cpuss.trac<br>e_data[0]:0 |       |       |       |
| P9.4         | tcpwm[0].l<br>ine[7]:5           | tcpwm[1].line<br>[0]:2        |       |        |        |                       |                      | scb[2].spi<br>_select1:0 |        |                         |                            |         |         |                           |       |       |       |
| P9.5         | tcpwm[0].l<br>ine_comp<br>I[7]:5 | tcpwm[1].line<br>_compl[0]:2  |       |        |        |                       |                      | scb[2].spi<br>_select2:0 |        |                         |                            |         |         |                           |       |       |       |
| P9.6         | tcpwm[0].l<br>ine[0]:6           | tcpwm[1].line<br>[1]:2        |       |        |        |                       |                      | scb[2].spi<br>_select3:0 |        |                         |                            |         |         |                           |       |       |       |
| P9.7         | tcpwm[0].l<br>ine_comp<br>l[0]:6 | tcpwm[1].line<br>_compl[1]:2  |       |        |        |                       |                      |                          |        |                         |                            |         |         |                           |       |       |       |
| P10.0        | tcpwm[0].l<br>ine[6]:2           | tcpwm[1].line<br>[22]:0       |       |        |        | scb[1].ua<br>rt_rx:1  | scb[1].i2<br>c_scl:1 | scb[1].spi<br>_mosi:1    |        |                         | peri.tr_io_i<br>nput[20]:0 |         |         | cpuss.trac<br>e_data[3]:1 |       |       |       |
| P10.1        | tcpwm[0].l<br>ine_comp<br>l[6]:2 | tcpwm[1].line<br>_compl[22]:0 |       |        |        | scb[1].ua<br>rt_tx:1  | scb[1].i2<br>c_sda:1 | scb[1].spi<br>_miso:1    |        |                         | peri.tr_io_i<br>nput[21]:0 |         |         | cpuss.trac<br>e_data[2]:1 |       |       |       |



### Table 2. Multiple Alternate Functions (continued)

| Port/<br>Pin | ACT #0                           | ACT #1                        | DS #2 | ACT #4 | ACT #5               | ACT #6                | ACT #7               | ACT #8                   | ACT #9               | ACT #10 | ACT #12                    | ACT #13                    | ACT #14 | ACT #15                   | DS #4 | DS #5 | DS #6 |
|--------------|----------------------------------|-------------------------------|-------|--------|----------------------|-----------------------|----------------------|--------------------------|----------------------|---------|----------------------------|----------------------------|---------|---------------------------|-------|-------|-------|
| P10.2        | tcpwm[0].l<br>ine[7]:2           | tcpwm[1].line<br>[23]:0       |       |        |                      | scb[1].ua<br>rt_rts:1 |                      | scb[1].spi<br>_clk:1     |                      |         |                            |                            |         | cpuss.trac<br>e_data[1]:1 |       |       |       |
| P10.3        | tcpwm[0].l<br>ine_comp<br>I[7]:2 | tcpwm[1].line<br>_compl[23]:0 |       |        |                      | scb[1].ua<br>rt_cts:1 |                      | scb[1].spi<br>_select0:1 |                      |         |                            |                            |         | cpuss.trac<br>e_data[0]:1 |       |       |       |
| P10.4        | tcpwm[0].l<br>ine[0]:3           | tcpwm[1].line<br>[0]:1        |       |        |                      |                       |                      | scb[1].spi<br>_select1:1 | audioss.p<br>dm_clk  |         |                            |                            |         |                           |       |       |       |
| P10.5        | tcpwm[0].l<br>ine_comp<br>l[0]:3 | tcpwm[1].line<br>_compl[0]:1  |       |        |                      |                       |                      | scb[1].spi<br>_select2:1 | audioss.p<br>dm_data |         |                            |                            |         |                           |       |       |       |
| P10.6        | tcpwm[0].l<br>ine[1]:6           | tcpwm[1].line<br>[2]:2        |       |        |                      |                       |                      | scb[1].spi<br>_select3:1 |                      |         |                            |                            |         |                           |       |       |       |
| P10.7        | tcpwm[0].l<br>ine_comp<br>I[1]:6 | tcpwm[1].line<br>_compl[2]:2  |       |        |                      |                       |                      |                          |                      |         |                            |                            |         |                           |       |       |       |
| P11.0        | tcpwm[0].l<br>ine[1]:3           | tcpwm[1].line<br>[1]:1        |       |        | smif.spi_<br>select2 | scb[5].ua<br>rt_rx:1  | scb[5].i2<br>c_scl:1 | scb[5].spi<br>_mosi:1    |                      |         | peri.tr_io_i<br>nput[22]:0 |                            |         |                           |       |       |       |
| P11.1        | tcpwm[0].l<br>ine_comp<br>I[1]:3 | tcpwm[1].line<br>_compl[1]:1  |       |        | smif.spi_<br>select1 | scb[5].ua<br>rt_tx:1  | scb[5].i2<br>c_sda:1 | scb[5].spi<br>_miso:1    |                      |         | peri.tr_io_i<br>nput[23]:0 |                            |         |                           |       |       |       |
| P11.2        | tcpwm[0].l<br>ine[2]:3           | tcpwm[1].line<br>[2]:1        |       |        | smif.spi_<br>select0 | scb[5].ua<br>rt_rts:1 |                      | scb[5].spi<br>_clk:1     |                      |         |                            |                            |         |                           |       |       |       |
| P11.3        | tcpwm[0].l<br>ine_comp<br>I[2]:3 | tcpwm[1].line<br>_compl[2]:1  |       |        | smif.spi_<br>data3   | scb[5].ua<br>rt_cts:1 |                      | scb[5].spi<br>_select0:1 |                      |         |                            | peri.tr_io_<br>output[0]:0 |         |                           |       |       |       |
| P11.4        | tcpwm[0].l<br>ine[3]:3           | tcpwm[1].line<br>[3]:1        |       |        | smif.spi_<br>data2   |                       |                      | scb[5].spi<br>_select1:1 |                      |         |                            | peri.tr_io_<br>output[1]:0 |         |                           |       |       |       |
| P11.5        | tcpwm[0].l<br>ine_comp<br>I[3]:3 | tcpwm[1].line<br>_compl[3]:1  |       |        | smif.spi_<br>data1   |                       |                      | scb[5].spi<br>_select2:1 |                      |         |                            |                            |         |                           |       |       |       |
| P11.6        |                                  |                               |       |        | smif.spi_<br>data0   |                       |                      | scb[5].spi<br>_select3:1 |                      |         |                            |                            |         |                           |       |       |       |
| P11.7        |                                  |                               |       |        | smif.spi_<br>clk     |                       |                      |                          |                      |         |                            |                            |         |                           |       |       |       |
| P12.0        | tcpwm[0].l<br>ine[4]:3           | tcpwm[1].line<br>[4]:1        |       |        | smif.spi_<br>data4   | scb[6].ua<br>rt_rx:0  | scb[6].i2<br>c_scl:0 | scb[6].spi<br>_mosi:0    |                      |         | peri.tr_io_i<br>nput[24]:0 |                            |         |                           |       |       |       |
| P12.1        | tcpwm[0].l<br>ine_comp<br>I[4]:3 | tcpwm[1].line<br>_compl[4]:1  |       |        | smif.spi_<br>data5   | scb[6].ua<br>rt_tx:0  | scb[6].i2<br>c_sda:0 | scb[6].spi<br>_miso:0    |                      |         | peri.tr_io_i<br>nput[25]:0 |                            |         |                           |       |       |       |
| P12.2        | tcpwm[0].l<br>ine[5]:3           | tcpwm[1].line<br>[5]:1        |       |        | smif.spi_<br>data6   | scb[6].ua<br>rt_rts:0 |                      | scb[6].spi<br>_clk:0     |                      |         |                            |                            |         |                           |       |       |       |
| P12.3        | tcpwm[0].l<br>ine_comp<br>l[5]:3 | tcpwm[1].line<br>_compl[5]:1  |       |        | smif.spi_<br>data7   | scb[6].ua<br>rt_cts:0 |                      | scb[6].spi<br>_select0:0 |                      |         |                            |                            |         |                           |       |       |       |
| P12.4        | tcpwm[0].l<br>ine[6]:3           | tcpwm[1].line<br>[6]:1        |       |        | smif.spi_<br>select3 |                       |                      | scb[6].spi<br>_select1:0 | audioss.p<br>dm_clk  |         |                            |                            |         |                           |       |       |       |



| Spec ID#     | Parameter           | Description                                                                         | Min    | Тур  | Max  | Units    | Details / Conditions                                  |
|--------------|---------------------|-------------------------------------------------------------------------------------|--------|------|------|----------|-------------------------------------------------------|
| SID7F        | V <sub>DDUSB</sub>  | Supply for Port 14 (USB or GPIO) when present                                       | 1.7    | _    | 3.6  | V        | Min supply is 2.85 V for USB                          |
| SID6B        | V <sub>BACKUP</sub> | Backup Power and GPIO Port 0 supply when present                                    | 1.7    | -    | 3.6  | V        | Min is 1.4 V in Backup mode                           |
| SID8         | V <sub>CCD1</sub>   | Output voltage (for core logic bypass)                                              | -      | 1.1  | -    |          | High-speed mode                                       |
| SID9         | V <sub>CCD2</sub>   | Output voltage (for core logic bypass)                                              | -      | 0.9  | -    | V        | ULP mode. Valid for –20 to<br>85 °C                   |
| SID10        | C <sub>EFC</sub>    | External regulator voltage (V <sub>CCD</sub> ) bypass                               | 3.8    | 4.7  | 5.6  | μF       | X5R ceramic or better                                 |
| SID11        | C <sub>EXC</sub>    | Power supply decoupling capacitor                                                   | -      | 10   | -    | μF       | X5R ceramic or better                                 |
| LP RANGE I   | POWER SPECII        | FICATIONS (for V <sub>CCD</sub> = 1.1 V with Buck a                                 | nd LDC | ))   |      |          |                                                       |
| Cortex M4.   | Active Mode         |                                                                                     |        |      |      |          |                                                       |
| Execute wit  | h Cache Disabl      | ed (Flash)                                                                          |        |      |      |          |                                                       |
|              |                     | Execute from Elash: CMA Active 50 MHz                                               | -      | 2.3  | 3.2  |          | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
| SIDF1        | I <sub>DD1</sub>    | CM0+ Sleep 25 MHz. With IMO & FLL.<br>While(1)                                      | _      | 3.1  | 3.6  | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
|              |                     | vviiii                                                                              | -      | 4.2  | 5.1  |          | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 60 °C |
|              |                     |                                                                                     | _      | 0.9  | 1.5  |          | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
| SIDF2        | I <sub>DD2</sub>    | Execute from Flash; CM4 Active 8 MHz,<br>CM0+ Sleep 8 MHz.With IMO. While(1)        | _      | 1.2  | 1.6  | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
|              |                     |                                                                                     | _      | 1.6  | 2.4  |          | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 60 °C |
| Execute with | h Cache Enable      | ed                                                                                  |        |      |      | <u> </u> |                                                       |
|              |                     |                                                                                     | _      | 6.3  | 7    |          | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
| SIDC1        | I <sub>DD3</sub>    | Execute from Cache;CM4 Active<br>150 MHz, CM0+ Sleep 75 MHz. IMO &<br>ELL Dhrystone | -      | 9.7  | 11.2 | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
|              |                     |                                                                                     | -      | 13.2 | 13.7 |          | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 60 °C |
|              |                     | Europete from One has ON44 A stine                                                  | _      | 4.8  | 5.8  |          | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
| SIDC2        | I <sub>DD4</sub>    | Execute from Cacne;CM4 Active<br>100 MHz, CM0+ Sleep 100MHz. IMO &<br>ELL Dhrystone | -      | 7.4  | 8.4  | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
|              |                     |                                                                                     | -      | 10.1 | 10.7 |          | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 60 °C |
|              |                     |                                                                                     | -      | 2.4  | 3.4  |          | V <sub>DDD</sub> =3.3 V, Buck ON,<br>max at 60 °C     |
| SIDC3        | I <sub>DD5</sub>    | Execute from Cache;CM4 Active 50 MHz,<br>CM0+ Sleep 25MHz. IMO & FLL.               | -      | 3.7  | 4.1  | mA       | V <sub>DDD</sub> = 1.8V, Buck ON,<br>max at 60 °C     |
|              |                     |                                                                                     | _      | 5.1  | 5.8  |          | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 60 °C |
|              |                     |                                                                                     | _      | 0.90 | 1.5  |          | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
| SIDC4        | I <sub>DD6</sub>    | Execute from Cache;CM4 Active 8 MHz,<br>CM0+ Sleep 8 MHz. IMO. Dhrystone            | _      | 1.27 | 1.75 | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
|              |                     |                                                                                     | _      | 1.8  | 2.6  |          | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 60 °C |

### Table 5. Power Supply Range, CPU Current, and Transition Time Specifications (continued)



| Spec ID#     | Parameter         | Description                                                                  | Min    | Тур    | Max       | Units    | Details / Conditions                                  |
|--------------|-------------------|------------------------------------------------------------------------------|--------|--------|-----------|----------|-------------------------------------------------------|
| Cortex M0+   | Low Power Sl      | eep (LPS) Mode                                                               |        |        |           |          |                                                       |
|              |                   |                                                                              | _      | 0.64   | 1.1       |          | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
| SIDLPS3      | I <sub>DD22</sub> | CM4 Off, CM0+ LPS 8 MHz. With IMO.                                           | Ι      | 0.93   | 1.45      | mA       | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
|              |                   |                                                                              | Ι      | 1.29   | 2         |          | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 60 °C |
| ULP RANGE    | E POWER SPEC      | CIFICATIONS (for $V_{CCD} = 0.9$ V using the                                 | Buck). | ULP mo | ode is va | lid from | ∩ –20 to +85 °C.                                      |
| Cortex M4.   | Active Mode       |                                                                              |        |        |           |          |                                                       |
| Execute wit  | h Cache Disabl    | ed (Flash)                                                                   |        | T      |           | T        | 1                                                     |
| SIDF5        | 002               | Execute from Flash; CM4 Active 50 MHz,<br>CM0+ Sleep 25 MHz, With IMO & FLL. | -      | 1.7    | 2.2       | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
|              | .003              | While(1).                                                                    | -      | 2.1    | 2.4       |          | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
| SIDE6        | 1                 | Execute from Flash; CM4 Active 8 MHz,                                        | Ι      | 0.56   | 0.8       | m۸       | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
| 3101-0       | 'DD4              | CM0+ Sleep 8 MHz. With IMO. While (1)                                        | -      | 0.75   | 1         | 11174    | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
| Execute with | Cache Enabled     | 1                                                                            |        |        |           | •        |                                                       |
|              | 1                 | Execute from Cache; CM4 Active 50 MHz,                                       | -      | 1.6    | 2.2       | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
| 31008        | 'DD10             | Dhrystone.                                                                   | -      | 2.4    | 2.7       | 111/4    | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
| SIDCO        | 1                 | Execute from Cache; CM4 Active 8 MHz,                                        | _      | 0.65   | 0.8       | m۸       | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
| 51009        | 'DD11             | CM0+ Sleep 8 MHz. With IMO. Dhrystone.                                       | Ι      | 0.8    | 1.1       |          | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
| Cortex M0+   | Active Mode       |                                                                              |        |        |           |          |                                                       |
| Execute wit  | h Cache Disabl    | ed (Flash)                                                                   |        | T      |           | T        |                                                       |
| SIDF7        |                   | Execute from Flash; CM4 Off, CM0+                                            | -      | 1.00   | 1.4       | mA       | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
|              | .0100             | Active 25 MHz. With IMO & FLL. Write(1).                                     | -      | 1.34   | 1.6       |          | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
| SIDE8        | 10047             | Execute from Flash; CM4 Off, CM0+                                            | Ι      | 0.54   | 0.75      | mΔ       | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
|              | יוּטַטי           | Active 8 MHz. With IMO. While(1)                                             | -      | 0.73   | 1         | 110 (    | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
| Execute wit  | h Cache Enable    | ed                                                                           |        |        |           |          |                                                       |
|              |                   | Execute from Cache; CM4 Off, CM0+                                            | Ι      | 0.91   | 1.25      | mΔ       | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
|              | ועטי              | Dhrystone.                                                                   | Ι      | 1.34   | 1.6       | 110 (    | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |
| SIDC11       |                   | Execute from Cache; CM4 Off, CM0+                                            | _      | 0.51   | 0.72      | mΔ       | V <sub>DDD</sub> = 3.3 V, Buck ON,<br>max at 60 °C    |
|              | פועטין            | Active 8 MHz. With IMO. Dhrystone.                                           | -      | 0.73   | 0.95      |          | V <sub>DDD</sub> = 1.8 V, Buck ON,<br>max at 60 °C    |

# Table 5. Power Supply Range, CPU Current, and Transition Time Specifications (continued)



### GPIO

### Table 7. GPIO Specifications

| Spec ID#    | Parameter             | Description                                                     | Min                             | Тур | Max                   | Units | Details / Conditions                                                      |
|-------------|-----------------------|-----------------------------------------------------------------|---------------------------------|-----|-----------------------|-------|---------------------------------------------------------------------------|
| GPIO DC Spe | cifications           |                                                                 |                                 |     |                       |       |                                                                           |
| SID57       | V <sub>IH</sub>       | Input voltage high threshold                                    | 0.7 * V <sub>DD</sub>           | _   | -                     | V     | CMOS Input                                                                |
| SID57A      | I <sub>IHS</sub>      | Input current when Pad > VDDIO<br>for OVT inputs                | -                               | -   | 10                    | μA    | Per I <sup>2</sup> C Spec                                                 |
| SID58       | V <sub>IL</sub>       | Input voltage low threshold                                     | _                               | -   | 0.3 * V <sub>DD</sub> | V     | CMOS Input                                                                |
| SID241      | V <sub>IH</sub>       | LVTTL input, V <sub>DD</sub> < 2.7 V                            | 0.7 * V <sub>DD</sub>           | -   | -                     | V     |                                                                           |
| SID242      | V <sub>IL</sub>       | LVTTL input, V <sub>DD</sub> < 2.7 V                            | -                               | Ι   | 0.3*V <sub>DD</sub>   | V     |                                                                           |
| SID243      | V <sub>IH</sub>       | LVTTL input, $V_{DD} \ge 2.7 V$                                 | 2.0                             | Ι   | -                     | V     |                                                                           |
| SID244      | V <sub>IL</sub>       | LVTTL input, $V_{DD} \ge 2.7 V$                                 | _                               | -   | 0.8                   | V     |                                                                           |
| SID59       | V <sub>OH</sub>       | Output voltage high level                                       | V <sub>DD</sub> – 0.5           | Ι   | -                     | V     | I <sub>OH</sub> = 8 mA                                                    |
| SID62A      | V <sub>OL</sub>       | Output voltage low level                                        | -                               | -   | 0.4                   | V     | I <sub>OL</sub> = 8 mA                                                    |
| SID63       | R <sub>PULLUP</sub>   | Pull-up resistor                                                | 3.5                             | 5.6 | 8.5                   | kΩ    |                                                                           |
| SID64       | R <sub>PULLDOWN</sub> | Pull-down resistor                                              | 3.5                             | 5.6 | 8.5                   | kΩ    |                                                                           |
| SID65       | IIL                   | Input leakage current (absolute value)                          | -                               | _   | 2                     | nA    | 25 °C, V <sub>DD</sub> = 3.0 V                                            |
| SID65A      | I <sub>IL_CTBM</sub>  | Input leakage on CTBm input pins                                | -                               | -   | 4                     | nA    |                                                                           |
| SID66       | C <sub>IN</sub>       | Input Capacitance                                               | -                               | -   | 5                     | pF    |                                                                           |
| SID67       | V <sub>HYSTTL</sub>   | Input hysteresis LVTTL V <sub>DD</sub> > 2.7 V                  | 100                             | 0   | -                     | mV    |                                                                           |
| SID68       | V <sub>HYSCMOS</sub>  | Input hysteresis CMOS                                           | 0.05 * V <sub>DD</sub>          | -   | -                     | mV    |                                                                           |
| SID69       | I <sub>DIODE</sub>    | Current through protection diode to $V_{DD}/V_{SS}$             | -                               | -   | 100                   | μA    |                                                                           |
| SID69A      | I <sub>TOT_GPIO</sub> | Maximum Total Source or Sink<br>Chip Current                    | -                               | -   | 200                   | mA    |                                                                           |
| GPIO AC Spe | cifications           | •                                                               |                                 |     | •                     |       |                                                                           |
| SID70       | T <sub>RISEF</sub>    | Rise time in Fast Strong Mode.<br>10% to 90% of V <sub>DD</sub> | _                               | -   | 2.5                   | ns    | Cload = 15 pF, 8 mA<br>drive strength                                     |
| SID71       | T <sub>FALLF</sub>    | Fall time in Fast Strong Mode. 10% to 90% of $V_{DD}$           | -                               | -   | 2.5                   | ns    | Cload = 15 pF, 8 mA<br>drive strength                                     |
| SID72       | T <sub>RISES_1</sub>  | Rise time in Slow Strong Mode.<br>10% to 90% of V <sub>DD</sub> | 52                              | -   | 142                   | ns    | Cload = 15 pF, 8 mA<br>drive strength, V <sub>DD</sub> ≤<br>2.7 V         |
| SID72A      | T <sub>RISES_2</sub>  | Rise time in Slow Strong Mode.<br>10% to 90% of V <sub>DD</sub> | 48                              | -   | 102                   | ns    | Cload = 15 pF, 8 mA<br>drive strength, 2.7 V <<br>$V_{DD} \le 3.6$ V      |
| SID73       | T <sub>FALLS_1</sub>  | Fall time in Slow Strong Mode.<br>10% to 90% of V <sub>DD</sub> | 44                              | _   | 211                   | ns    | Cload = 15 pF, 8 mA<br>drive strength, V <sub>DD</sub> ≤<br>2.7 V         |
| SID73A      | T <sub>FALLS_2</sub>  | Fall time in Slow Strong Mode.<br>10% to 90% of V <sub>DD</sub> | 42                              | _   | 93                    | ns    | Cload = 15 pF, 8 mA<br>drive strength, 2.7 V <<br>V <sub>DD</sub> ≤ 3.6 V |
| SID73G      | T <sub>FALL_I2C</sub> | Fall time (30% to 70% of $V_{DD}$ ) in Slow Strong mode         | 20 * V <sub>DDIO</sub> /<br>5.5 | _   | 250                   | ns    | Cload = 10 pF to 400 pF,<br>8-mA drive strength                           |
| SID74       | F <sub>GPIOUT1</sub>  | GPIO Fout. Fast Strong mode.                                    | -                               | _   | 100                   | MHz   | 90/10%, 15-pF load,<br>60/40 duty cycle                                   |



### Table 7. GPIO Specifications (continued)

| Spec ID# | Parameter            | Description                                                               | Min | Тур | Max  | Units | Details / Conditions                    |
|----------|----------------------|---------------------------------------------------------------------------|-----|-----|------|-------|-----------------------------------------|
| SID75    | F <sub>GPIOUT2</sub> | GPIO Fout; Slow Strong mode.                                              | _   | -   | 16.7 | MHz   | 90/10%, 15-pF load,<br>60/40 duty cycle |
| SID76    | F <sub>GPIOUT3</sub> | GPIO Fout; Fast Strong mode.                                              | -   | _   | 7    | MHz   | 90/10%, 25-pF load,<br>60/40 duty cycle |
| SID245   | F <sub>GPIOUT4</sub> | GPIO Fout; Slow Strong mode.                                              | _   | -   | 3.5  | MHz   | 90/10%, 25-pF load,<br>60/40 duty cycle |
| SID246   | F <sub>GPIOIN</sub>  | GPIO input operating frequency;1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | _   | -   | 100  | MHz   | 90/10% V <sub>IO</sub>                  |

### **Analog Peripherals**

Opamp

### Table 8. Opamp Specifications

| Spec ID | Parameter               | Description                                       | Min | Тур  | Max                    | Units | Details/Conditions                          |
|---------|-------------------------|---------------------------------------------------|-----|------|------------------------|-------|---------------------------------------------|
|         | I <sub>DD</sub>         | Opamp Block current. No load.                     | -   | -    | -                      |       | -                                           |
| SID269  | I <sub>DD_HI</sub>      | Power = Hi                                        | -   | 1300 | 1500                   | μA    | -                                           |
| SID270  | I <sub>DD_MED</sub>     | Power = Med                                       | -   | 450  | 600                    | μA    | -                                           |
| SID271  | I <sub>DD_LOW</sub>     | Power = Lo                                        | -   | 250  | 350                    | μA    | -                                           |
|         | GBW                     | Load = 20 pF, 0.1 mA.<br>V <sub>DDA</sub> = 2.7 V | _   | -    | -                      |       | -                                           |
| SID272  | G <sub>BW_HI</sub>      | Power = Hi                                        | 6   | -    | -                      | MHz   | -                                           |
| SID273  | G <sub>BW_MED</sub>     | Power = Med                                       | 4   | -    | -                      | MHz   | -                                           |
| SID274  | G <sub>BW_LO</sub>      | Power = Lo                                        | -   | 1    | -                      | MHz   | -                                           |
|         | I <sub>OUT_MAX</sub>    | $V_{DDA} \ge 2.7$ V, 500 mV from rail             | -   | -    | -                      |       | -                                           |
| SID275  | I <sub>OUT_MAX_HI</sub> | Power = Hi                                        | 10  | -    | -                      | mA    | -                                           |
| SID276  | IOUT_MAX_MID            | Power = Mid                                       | 10  | -    | -                      | mA    | -                                           |
| SID277  | IOUT_MAX_LO             | Power = Lo                                        | -   | 5    | -                      | mA    | _                                           |
|         | I <sub>OUT</sub>        | V <sub>DDA</sub> = 1.71 V, 500 mV from rail       | -   | _    | -                      |       | -                                           |
| SID278  | I <sub>OUT_MAX_HI</sub> | Power = Hi                                        | 4   | -    | -                      | mA    | -                                           |
| SID279  | IOUT_MAX_MID            | Power = Mid                                       | 4   | _    | -                      | mA    | _                                           |
| SID280  | IOUT_MAX_LO             | Power = Lo                                        | -   | 2    | -                      | mA    | _                                           |
| SID281  | V <sub>IN</sub>         | Input voltage range                               | 0   | -    | V <sub>DDA</sub> – 0.2 | V     | -                                           |
| SID282  | V <sub>CM</sub>         | Input common mode voltage                         | 0   | _    | V <sub>DDA</sub> - 0.2 | V     | _                                           |
|         | V <sub>OUT</sub>        | V <sub>DDA</sub> ≥ 2.7 V                          | -   | _    | -                      |       | -                                           |
| SID283  | V <sub>OUT_1</sub>      | Power = hi, lload = 10 mA                         | 0.5 | -    | V <sub>DDA</sub> – 0.5 | V     | -                                           |
| SID284  | V <sub>OUT_2</sub>      | Power = hi, lload = 1 mA                          | 0.2 | _    | V <sub>DDA</sub> - 0.2 | V     | _                                           |
| SID285  | V <sub>OUT_3</sub>      | Power = med, lload = 1 mA                         | 0.2 | _    | V <sub>DDA</sub> – 0.2 | V     | -                                           |
| SID286  | V <sub>OUT_4</sub>      | Power = lo, lload = 0.1 mA                        | 0.2 | -    | V <sub>DDA</sub> – 0.2 | V     | -                                           |
| SID287  | V <sub>OS_UNTR</sub>    | Offset voltage, untrimmed                         | -   | _    | -                      | mV    | _                                           |
| SID288  | V <sub>OS_TR</sub>      | Offset voltage, trimmed                           | -1  | ±0.5 | 1                      | mV    | High mode, 0.2 to<br>V <sub>DDA</sub> – 0.2 |
| SID288A | V <sub>OS_TR</sub>      | Offset voltage, trimmed                           | _   | ±1   | -                      | mV    | Medium mode                                 |
| SID288B | V <sub>OS_TR</sub>      | Offset voltage, trimmed                           | _   | ±2   | -                      | mV    | Low mode                                    |
| SID289  | V <sub>OS_DR_UNTR</sub> | Offset voltage drift, untrimmed                   | _   | _    | _                      | μV/°C | _                                           |



### Table 8. Opamp Specifications (continued)

| Spec ID    | Parameter              | Description                                                  | Min | Тур  | Max  | Units   | Details/Conditions                                                                          |
|------------|------------------------|--------------------------------------------------------------|-----|------|------|---------|---------------------------------------------------------------------------------------------|
| SID290     | V <sub>OS_DR_TR</sub>  | Offset voltage drift, trimmed                                | -10 | ±3   | 10   | µV/°C   | High mode, 0.2 to<br>V <sub>DDA</sub> – 0.2                                                 |
| SID290A    | V <sub>OS_DR_TR</sub>  | Offset voltage drift, trimmed                                | -   | ±10  | -    | µV/°C   | Medium mode                                                                                 |
| SID290B    | V <sub>OS_DR_TR</sub>  | Offset voltage drift, trimmed                                | -   | ±10  | _    | μV/°C   | Low mode                                                                                    |
| SID291     | CMRR                   | DC Common mode rejection ratio                               | 67  | 80   | -    | dB      | V <sub>DDD</sub> = 3.3 V                                                                    |
| SID292     | PSRR                   | Power supply rejection ratio at 1 kHz, 10-mV ripple          | 70  | 85   | -    | dB      | V <sub>DDD</sub> = 3.3 V                                                                    |
| Noise      |                        |                                                              | —   | -    | -    |         | -                                                                                           |
| SID293     | VN1                    | Input-referred, 1 Hz–1 GHz,<br>power = Hi                    | -   | 100  | _    | μVrms   | -                                                                                           |
| SID294     | VN2                    | Input-referred, 1 kHz,<br>power = Hi                         | -   | 180  | -    | nV/rtHz | -                                                                                           |
| SID295     | VN3                    | Input-referred, 10 kHz,<br>power = Hi                        | -   | 70   | _    | nV/rtHz | -                                                                                           |
| SID296     | VN4                    | Input-referred, 100 kHz,<br>power = Hi                       | -   | 38   | _    | nV/rtHz | -                                                                                           |
| SID297     | CLOAD                  | Stable up to max. load.<br>Performance specs at 50 pF.       | -   | _    | 125  | pF      | -                                                                                           |
| SID298     | SLEW_RATE              | Output slew rate                                             | 6   | _    | _    | V/µs    | Cload = 50 pF,<br>Power = High,<br>$V_{DDA} \ge 2.7 V$                                      |
| SID299     | T_OP_WAKE              | From disable to enable, no external RC dominating            | -   | 25   | _    | μs      | -                                                                                           |
|            | COMP_MODE              | Comparator mode; 50-mV<br>overdrive, Trise = Tfall (approx.) | _   |      | _    |         | _                                                                                           |
| SID300     | T <sub>PD1</sub>       | Response time; power = hi                                    | -   | 150  | _    | ns      | _                                                                                           |
| SID301     | T <sub>PD2</sub>       | Response time; power = med                                   | -   | 400  | -    | ns      | -                                                                                           |
| SID302     | T <sub>PD3</sub>       | Response time; power = lo                                    | -   | 2000 | _    | ns      | _                                                                                           |
| SID303     | V <sub>HYST_OP</sub>   | Hysteresis                                                   | -   | 10   | -    | mV      | -                                                                                           |
| Deep Sleep | Mode                   | Mode 2 is lowest current range.<br>Mode 1 has higher GBW.    |     |      |      |         | Deep Sleep mode<br>operation: $V_{DDA} \ge 2.7 V$ .<br>$V_{IN}$ is 0.2 to $V_{DDA} - 1.5 V$ |
| SID_DS_1   | I <sub>DD_HI_M1</sub>  | Mode 1, High current                                         | -   | 1300 | 1500 | μA      | Typ at 25 °C                                                                                |
| SID_DS_2   | IDD_MED_M1             | Mode 1, Medium current                                       | -   | 460  | 600  | μA      | Typ at 25 °C                                                                                |
| SID_DS_3   | I <sub>DD_LOW_M1</sub> | Mode 1, Low current                                          | -   | 230  | 350  | μA      | Typ at 25 °C                                                                                |
| SID_DS_4   | I <sub>DD_HI_M2</sub>  | Mode 2, High current                                         | -   | 120  | -    | μA      | 25 °C                                                                                       |
| SID_DS_5   | IDD_MED_M2             | Mode 2, Medium current                                       | -   | 60   | -    | μA      | 25 °C                                                                                       |
| SID_DS_6   | I <sub>DD_LOW_M2</sub> | Mode 2, Low current                                          | -   | 15   | -    | μA      | 25 °C                                                                                       |
| SID_DS_7   | GBW_HI_M1              | Mode 1, High current                                         | -   | 4    | -    | MHz     | 25 °C                                                                                       |
| SID_DS_8   | GBW_MED_M1             | Mode 1, Medium current                                       | -   | 2    | -    | MHz     | 25 °C                                                                                       |
| SID_DS_9   | GBW_LOW_M1             | Mode 1, Low current                                          | -   | 0.5  | -    | MHz     | 25 °C                                                                                       |
| SID_DS_10  | GBW_HI_M2              | Mode 2, High current                                         | _   | 0.5  | _    | MHz     | 20-pF load, no DC load<br>0.2 V to V <sub>DDA</sub> – 1.5 V                                 |
| SID_DS_11  | GBW_MED_M2             | Mode 2, Medium current                                       | -   | 0.2  | _    | MHz     | 20-pF load, no DC load<br>0.2 V to V <sub>DDA</sub> – 1.5 V                                 |



### Table 8. Opamp Specifications (continued)

| Spec ID   | Parameter               | Description            | Min | Тур | Мах | Units | Details/Conditions                                          |
|-----------|-------------------------|------------------------|-----|-----|-----|-------|-------------------------------------------------------------|
| SID_DS_12 | GBW_LOW_M2              | Mode 2, Low current    | -   | 0.1 | -   | MHz   | 20-pF load, no DC load<br>0.2 V to V <sub>DDA</sub> – 1.5 V |
| SID_DS_13 | V <sub>OS_HI_M1</sub>   | Mode 1, High current   | -   | 5   | -   | mV    | With trim 25 °C, 0.2 V to<br>V <sub>DDA</sub> – 1.5 V       |
| SID_DS_14 | V <sub>OS_MED_M1</sub>  | Mode 1, Medium current | -   | 5   | -   | mV    | With trim 25 °C, 0.2 V to<br>V <sub>DDA</sub> – 1.5 V       |
| SID_DS_15 | V <sub>OS_LOW_M1</sub>  | Mode 1, Low current    | -   | 5   | 1   | mV    | With trim 25 °C, 0.2 V to<br>V <sub>DDA</sub> – 1.5 V       |
| SID_DS_16 | V <sub>OS_HI_M2</sub>   | Mode 2, High current   | -   | 5   | Ι   | mV    | With trim 25 °C, 0.2 V to $V_{DDA}$ – 1.5 V                 |
| SID_DS_17 | V <sub>OS_MED_M2</sub>  | Mode 2, Medium current | -   | 5   | 1   | mV    | With trim 25 °C, 0.2 V to<br>V <sub>DDA</sub> – 1.5 V       |
| SID_DS_18 | V <sub>OS_LOW_M2</sub>  | Mode 2, Low current    | _   | 5   | _   | mV    | With trim 25 °C, 0.2 V to<br>V <sub>DDA</sub> – 1.5 V       |
| SID_DS_19 | I <sub>OUT_HI_M1</sub>  | Mode 1, High current   | _   | 10  | _   | mA    | Output is 0.5 V to<br>V <sub>DDA</sub> – 0.5 V              |
| SID_DS_20 | I <sub>OUT_MED_M1</sub> | Mode 1, Medium current | -   | 10  | Ι   | mA    | Output is 0.5 V to<br>V <sub>DDA</sub> – 0.5 V              |
| SID_DS_21 | I <sub>OUT_LOW_M1</sub> | Mode 1, Low current    | _   | 4   | _   | mA    | Output is 0.5 V to<br>V <sub>DDA</sub> – 0.5 V              |
| SID_DS_22 | I <sub>OUT_HI_M2</sub>  | Mode 2, High current   | _   | 1   | _   | mA    | Output is 0.5 V to<br>V <sub>DDA</sub> – 0.5 V              |
| SID_DS_23 | I <sub>OUT_MED_M2</sub> | Mode 2, Medium current | _   | 1   | _   | mA    | Output is 0.5 V to<br>V <sub>DDA</sub> – 0.5 V              |
| SID_DS_24 | I <sub>OUT_LOW_M2</sub> | Mode 2, Low current    | _   | 0.5 | _   | mA    | Output is 0.5 V to<br>V <sub>DDA</sub> – 0.5 V              |

### Table 9. Low-Power (LP) Comparator Specifications

| Spec ID   | Parameter            | Description                                           | Min | Тур | Max                      | Units | Details/Conditions     |
|-----------|----------------------|-------------------------------------------------------|-----|-----|--------------------------|-------|------------------------|
| LP Compar | ator DC Specifica    | tions                                                 |     |     |                          |       |                        |
| SID84     | V <sub>OFFSET1</sub> | Input offset voltage for COMP1.<br>Normal power mode. | -10 | -   | 10                       | mV    | COMP0 offset is ±25 mV |
| SID85A    | V <sub>OFFSET2</sub> | Input offset voltage. Low-power mode.                 | -25 | ±12 | 25                       | mV    | -                      |
| SID85B    | V <sub>OFFSET3</sub> | Input offset voltage. Ultra<br>low-power mode.        | -25 | ±12 | 25                       | mV    | _                      |
| SID86     | V <sub>HYST1</sub>   | Hysteresis when enabled in<br>Normal mode             | _   | -   | 60                       | mV    | -                      |
| SID86A    | V <sub>HYST2</sub>   | Hysteresis when enabled in<br>Low-power mode          | _   | -   | 80                       | mV    | -                      |
| SID87     | V <sub>ICM1</sub>    | Input common mode voltage in<br>Normal mode           | 0   | -   | V <sub>DDIO1</sub> – 0.1 | V     | -                      |
| SID247    | V <sub>ICM2</sub>    | Input common mode voltage in<br>Low power mode        | 0   | -   | V <sub>DDIO1</sub> – 0.1 | V     | -                      |
| SID247A   | V <sub>ICM3</sub>    | Input common mode voltage in<br>Ultra low power mode  | 0   | -   | V <sub>DDIO1</sub> – 0.1 | V     | -                      |



| Spec ID   | Parameter          | Description                                           | Min | Тур | Max  | Units | Details/Conditions         |
|-----------|--------------------|-------------------------------------------------------|-----|-----|------|-------|----------------------------|
| SID88     | CMRR               | Common mode rejection ratio in Normal power mode      | 50  | -   | -    | dB    | _                          |
| SID89     | I <sub>CMP1</sub>  | Block Current, Normal mode                            | -   | -   | 150  | μA    | -                          |
| SID248    | I <sub>CMP2</sub>  | Block Current, Low power mode                         | -   | -   | 10   | μA    | -                          |
| SID259    | I <sub>CMP3</sub>  | Block Current in Ultra low-power mode                 | _   | 0.3 | 0.85 | μA    | _                          |
| SID90     | ZCMP               | DC Input impedance of<br>comparator                   | 35  | -   | -    | MΩ    | _                          |
| LP Compar | ator AC Specifica  | tions                                                 |     |     |      |       |                            |
| SID91     | T <sub>RESP1</sub> | Response time, Normal mode,<br>100 mV overdrive       | _   | -   | 100  | ns    | -                          |
| SID258    | T <sub>RESP2</sub> | Response time, Low power mode, 100 mV overdrive       | -   | -   | 1000 | ns    | _                          |
| SID92     | T <sub>RESP3</sub> | Response time, Ultra-low power mode, 100 mV overdrive | -   | Ι   | 20   | μs    | _                          |
| SID92E    | T_CMP_EN1          | Time from Enabling to operation                       | _   | -   | 10   | μs    | Normal and Low-power modes |
| SID92F    | T_CMP_EN2          | Time from Enabling to operation                       | -   | _   | 50   | μs    | Ultra low-power mode       |

## Table 9. Low-Power (LP) Comparator Specifications (continued)

### Table 10. Temperature Sensor Specifications

| Spec ID | Parameter            | Description                 | Min | Тур | Max | Units | Details/Conditions |
|---------|----------------------|-----------------------------|-----|-----|-----|-------|--------------------|
| SID93   | T <sub>SENSACC</sub> | Temperature sensor accuracy | -5  | ±1  | 5   | °C    | –40 to +85 °C      |

### Table 11. Internal Reference Specification

| Spec ID | Parameter          | Description | Min   | Тур | Max   | Units | Details/Conditions |
|---------|--------------------|-------------|-------|-----|-------|-------|--------------------|
| SID93R  | V <sub>REFBG</sub> | _           | 1.188 | 1.2 | 1.212 | V     | -                  |

## SAR ADC

### Table 12. 12-bit SAR ADC DC Specifications

| Spec ID | Parameter | Description                                                   | Min             | Тур | Max              | Units | Details/Conditions                 |
|---------|-----------|---------------------------------------------------------------|-----------------|-----|------------------|-------|------------------------------------|
| SID94   | A_RES     | SAR ADC Resolution                                            | -               | -   | 12               | bits  | -                                  |
| SID95   | A_CHNLS_S | Number of channels - single ended                             | _               | -   | 16               | -     | 8 full speed.                      |
| SID96   | A-CHNKS_D | Number of channels - differential                             | _               | Ι   | 8                | Ι     | Diff inputs use neighboring<br>I/O |
| SID97   | A-MONO    | Monotonicity                                                  | -               | -   | -                | -     | Yes                                |
| SID98   | A_GAINERR | Gain error                                                    | -               | -   | ±0.2             | %     | With external reference.           |
| SID99   | A_OFFSET  | Input offset voltage                                          | -               | -   | 2                | mV    | Measured with 1-V reference        |
| SID100  | A_ISAR_1  | Current consumption at 1 Msps                                 | _               | Ι   | 1                | mA    | At 1 Msps. External Bypass<br>Cap. |
| SID100A | A_ISAR_2  | Current consumption at 1 Msps.<br>Reference = V <sub>DD</sub> | _               | -   | 1.25             | mA    | At 1 Msps. External Bypass<br>Cap. |
| SID101  | A_VINS    | Input voltage range - single-ended                            | $V_{SS}$        | _   | V <sub>DDA</sub> | V     | -                                  |
| SID102  | A_VIND    | Input voltage range - differential                            | V <sub>SS</sub> | _   | V <sub>DDA</sub> | V     | -                                  |



### Table 15. CapSense Sigma-Delta (CSD) Specifications (continued)

| Spec ID# | Parameter                 | Description                                                                    | Min  | Тур | Max  | Units | Details / Conditions                     |
|----------|---------------------------|--------------------------------------------------------------------------------|------|-----|------|-------|------------------------------------------|
| SID314A  | I <sub>DAC1CRT2</sub>     | Output current of IDAC1(7 bits) in medium range                                | 33.7 |     | 45.6 | μA    | LSB = 300-nA typ.                        |
| SID314B  | I <sub>DAC1CRT3</sub>     | Output current of IDAC1(7 bits) in high range                                  | 270  |     | 365  | μA    | LSB = 2.4-µA typ.                        |
| SID314C  | IDAC1CRT12                | Output current of IDAC1 (7 bits) in low range, 2X mode                         | 8    |     | 11.4 | μA    | LSB = 37.5-nA typ. 2X<br>output stage    |
| SID314D  | I <sub>DAC1CRT22</sub>    | Output current of IDAC1(7 bits) in medium range, 2X mode                       | 67   |     | 91   | μA    | LSB = 300-nA typ. 2X<br>output stage     |
| SID314E  | I <sub>DAC1CRT32</sub>    | Output current of IDAC1(7 bits) in high range, 2X mode. V <sub>DDA</sub> > 2 V | 540  |     | 730  | μA    | LSB = 2.4-µA typ.2X<br>output stage      |
| SID315   | I <sub>DAC2CRT1</sub>     | Output current of IDAC2 (7 bits) in low range                                  | 4.2  |     | 5.7  | μA    | LSB = 37.5-nA typ.                       |
| SID315A  | I <sub>DAC2CRT2</sub>     | Output current of IDAC2 (7 bits) in medium range                               | 33.7 |     | 45.6 | μA    | LSB = 300-nA typ.                        |
| SID315B  | I <sub>DAC2CRT3</sub>     | Output current of IDAC2 (7 bits) in<br>high range                              | 270  |     | 365  | μA    | LSB = 2.4-µA typ.                        |
| SID315C  | I <sub>DAC2CRT12</sub>    | Output current of IDAC2 (7 bits) in low range, 2X mode                         | 8    |     | 11.4 | μA    | LSB = 37.5-nA typ. 2X<br>output stage    |
| SID315D  | I <sub>DAC2CRT22</sub>    | Output current of IDAC2(7 bits) in medium range, 2X mode                       | 67   |     | 91   | μA    | LSB = 300-nA typ. 2X<br>output stage     |
| SID315E  | I <sub>DAC2CRT32</sub>    | Output current of IDAC2(7 bits) in high range, 2X mode. V <sub>DDA</sub> > 2V  | 540  |     | 730  | μA    | LSB = 2.4-µA typ.2X<br>output stage      |
| SID315F  | I <sub>DAC3CRT13</sub>    | Output current of IDAC in 8-bit mode in low range                              | 8    |     | 11.4 | μA    | LSB = 37.5-nA typ.                       |
| SID315G  | I <sub>DAC3CRT23</sub>    | Output current of IDAC in 8-bit mode in medium range                           | 67   |     | 91   | μA    | LSB = 300-nA typ.                        |
| SID315H  | I <sub>DAC3CRT33</sub>    | Output current of IDAC in 8-bit<br>mode in high range. V <sub>DDA</sub> > 2V   | 540  |     | 730  | μA    | LSB = 2.4-µA typ.                        |
| SID320   | IDACOFFSET                | All zeroes input                                                               | _    | _   | 1    | LSB   | Polarity set by Source or Sink           |
| SID321   | IDACGAIN                  | Full-scale error less offset                                                   | -    | -   | ±15  | %     | LSB = 2.4-µA typ.                        |
| SID322   | IDACMISMATCH1             | Mismatch between IDAC1 and IDAC2 in Low mode                                   | I    | -   | 9.2  | LSB   | LSB = 37.5-nA typ.                       |
| SID322A  | IDACMISMATCH2             | Mismatch between IDAC1 and IDAC2 in Medium mode                                | 1    | -   | 6    | LSB   | LSB = 300-nA typ.                        |
| SID322B  | I <sub>DACMISMATCH3</sub> | Mismatch between IDAC1 and IDAC2 in High mode                                  | I    | -   | 5.8  | LSB   | LSB = 2.4-µA typ.                        |
| SID323   | I <sub>DACSET8</sub>      | Settling time to 0.5 LSB for 8-bit IDAC                                        | I    | -   | 10   | μs    | Full-scale transition. No external load. |
| SID324   | I <sub>DACSET7</sub>      | Settling time to 0.5 LSB for 7-bit IDAC                                        | _    | -   | 10   | μs    | Full-scale transition. No external load. |
| SID325   | CMOD                      | External modulator capacitor.                                                  | _    | 2.2 | -    | nF    | 5-V rating, X7R or NP0 cap.              |



### LCD Specifications

### Table 19. LCD Direct Drive DC Specifications

| Spec ID | Parameter             | Description                                        | Min | Тур | Max  | Units | <b>Details/Conditions</b>                |
|---------|-----------------------|----------------------------------------------------|-----|-----|------|-------|------------------------------------------|
| SID154  | I <sub>LCDLOW</sub>   | Operating current in low-power mode                | -   | 5   | -    | μA    | 16 × 4 small segment<br>display at 50 Hz |
| SID155  | C <sub>LCDCAP</sub>   | LCD capacitance per segment/common driver          | -   | 500 | 5000 | pF    | _                                        |
| SID156  | LCD <sub>OFFSET</sub> | Long-term segment offset                           | -   | 20  | -    | mV    | -                                        |
| SID157  | I <sub>LCDOP1</sub>   | PWM Mode current.<br>3.3-V bias. 8-MHz IMO. 25 °C. | -   | 0.6 | -    | mA    | 32 × 4 segments<br>50 Hz                 |
| SID158  | I <sub>LCDOP2</sub>   | PWM Mode current.<br>3.3-V bias. 8-MHz IMO. 25 °C. | Ι   | 0.5 | Ι    | mA    | 32 × 4 segments<br>50 Hz                 |

#### Table 20. LCD Direct Drive AC Specifications

| Spec ID | Parameter        | Description    | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|---------|------------------|----------------|-----|-----|-----|-------|---------------------------|
| SID159  | F <sub>LCD</sub> | LCD frame rate | 10  | 50  | 150 | Hz    | _                         |

#### Memory

### Table 21. Flash Specifications

| Spec ID#    | Parameter                | Description                                         | Min   | Тур | Max | Units   | Details / Conditions    |
|-------------|--------------------------|-----------------------------------------------------|-------|-----|-----|---------|-------------------------|
| Flash DC Sp | ecifications             |                                                     |       |     |     |         |                         |
| SID173      | VPE                      | Erase and program voltage                           | 1.71  | -   | 3.6 | V       |                         |
| Flash AC Sp | ecifications             |                                                     |       |     |     |         |                         |
| SID174      | T <sub>ROWWRITE</sub>    | Row (Block) write time (erase & program)            | -     | _   | 16  | ms      | Row (Block) = 512 bytes |
| SID175      | T <sub>ROWERASE</sub>    | Row erase time                                      | -     | -   | 11  | ms      |                         |
| SID176      | T <sub>ROWPROGRAM</sub>  | Row program time after erase                        | -     |     | 5   | ms      |                         |
| SID178      | T <sub>BULKERASE</sub>   | Bulk erase time (1024 KB)                           | -     | -   | 11  | ms      |                         |
| SID179      | T <sub>SECTORERASE</sub> | Sector erase time (256 KB)                          | -     | -   | 11  | ms      | 512 rows per sector     |
| SID178S     | T <sub>SSERIAE</sub>     | Sub-sector erase time                               | -     | -   | 11  | ms      | 8 rows per sub-sector   |
| SID179S     | T <sub>SSWRITE</sub>     | Sub-sector write time; 1 erase plus 8 program times | _     | -   | 51  | ms      |                         |
| SID180S     | T <sub>SWRITE</sub>      | Sector write time; 1 erase plus 512 program times   | _     | -   | 2.6 | seconds |                         |
| SID180      | T <sub>DEVPROG</sub>     | Total device program time                           | -     | I   | 15  | seconds |                         |
| SID181      | F <sub>END</sub>         | Flash Endurance                                     | 100 k | -   | -   | cycles  |                         |
| SID182      | F <sub>RET1</sub>        | Flash Retention. Ta $\leq$ 25 °C, 100 k P/E cycles  | 10    | Ι   | Ι   | years   |                         |
| SID182A     | F <sub>RET2</sub>        | Flash Retention. Ta $\leq$ 85 °C, 10 k P/E cycles   | 10    | _   | -   | years   |                         |
| SID182B     | F <sub>RET3</sub>        | Flash Retention. Ta $\leq$ 55 °C, 20 k P/E cycles   | 20    | _   | _   | years   |                         |
| SID256      | T <sub>WS100</sub>       | Number of Wait states at 100 MHz                    | 3     | _   | -   |         |                         |
| SID257      | T <sub>WS50</sub>        | Number of Wait states at 50 MHz                     | 2     | _   | -   |         |                         |

#### Note

4. It can take as much as 16 milliseconds to write to flash. During this time, the device should not be reset, or flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.



### **System Resources**

### Table 22. PSoC 6 System Resources

| Spec ID    | Parameter              | Description                                                    | Min  | Тур  | Max  | Units | Details/Conditions                           |
|------------|------------------------|----------------------------------------------------------------|------|------|------|-------|----------------------------------------------|
| Power-On-  | Reset with Brow        | n-out DC Specifications                                        |      |      |      | •     |                                              |
| Precise PO | R(PPOR)                |                                                                |      |      |      |       |                                              |
| SID190     | V <sub>FALLPPOR</sub>  | BOD trip voltage in Active and Sleep modes. V <sub>DDD</sub> . | 1.54 | _    | _    | V     | BOD Reset guaranteed for levels below 1.54 V |
| SID192     | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep. V <sub>DDD</sub>               | 1.54 | -    | -    | V     | _                                            |
| SID192A    | V <sub>DDRAMP</sub>    | Maximum power supply ramp rate (any supply)                    | -    | _    | 100  | mV/µs | Active Mode                                  |
| POR with E | Brown-out AC Sp        | ecification                                                    |      |      |      |       |                                              |
| SID194A    | V <sub>DDRAMP_DS</sub> | Maximum power supply ramp rate (any supply) in Deep Sleep      | -    | _    | 10   | mV/µs | BOD operation guaranteed                     |
| Voltage Mo | nitors DC Specif       | ications                                                       |      |      |      |       |                                              |
| SID195R    | V <sub>HVD0</sub>      |                                                                | 1.18 | 1.23 | 1.27 | V     | _                                            |
| SID195     | V <sub>HVDI1</sub>     |                                                                | 1.38 | 1.43 | 1.47 | V     | -                                            |
| SID196     | V <sub>HVDI2</sub>     |                                                                | 1.57 | 1.63 | 1.68 | V     | -                                            |
| SID197     | V <sub>HVDI3</sub>     |                                                                | 1.76 | 1.83 | 1.89 | V     | _                                            |
| SID198     | V <sub>HVDI4</sub>     |                                                                | 1.95 | 2.03 | 2.1  | V     | _                                            |
| SID199     | V <sub>HVDI5</sub>     |                                                                | 2.05 | 2.13 | 2.2  | V     | _                                            |
| SID200     | V <sub>HVDI6</sub>     |                                                                | 2.15 | 2.23 | 2.3  | V     | _                                            |
| SID201     | V <sub>HVDI7</sub>     |                                                                | 2.24 | 2.33 | 2.41 | V     | _                                            |
| SID202     | V <sub>HVDI8</sub>     |                                                                | 2.34 | 2.43 | 2.51 | V     | _                                            |
| SID203     | V <sub>HVDI9</sub>     |                                                                | 2.44 | 2.53 | 2.61 | V     | _                                            |
| SID204     | V <sub>HVDI10</sub>    |                                                                | 2.53 | 2.63 | 2.72 | V     | _                                            |
| SID205     | V <sub>HVDI11</sub>    |                                                                | 2.63 | 2.73 | 2.82 | V     | -                                            |
| SID206     | V <sub>HVDI12</sub>    |                                                                | 2.73 | 2.83 | 2.92 | V     | -                                            |
| SID207     | V <sub>HVDI13</sub>    |                                                                | 2.82 | 2.93 | 3.03 | V     | _                                            |
| SID208     | V <sub>HVDI14</sub>    |                                                                | 2.92 | 3.03 | 3.13 | V     | _                                            |
| SID209     | V <sub>HVDI15</sub>    |                                                                | 3.02 | 3.13 | 3.23 | V     | -                                            |
| SID211     | LVI_IDD                | Block current                                                  | -    | 5    | 15   | μA    | -                                            |
| Voltage Mo | nitors AC Specif       | ication                                                        |      |      |      |       |                                              |
| SID212     | T <sub>MONTRIP</sub>   | Voltage monitor trip time                                      | -    | _    | 170  | ns    | _                                            |



### SWD Interface

### Table 23. SWD and Trace Specifications

| Spec ID#  | Parameter               | Description                                             | Min      | Тур | Max     | Units | Details / Conditions                   |  |  |  |  |  |
|-----------|-------------------------|---------------------------------------------------------|----------|-----|---------|-------|----------------------------------------|--|--|--|--|--|
| SWD and T | SWD and Trace Interface |                                                         |          |     |         |       |                                        |  |  |  |  |  |
| SID214    | F_SWDCLK2               | $1.7 \text{ V} \leq \text{V}_{DDD} \leq 3.6 \text{ V}$  | _        | _   | 25      | MHz   | LP Mode; V <sub>CCD</sub> =<br>1.1 V   |  |  |  |  |  |
| SID214L   | F_SWDCLK2L              | $1.7~V \le V_{DDD} \le 3.6~V$                           | -        | -   | 12      | MHz   | ULP Mode. V <sub>CCD</sub> =<br>0.9 V. |  |  |  |  |  |
| SID215    | T_SWDI_SETUP            | T = 1/f SWDCLK                                          | 0.25 * T | -   | -       | ns    |                                        |  |  |  |  |  |
| SID216    | T_SWDI_HOLD             | T = 1/f SWDCLK                                          | 0.25 * T | -   | _       | ns    |                                        |  |  |  |  |  |
| SID217    | T_SWDO_VALID            | T = 1/f SWDCLK                                          | _        | -   | 0.5 * T | ns    |                                        |  |  |  |  |  |
| SID217A   | T_SWDO_HOLD             | T = 1/f SWDCLK                                          | 1        | -   | -       | ns    |                                        |  |  |  |  |  |
| SID214T   | F_TRCLK_LP1             | With Trace Data setup/hold times of 2/1 ns respectively | _        | _   | 75      | MHz   | LP Mode. V <sub>DD</sub> = 1.1 V       |  |  |  |  |  |
| SID215T   | F_TRCLK_LP2             | With Trace Data setup/hold times of 3/2 ns respectively | _        | _   | 70      | MHz   | LP Mode. V <sub>DD</sub> = 1.1 V       |  |  |  |  |  |
| SID216T   | F_TRCLK_ULP             | With Trace Data setup/hold times of 3/2 ns respectively | _        | _   | 25      | MHz   | ULP Mode.<br>V <sub>DD</sub> = 0.9 V   |  |  |  |  |  |

#### Internal Main Oscillator

### Table 24. IMO DC Specifications

| Spec ID | Parameter         | Description                    | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|--------------------------------|-----|-----|-----|-------|--------------------|
| SID218  | I <sub>IMO1</sub> | IMO operating current at 8 MHz | 1   | 9   | 15  | μA    | _                  |

### Table 25. IMO AC Specifications

| Spec ID | Parameter            | Description                           | Min | Тур  | Max | Units | Details/Conditions |
|---------|----------------------|---------------------------------------|-----|------|-----|-------|--------------------|
| SID223  | F <sub>IMOTOL1</sub> | Frequency variation centered on 8 MHz | _   | _    | ±2  | %     | -                  |
| SID227  | T <sub>JITR</sub>    | Cycle-to-Cycle and Period jitter      | -   | ±250 | -   | ps    | -                  |

### Internal Low-Speed Oscillator

### Table 26. ILO DC Specification

| Spec ID | Parameter         | Description                     | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|---------------------------------|-----|-----|-----|-------|--------------------|
| SID231  | I <sub>ILO2</sub> | ILO operating current at 32 kHz | -   | 0.3 | 0.7 | μA    | -                  |

### Table 27. ILO AC Specifications

| Spec ID | Parameter              | Description              | Min  | Тур | Max  | Units | Details/Conditions                     |
|---------|------------------------|--------------------------|------|-----|------|-------|----------------------------------------|
| SID234  | T <sub>STARTILO1</sub> | ILO startup time         | -    | -   | 7    | μs    | Startup time to 95% of final frequency |
| SID236  | T <sub>LIODUTY</sub>   | ILO Duty cycle           | 45   | 50  | 55   | %     | -                                      |
| SID237  | F <sub>ILOTRIM1</sub>  | 32-kHz trimmed frequency | 28.8 | 32  | 35.2 | kHz   | ±10% variation                         |



# **Ordering Information**

Table 41 lists the PSoC 63 part numbers and features. The following table shows Marketing Part Numbers (MPNs) for products including the BLE Radio. The packages are 104 M CSP and 116 BGA.

### Table 41. BLE Series Part Numbers

| Family | NdW               | CPU Speed (M4) | CPU Speed (M0+) | Single core/Dual core | dT/dTN | Flash | WYYS | No. of CTBMs | No. of UDBs | CapSense | SOId9 | СКҮРТО | Package  |
|--------|-------------------|----------------|-----------------|-----------------------|--------|-------|------|--------------|-------------|----------|-------|--------|----------|
|        | CY8C6336BZI-BLF03 | 150            | -               | Single                | LP     | 512   | 128  | 0            | 0           | No       | 78    | No     | 116-BGA  |
|        | CY8C6316BZI-BLF03 | 50             | -               | Single                | ULP    | 512   | 128  | 0            | 0           | No       | 78    | No     | 116-BGA  |
|        | CY8C6316BZI-BLF53 | 50             | -               | Single                | ULP    | 512   | 128  | 1            | 12          | Yes      | 78    | Yes    | 116-BGA  |
|        | CY8C6337BZI-BLF13 | 150            | -               | Single                | LP     | 1024  | 288  | 0            | 0           | Yes      | 78    | No     | 116-BGA  |
|        | CY8C6336BZI-BLD13 | 150            | 100             | Double                | LP     | 512   | 128  | 0            | 0           | Yes      | 78    | No     | 116-BGA  |
| 63     | CY8C6347BZI-BLD43 | 150/50         | 100/25          | Double                | FLEX   | 1024  | 288  | 0            | 0           | Yes      | 78    | Yes    | 116-BGA  |
| 00     | CY8C6347BZI-BLD33 | 150/50         | 100/25          | Double                | FLEX   | 1024  | 288  | 1            | 12          | Yes      | 78    | No     | 116-BGA  |
|        | CY8C6347BZI-BLD53 | 150/50         | 100/25          | Double                | FLEX   | 1024  | 288  | 1            | 12          | Yes      | 78    | Yes    | 116-BGA  |
|        | CY8C6347FMI-BLD13 | 150/50         | 100/25          | Double                | FLEX   | 1024  | 288  | 0            | 0           | Yes      | 70    | No     | 104-MCSP |
| -      | CY8C6347FMI-BLD43 | 150/50         | 100/25          | Double                | FLEX   | 1024  | 288  | 0            | 0           | Yes      | 70    | Yes    | 104-MCSP |
|        | CY8C6347FMI-BLD33 | 150/50         | 100/25          | Double                | FLEX   | 1024  | 288  | 1            | 12          | Yes      | 70    | No     | 104-MCSP |
|        | CY8C6347FMI-BLD53 | 150/50         | 100/25          | Double                | FLEX   | 1024  | 288  | 1            | 12          | Yes      | 70    | Yes    | 104-MCSP |

Table 42 lists the field values.

# Table 42. MPN Nomenclature

| Field | Description    | Values | Meaning      |
|-------|----------------|--------|--------------|
| CY8C  | Cypress Prefix |        |              |
| 6     | Architecture   | 6      | PSoC 6       |
|       |                | 0      | Value        |
| ^     | Family         | 1      | Programmable |
| A     | Failing        | 2      | Performance  |
|       |                | 3      | Connectivity |
|       |                | 1      | 50 MHz       |
| Р     | Spood          | 2      | 100 MHz      |
| D     | Speed          | 3      | 150 MHz      |
|       |                | 4      | 150/50 MHz   |
|       |                | 4      | 128 KB       |
| 0     | Fleeb Canacity | 5      | 256 KB       |
| C     | Flash Capacity | 6      | 512 KB       |
|       |                | 7      | 1024 KB      |



# Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### Products

| cypress.com/arm        |
|------------------------|
| cypress.com/automotive |
| cypress.com/clocks     |
| cypress.com/interface  |
| cypress.com/iot        |
| cypress.com/memory     |
| cypress.com/mcu        |
| cypress.com/psoc       |
| cypress.com/pmic       |
| cypress.com/touch      |
| cypress.com/usb        |
| cypress.com/wireless   |
|                        |

# **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or system could cause personal injury, death, or properly damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

<sup>©</sup> Cypress Semiconductor Corporation, 2017–2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and other sont, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.