Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | | N.E. N. D. | | Product Status | Not For New Designs | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 29 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 20x10/12b SAR; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-WFQFN Exposed Pad | | Supplier Device Package | 32-QFN (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8bb31f16a-b-5qfn32 | ### Timers (Timer 0, Timer 1, Timer 2, Timer 3, Timer 4, and Timer 5) Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities. Timer 0 and Timer 1 include the following features: - Standard 8051 timers, supporting backwards-compatibility with firmware and hardware. - · Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin. - · 8-bit auto-reload counter/timer mode - · 13-bit counter/timer mode - · 16-bit counter/timer mode - Dual 8-bit counter/timer mode (Timer 0) Timer 2, Timer 3, Timer 4, and Timer 5 are 16-bit timers including the following features: - Clock sources for all timers include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8 - LFOSC0 divided by 8 may be used to clock Timer 3 and Timer 4 in active or suspend/snooze power modes - Timer 4 is a low-power wake source, and can be chained together with Timer 3 - · 16-bit auto-reload timer mode - Dual 8-bit auto-reload timer mode - · External pin capture - · LFOSC0 capture - · Comparator 0 capture - · Configurable Logic output capture ### Watchdog Timer (WDT0) The device includes a programmable watchdog timer (WDT) running off the low-frequency oscillator. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software or locked on to prevent accidental disabling. Once locked, the WDT cannot be disabled until the next system reset. The state of the RST pin is unaffected by this reset. The Watchdog Timer has the following features: - Programmable timeout interval - · Runs from the low-frequency oscillator - · Lock-out feature to prevent any modification until a system reset ### 3.6 Communications and Other Digital Peripherals ### Universal Asynchronous Receiver/Transmitter (UART0) UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte. The UART module provides the following features: - · Asynchronous transmissions and receptions. - Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive). - 8- or 9-bit data. - Automatic start and stop generation. - Single-byte FIFO on transmit and receive. ### I2C Slave (I2CSLAVE0) The I2C Slave interface is a 2-wire, bidirectional serial bus that is compatible with the I2C Bus Specification 3.0. It is capable of transferring in high-speed mode (HS-mode) at speeds of up to 3.4 Mbps. Firmware can write to the I2C interface, and the I2C interface can autonomously control the serial transfer of data. The interface also supports clock stretching for cases where the core may be temporarily prohibited from transmitting a byte or processing a received byte during an I2C transaction. This module operates only as an I2C slave device. The I2C module includes the following features: - Standard (up to 100 kbps), Fast (400 kbps), Fast Plus (1 Mbps), and High-speed (3.4 Mbps) transfer speeds - · Support for slave mode only - · Clock low extending (clock stretching) to interface with faster masters - · Hardware support for 7-bit slave address recognition - Transmit and receive FIFOs (two byte) to help increase throughput in faster applications - Hardware support for multiple slave addresses with the option to save the matching address in the receive FIFO ## 16-bit CRC (CRC0) The cyclic redundancy check (CRC) module performs a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data and posts the 16-bit result to an internal register. In addition to using the CRC block for data manipulation, hardware can automatically CRC the flash contents of the device. The CRC module is designed to provide hardware calculations for flash memory verification and communications protocols. The CRC module supports the standard CCITT-16 16-bit polynomial (0x1021), and includes the following features: - Support for CCITT-16 polynomial - · Byte-level bit reversal - · Automatic CRC of flash contents on one or more 256-byte blocks - Initial seed selection of 0x0000 or 0xFFFF ## Configurable Logic Units (CLU0, CLU1, CLU2, and CLU3) The Configurable Logic block consists of multiple Configurable Logic Units (CLUs). CLUs are flexible logic functions which may be used for a variety of digital functions, such as replacing system glue logic, aiding in the generation of special waveforms, or synchronizing system event triggers. - · Four configurable logic units (CLUs), with direct-pin and internal logic connections - Each unit supports 256 different combinatorial logic functions (AND, OR, XOR, muxing, etc.) and includes a clocked flip-flop for synchronous operations - · Units may be operated synchronously or asynchronously - · May be cascaded together to perform more complicated logic functions - · Can operate in conjunction with serial peripherals such as UART and SPI or timing peripherals such as timers and PCA channels - · Can be used to synchronize and trigger multiple on-chip resources (ADC, DAC, Timers, etc.) - Asynchronous output may be used to wake from low-power states # 4. Electrical Specifications ### 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the conditions listed in Table 4.1 Recommended Operating Conditions on page 14, unless stated otherwise. # 4.1.1 Recommended Operating Conditions **Table 4.1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|---------------------|-----------------|-----|-----|-----------------|------| | Operating Supply Voltage on VDD | $V_{DD}$ | | 2.2 | _ | 3.6 | V | | Operating Supply Voltage on VIO <sup>2,</sup> | V <sub>IO</sub> | | 2.2 | _ | V <sub>DD</sub> | V | | System Clock Frequency | f <sub>SYSCLK</sub> | | 0 | _ | 50 | MHz | | Operating Ambient Temperature | T <sub>A</sub> | G-grade devices | -40 | _ | 85 | °C | | | | I-grade devices | -40 | _ | 125 | °C | ### Note: - 1. All voltages with respect to GND - 2. In certain package configurations, the VIO and VDD supplies are bonded to the same pin. - 3. GPIO levels are undefined whenever VIO is less than 1 V. # 6. Pin Definitions ### 6.1 EFM8BB3x-QFN32 Pin Definitions Figure 6.1. EFM8BB3x-QFN32 Pinout Table 6.1. Pin Definitions for EFM8BB3x-QFN32 | Pin | Pin Name | Description | Crossbar Capability | Additional Digital | Analog Functions | |--------|----------|------------------------|---------------------|--------------------|------------------| | Number | | | | Functions | | | 1 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | VREF | | | | | | INT0.0 | | | | | | | INT1.0 | | | | | | | CLU0A.8 | | | | | | | CLU2A.8 | | | | | | | CLU3B.8 | | | 2 | VIO | I/O Supply Power Input | | | | | 3 | VDD | Supply Power Input | | | | | 4 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | 5 | P3.7 / | Multifunction I/O / | | | | | | C2D | C2 Debug Data | | | | | 6 | P3.4 | Multifunction I/O | | | | | 7 | P3.3 | Multifunction I/O | | | DAC3 | | 8 | P3.2 | Multifunction I/O | | | DAC2 | | 9 | P3.1 | Multifunction I/O | | | DAC1 | | 10 | P3.0 | Multifunction I/O | | | DAC0 | | 11 | P2.6 | Multifunction I/O | | | ADC0.19 | | | | | | | CMP1P.8 | | | | | | | CMP1N.8 | | 12 | P2.5 | Multifunction I/O | | CLU3OUT | ADC0.18 | | | | | | | CMP1P.7 | | | | | | | CMP1N.7 | | 13 | P2.4 | Multifunction I/O | | | ADC0.17 | | | | | | | CMP1P.6 | | | | | | | CMP1N.6 | | 14 | P2.3 | Multifunction I/O | Yes | P2MAT.3 | ADC0.16 | | | | | | CLU1B.15 | CMP1P.5 | | | | | | CLU2B.15 | CMP1N.5 | | | | | | CLU3A.15 | | ## 6.2 EFM8BB3x-QFP32 Pin Definitions Figure 6.2. EFM8BB3x-QFP32 Pinout Table 6.2. Pin Definitions for EFM8BB3x-QFP32 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|------------------------|---------------------|------------------------------|------------------| | 1 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | VREF | | | | | | INT0.0 | | | | | | | INT1.0 | | | | | | | CLU0A.8 | | | | | | | CLU2A.8 | | | | | | | CLU3B.8 | | | 2 | GND | Ground | | | | | 3 | VIO | I/O Supply Power Input | | | | | 4 | VDD | Supply Power Input | | | | | 5 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | Pin | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |--------|----------|-------------------|---------------------|------------------------------|------------------| | Number | | | | | | | 18 | P1.7 | Multifunction I/O | Yes | P1MAT.7 | ADC0.13 | | | | | | CLU0B.15 | CMP0P.9 | | | | | | CLU1B.13 | CMP0N.9 | | | | | | CLU2A.13 | | | 19 | P1.6 | Multifunction I/O | Yes | P1MAT.6 | ADC0.12 | | | | | | CLU0A.15 | | | | | | | CLU1B.12 | | | | | | | CLU2A.12 | | | 20 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | ADC0.11 | | | | | | CLU0B.14 | | | | | | | CLU1A.13 | | | | | | | CLU2B.13 | | | 21 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.10 | | | | | | CLU0A.14 | | | | | | | CLU1A.12 | | | | | | | CLU2B.12 | | | 22 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | ADC0.9 | | | | | | CLU0B.13 | | | | | | | CLU1B.11 | | | | | | | CLU2B.11 | | | | | | | CLU3A.13 | | | 23 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.8 | | | | | | CLU0A.13 | CMP0P.8 | | | | | | CLU1A.11 | CMP0N.8 | | | | | | CLU2B.10 | | | | | | | CLU3A.12 | | | 24 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.7 | | | | | | CLU0B.12 | CMP0P.7 | | | | | | CLU1B.10 | CMP0N.7 | | | | | | CLU2A.11 | | | | | | | CLU3B.13 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 25 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.6 | | | | | | CLU1OUT | CMP0P.6 | | | | | | CLU0A.12 | CMP0N.6 | | | | | | CLU1A.10 | CMP1P.1 | | | | | | CLU2A.10 | CMP1N.1 | | | | | | CLU3B.12 | | | 26 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.5 | | | | | | INT0.7 | CMP0P.5 | | | | | | INT1.7 | CMP0N.5 | | | | | | CLU0B.11 | CMP1P.0 | | | | | | CLU1B.9 | CMP1N.0 | | | | | | CLU3A.11 | | | 27 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.4 | | | | | | CNVSTR | CMP0P.4 | | | | | | INT0.6 | CMP0N.4 | | | | | | INT1.6 | | | | | | | CLU0A.11 | | | | | | | CLU1B.8 | | | | | | | CLU3A.10 | | | 28 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.3 | | | | | | INT0.5 | CMP0P.3 | | | | | | INT1.5 | CMP0N.3 | | | | | | UART0_RX | | | | | | | CLU0B.10 | | | | | | | CLU1A.9 | | | | | | | CLU3B.11 | | | 29 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.2 | | | | | | INT0.4 | CMP0P.2 | | | | | | INT1.4 | CMP0N.2 | | | | | | UART0_TX | | | | | | | CLU0A.10 | | | | | | | CLU1A.8 | | | | | | | CLU3B.10 | | ## 6.3 EFM8BB3x-QFN24 Pin Definitions Figure 6.3. EFM8BB3x-QFN24 Pinout Table 6.3. Pin Definitions for EFM8BB3x-QFN24 | Pin | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |--------|----------|-------------------|---------------------|------------------------------|------------------| | Number | | | | runctions | | | 1 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.0 | | | | | | INT0.1 | CMP0P.0 | | | | | | INT1.1 | CMP0N.0 | | | | | | CLU0B.8 | AGND | | | | | | CLU2A.9 | | | | | | | CLU3B.9 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 11 | P2.1 | Multifunction I/O | Yes | P2MAT.1 | DAC1 | | | | | | CLU1B.14 | | | | | | | CLU2A.15 | | | | | | | CLU3B.15 | | | 12 | P2.0 | Multifunction I/O | Yes | P2MAT.0 | DAC0 | | | | | | CLU1A.14 | | | | | | | CLU2A.14 | | | | | | | CLU3B.14 | | | 13 | P1.7 | Multifunction I/O | Yes | P1MAT.7 | ADC0.12 | | | | | | CLU0B.15 | CMP1P.6 | | | | | | CLU1B.13 | CMP1N.6 | | | | | | CLU2A.13 | | | 14 | P1.6 | Multifunction I/O | Yes | P1MAT.6 | ADC0.11 | | | | | | CLU3OUT | CMP1P.5 | | | | | | CLU0A.15 | CMP1N.5 | | | | | | CLU1B.12 | | | | | | | CLU2A.12 | | | 15 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | ADC0.10 | | | | | | CLU2OUT | CMP1P.4 | | | | | | CLU0B.14 | CMP1N.4 | | | | | | CLU1A.13 | | | | | | | CLU2B.13 | | | 16 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.9 | | | | | | I2C0_SCL | CMP1P.3 | | | | | | CLU0A.14 | CMP1N.3 | | | | | | CLU1A.12 | | | | | | | CLU2B.12 | | | 17 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | CMP1P.2 | | | | | | I2C0_SDA | CMP1N.2 | | | | | | CLU0B.13 | | | | | | | CLU1B.11 | | | | | | | CLU2B.11 | | | | | | | CLU3A.13 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 18 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.8 | | | | | | CLU0A.13 | | | | | | | CLU1A.11 | | | | | | | CLU2B.10 | | | | | | | CLU3A.12 | | | 19 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.7 | | | | | | CLU0B.12 | | | | | | | CLU1B.10 | | | | | | | CLU2A.11 | | | | | | | CLU3B.13 | | | 20 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.6 | | | | | | CLU0A.12 | | | | | | | CLU1A.10 | | | | | | | CLU2A.10 | | | | | | | CLU3B.12 | | | 21 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.5 | | | | | | INT0.7 | CMP0P.5 | | | | | | INT1.7 | CMP0N.5 | | | | | | CLU10UT | CMP1P.1 | | | | | | CLU0B.11 | CMP1N.1 | | | | | | CLU1B.9 | | | | | | | CLU3A.11 | | | 22 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.4 | | | | | | CNVSTR | CMP0P.4 | | | | | | INT0.6 | CMP0N.4 | | | | | | INT1.6 | CMP1P.0 | | | | | | CLU0A.11 | CMP1N.0 | | | | | | CLU1B.8 | | | | | | | CLU3A.10 | | | 23 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.3 | | | | | | INT0.5 | CMP0P.3 | | | | | | INT1.5 | CMP0N.3 | | | | | | UART0_RX | | | | | | | CLU0B.10 | | | | | | | CLU1A.9 | | | | | | | CLU3B.11 | | # 7. QFN32 Package Specifications # 7.1 QFN32 Package Dimensions Figure 7.1. QFN32 Package Drawing Table 7.1. QFN32 Package Dimensions | Dimension | Min | Тур | Max | | |-----------|-----------|-----------|------|--| | A | 0.45 | 0.50 | 0.55 | | | A1 | 0.00 | 0.035 | 0.05 | | | b | 0.15 | 0.20 | 0.25 | | | D | | 4.00 BSC. | | | | D2 | 2.80 | 2.90 | 3.00 | | | е | 0.40 BSC. | | | | | Е | 4.00 BSC. | | | | | E2 | 2.80 | 2.90 | 3.00 | | | L | 0.20 | 0.30 | 0.40 | | | aaa | _ | _ | 0.10 | | | bbb | _ | _ | 0.10 | | | ccc | _ | _ | 0.08 | | | ddd | _ | _ | 0.10 | | | eee | _ | _ | 0.10 | | | 999 | _ | _ | 0.05 | | # 7.2 QFN32 PCB Land Pattern Figure 7.2. QFN32 PCB Land Pattern Drawing Table 7.2. QFN32 PCB Land Pattern Dimensions | Dimension | Min | Max | |-----------|-----|------| | C1 | _ | 4.10 | | C2 | _ | 4.10 | | X1 | _ | 0.2 | | X2 | _ | 3.0 | | Y1 | _ | 0.7 | | Y2 | _ | 3.0 | | е | _ | 0.4 | Dimension Min Max #### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on the IPC-7351 guidelines. - 4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05mm. - 5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 6. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 7. The stencil thickness should be 0.125 mm (5 mils). - 8. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 9. A 2 x 2 array of 1.10 mm square openings on a 1.30 mm pitch should be used for the center pad. - 10. A No-Clean, Type-3 solder paste is recommended. - 11. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ### 7.3 QFN32 Package Marking Figure 7.3. QFN32 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). # 9. QFN24 Package Specifications # 9.1 QFN24 Package Dimensions Figure 9.1. QFN24 Package Drawing Table 9.1. QFN24 Package Dimensions | Dimension | Min | Тур | Max | | |-----------|-----------|----------|------|--| | А | 0.8 | 0.85 | 0.9 | | | A1 | 0.00 | _ | 0.05 | | | A2 | _ | 0.65 | _ | | | A3 | 0.203 REF | | | | | b | 0.15 | 0.2 | 0.25 | | | b1 | 0.25 | 0.3 | 0.35 | | | D | 3.00 BSC | | | | | Е | | 3.00 BSC | | | # 9.2 QFN24 PCB Land Pattern Figure 9.2. QFN24 PCB Land Pattern Drawing Table 9.2. QFN24 PCB Land Pattern Dimensions | Dimension | Min | Max | | | | | | | | | | | |-----------|------|----------|--|--|--|--|--|--|--|--|--|--| | C1 | 3.00 | | | | | | | | | | | | | C2 | 3. | 3.00 | | | | | | | | | | | | е | 0.4 | 0.4 REF | | | | | | | | | | | | X1 | 0.20 | | | | | | | | | | | | | X2 | 1.80 | | | | | | | | | | | | | Y1 | 0.80 | | | | | | | | | | | | | Y2 | 1.80 | | | | | | | | | | | | | Y3 | 0.4 | | | | | | | | | | | | | f | 2.50 | 2.50 REF | | | | | | | | | | | | С | 0.25 | 0.35 | | | | | | | | | | | Dimension Min Max #### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on the IPC-SM-782 guidelines. - 4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 6. The stencil thickness should be 0.125 mm (5 mils). - 7. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 8. A 2 x 1 array of 0.7 mm x 1.6 mm openings on a 0.9 mm pitch should be used for the center pad. - 9. A No-Clean, Type-3 solder paste is recommended. - 10. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ### 9.3 QFN24 Package Marking Figure 9.3. QFN24 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). ## 10.3 QSOP24 Package Marking Figure 10.3. QSOP24 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). | | 6.2 EFM8BB3x-QFP32 Pin Definitions . | | | | | | | | | | | | | .40 | |------------|--------------------------------------|------------|--|--|--|---|---|--|--|--|--|---|--|-----| | | 6.3 EFM8BB3x-QFN24 Pin Definitions . | | | | | | | | | | | | | .45 | | | 6.4 EFM8BB3x-QSOP24 Pin Definitions | <b>;</b> . | | | | | | | | | | | | .50 | | 7. | QFN32 Package Specifications | | | | | | | | | | | | | 55 | | | 7.1 QFN32 Package Dimensions | | | | | | | | | | | | | .55 | | | 7.2 QFN32 PCB Land Pattern | | | | | | | | | | | | | .57 | | | 7.3 QFN32 Package Marking | | | | | | | | | | | | | .58 | | 8. | QFP32 Package Specifications | | | | | | | | | | | | | 59 | | | 8.1 QFP32 Package Dimensions | | | | | | | | | | | | | .59 | | | 8.2 QFP32 PCB Land Pattern | | | | | | | | | | | | | .61 | | | 8.3 QFP32 Package Marking | | | | | | | | | | | | | | | 9. | QFN24 Package Specifications | | | | | | | | | | | | | 63 | | <b>J</b> . | 9.1 QFN24 Package Dimensions | | | | | | | | | | | | | | | | 9.2 QFN24 PCB Land Pattern | | | | | | | | | | | | | | | | 9.3 QFN24 Package Marking | | | | | | | | | | | | | | | 10 | QSOP24 Package Specifications . | | | | | | | | | | | | | | | 10 | 10.1 QSOP24 Package Dimensions . | | | | | | | | | | | | | | | | 10.1 QSOP24 Package Differsions | | | | | | | | | | | | | | | | 10.3 QSOP24 Package Marking | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 11. | Revision History | | | | | | | | | | | | | | | | 11.1 Revision 1.01 | | | | | | | | | | | | | | | | 11.2 Revision 1.0 | | | | | | | | | | | | | | | | 11.3 Revision 0.4 | | | | | | | | | | | | | | | | 11.4 Revision 0.3 | | | | | | | | | | | | | | | | 11.5 Revision 0.2 | | | | | | | | | | | | | | | | 11.6 Revision 0.1 | | | | | • | • | | | | | • | | .71 | . . . . . . . . . . . . 72 community.silabs.com ### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. ### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701