Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Not For New Designs | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 29 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 4.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 20x10/12b SAR; D/A 4x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-WFQFN Exposed Pad | | Supplier Device Package | 32-QFN (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8bb31f64a-b-5qfn32 | #### 3.2 Power All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use. Table 3.1. Power Modes | Power Mode | Details | Mode Entry | Wake-Up Sources | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | Normal | Core and all peripherals clocked and fully operational | | | | Idle | Core halted All peripherals clocked and fully operational Code resumes execution on wake event | Set IDLE bit in PCON0 | Any interrupt | | Suspend | Core and peripheral clocks halted HFOSC0 and HFOSC1 oscillators stopped Regulator in normal bias mode for fast wake Timer 3 and 4 may clock from LFOSC0 Code resumes execution on wake event | 1. Switch SYSCLK to HFOSC0 2. Set SUSPEND bit in PCON1 | Timer 4 Event SPI0 Activity I2C0 Slave Activity Port Match Event Comparator 0 Falling Edge CLUn Interrupt-Enabled Event | | Stop | <ul><li> All internal power nets shut down</li><li> Pins retain state</li><li> Exit on any reset source</li></ul> | 1. Clear STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | Any reset source | | Snooze | <ul> <li>Core and peripheral clocks halted</li> <li>HFOSC0 and HFOSC1 oscillators stopped</li> <li>Regulator in low bias current mode for energy savings</li> <li>Timer 3 and 4 may clock from LFOSC0</li> <li>Code resumes execution on wake event</li> </ul> | 1. Switch SYSCLK to HFOSC0 2. Set SNOOZE bit in PCON1 | Timer 4 Event SPI0 Activity I2C0 Slave Activity Port Match Event Comparator 0 Falling Edge CLUn Interrupt-Enabled Event | | Shutdown | <ul><li>All internal power nets shut down</li><li>Pins retain state</li><li>Exit on pin or power-on reset</li></ul> | 1. Set STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | RSTb pin reset Power-on reset | ## 3.3 I/O Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P2.3 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P2.4 to P3.7 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P3.0 or P3.7, depending on the package option. The port control block offers the following features: - Up to 29 multi-functions I/O pins, supporting digital and analog functions. - · Flexible priority crossbar decoder for digital peripheral assignment. - · Two drive strength settings for each port. - State retention feature allows pins to retain configuration through most reset sources. - Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1). - · Up to 24 direct-pin interrupt sources with shared interrupt vector (Port Match). #### Timers (Timer 0, Timer 1, Timer 2, Timer 3, Timer 4, and Timer 5) Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities. Timer 0 and Timer 1 include the following features: - Standard 8051 timers, supporting backwards-compatibility with firmware and hardware. - · Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin. - · 8-bit auto-reload counter/timer mode - · 13-bit counter/timer mode - · 16-bit counter/timer mode - Dual 8-bit counter/timer mode (Timer 0) Timer 2, Timer 3, Timer 4, and Timer 5 are 16-bit timers including the following features: - Clock sources for all timers include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8 - LFOSC0 divided by 8 may be used to clock Timer 3 and Timer 4 in active or suspend/snooze power modes - Timer 4 is a low-power wake source, and can be chained together with Timer 3 - · 16-bit auto-reload timer mode - Dual 8-bit auto-reload timer mode - · External pin capture - · LFOSC0 capture - · Comparator 0 capture - · Configurable Logic output capture #### Watchdog Timer (WDT0) The device includes a programmable watchdog timer (WDT) running off the low-frequency oscillator. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software or locked on to prevent accidental disabling. Once locked, the WDT cannot be disabled until the next system reset. The state of the RST pin is unaffected by this reset. The Watchdog Timer has the following features: - Programmable timeout interval - · Runs from the low-frequency oscillator - · Lock-out feature to prevent any modification until a system reset #### 3.6 Communications and Other Digital Peripherals #### Universal Asynchronous Receiver/Transmitter (UART0) UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte. The UART module provides the following features: - · Asynchronous transmissions and receptions. - Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive). - 8- or 9-bit data. - Automatic start and stop generation. - Single-byte FIFO on transmit and receive. | Parameter | Symbol | Test Condition | Min | Typ | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | 7.1 | | | #### Note: - 1. Currents are additive. For example, where I<sub>DD</sub> is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount. - 2. Includes supply current from internal LDO regulator, supply monitor, and High Frequency Oscillator. - 3. Includes supply current from internal LDO regulator, supply monitor, and Low Frequency Oscillator. - 4. ADC0 power excludes internal reference supply current. - 5. The internal reference is enabled as-needed when operating the ADC in low power mode. Total ADC + Reference current will depend on sampling rate. - 6. DAC supply current for each enabled DA and not including external load on pin. ## 4.1.3 Reset and Supply Monitor Table 4.3. Reset and Supply Monitor | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------|-------------------|---------------------------------------------------------|------|-------|------|------| | VDD Supply Monitor Threshold | $V_{VDDM}$ | | 1.95 | 2.05 | 2.15 | V | | Power-On Reset (POR) Threshold | V <sub>POR</sub> | Rising Voltage on VDD | _ | 1.4 | _ | V | | | | Falling Voltage on VDD | 0.75 | _ | 1.36 | V | | VDD Ramp Time | t <sub>RMP</sub> | Time to V <sub>DD</sub> > 2.2 V | 10 | _ | _ | μs | | Reset Delay from POR | t <sub>POR</sub> | Relative to V <sub>DD</sub> > V <sub>POR</sub> | 3 | 10 | 31 | ms | | Reset Delay from non-POR source | t <sub>RST</sub> | Time between release of reset source and code execution | _ | 50 | _ | μs | | RST Low Time to Generate Reset | t <sub>RSTL</sub> | | 15 | _ | _ | μs | | Missing Clock Detector Response<br>Time (final rising edge to reset) | t <sub>MCD</sub> | F <sub>SYSCLK</sub> >1 MHz | _ | 0.625 | 1.2 | ms | | Missing Clock Detector Trigger Frequency | F <sub>MCD</sub> | | _ | 7.5 | 13.5 | kHz | | VDD Supply Monitor Turn-On Time | t <sub>MON</sub> | | _ | 2 | _ | μs | ## 4.1.12 DACs Table 4.12. DACs | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------|-------|-----------------|-----------------|-------------------| | Resolution | N <sub>bits</sub> | | | 12 | | Bits | | Throughput Rate | f <sub>S</sub> | | _ | _ | 200 | ksps | | Integral Nonlinearity INL | | DAC0 and DAC2 T <sub>A</sub> = -40 °C to 125 °C (I-grade parts only) | -11.5 | -1.77 /<br>1.56 | 11.5 | LSB | | | | DAC0 and DAC3 T <sub>A</sub> = -40 °C to 125 °C (I-grade parts only) | -13.5 | -2.73 /<br>1.11 | 13.5 | LSB | | Differential Nonlinearity | DNL | | -1 | _ | 1 | LSB | | Output Noise | VREF = 2.4 V<br>f <sub>S</sub> = 0.1<br>Hz to 300<br>kHz | | _ | 110 | _ | μV <sub>RMS</sub> | | Slew Rate | SLEW | | _ | ±1 | _ | V/µs | | Output Settling Time to 1% Full-scale | tsettle | V <sub>OUT</sub> change between 25% and 75% Full Scale | _ | 2.6 | 5 | μs | | Power-on Time | t <sub>PWR</sub> | | _ | _ | 10 | μs | | Voltage Reference Range | V <sub>REF</sub> | | 1.15 | _ | V <sub>DD</sub> | V | | Power Supply Rejection Ratio | PSRR | DC, V <sub>OUT</sub> = 50% Full Scale | _ | 78 | _ | dB | | Total Harmonic Distortion | THD | V <sub>OUT</sub> = 10 kHz sine wave, 10% to 90% | 54 | _ | _ | dB | | Offset Error | E <sub>OFF</sub> | VREF = 2.4 V | -8 | 0 | 8 | LSB | | Full-Scale Error | E <sub>FS</sub> | VREF = 2.4 V | -13 | ±5 | 13 | LSB | | External Load Impedance | R <sub>LOAD</sub> | | 2 | _ | _ | kΩ | | External Load Capacitance <sup>1</sup> | C <sub>LOAD</sub> | | _ | _ | 100 | pF | ## Note: <sup>1.</sup> No minimum external load capacitance is required. However, under low loading conditions, it is possible for the DAC output to glitch during start-up. If smooth start-up is required, the minimum loading capacitance at the pin should be a minimum of 10 pF. # 4.1.13 Comparators Table 4.13. Comparators | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|---------------------|----------------------|-----|------|-----|------| | Response Time, CPMD = 00 | t <sub>RESP0</sub> | +100 mV Differential | _ | 100 | _ | ns | | (Highest Speed) | | -100 mV Differential | _ | 150 | _ | ns | | Response Time, CPMD = 11 (Low- | t <sub>RESP3</sub> | +100 mV Differential | _ | 1.5 | _ | μs | | est Power) | | -100 mV Differential | _ | 3.5 | _ | μs | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 0.4 | _ | mV | | Mode 0 (CPMD = 00) | | CPHYP = 01 | _ | 8 | _ | mV | | | | CPHYP = 10 | _ | 16 | _ | mV | | | | CPHYP = 11 | _ | 32 | _ | mV | | Negative Hysteresis | HYS <sub>CP</sub> | CPHYN = 00 | _ | -0.4 | _ | mV | | Mode 0 (CPMD = 00) | | CPHYN = 01 | _ | -8 | _ | mV | | | | CPHYN = 10 | _ | -16 | _ | mV | | | | CPHYN = 11 | _ | -32 | _ | mV | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 0.5 | _ | mV | | Mode 1 (CPMD = 01) | | CPHYP = 01 | _ | 6 | _ | mV | | | | CPHYP = 10 | _ | 12 | _ | mV | | | | CPHYP = 11 | _ | 24 | _ | mV | | Negative Hysteresis | HYS <sub>CP</sub> | CPHYN = 00 | _ | -0.5 | _ | mV | | Mode 1 (CPMD = 01) | | CPHYN = 01 | _ | -6 | _ | mV | | | | CPHYN = 10 | _ | -12 | _ | mV | | | | CPHYN = 11 | _ | -24 | _ | mV | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 0.7 | _ | mV | | Mode 2 (CPMD = 10) | | CPHYP = 01 | _ | 4.5 | _ | mV | | | | CPHYP = 10 | _ | 9 | _ | mV | | | | CPHYP = 11 | _ | 18 | _ | mV | | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -0.6 | _ | mV | | Mode 2 (CPMD = 10) | | CPHYN = 01 | _ | -4.5 | _ | mV | | | | CPHYN = 10 | _ | -9 | _ | mV | | | | CPHYN = 11 | _ | -18 | _ | mV | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYP = 01 | _ | 4 | _ | mV | | | | CPHYP = 10 | _ | 8 | _ | mV | | | | CPHYP = 11 | _ | 16 | _ | mV | ## 4.1.16 SMBus Table 4.16. SMBus Peripheral Timing Performance (Master Mode) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------|----------------------|----------------|-----------------|-----|------------------|------| | Standard Mode (100 kHz Class) | | | | | | | | I2C Operating Frequency | f <sub>I2C</sub> | | 0 | _ | 70 <sup>2</sup> | kHz | | SMBus Operating Frequency | f <sub>SMB</sub> | | 40 <sup>1</sup> | _ | 70 <sup>2</sup> | kHz | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | | 9.4 | _ | _ | μs | | Hold Time After (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 4.7 | _ | _ | μs | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | | 9.4 | _ | _ | μs | | STOP Condition Setup Time | t <sub>SU:STO</sub> | | 9.4 | _ | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 0 | _ | _ | μs | | Data Setup Time | t <sub>SU:DAT</sub> | | 4.7 | _ | _ | μs | | Detect Clock Low Timeout | t <sub>TIMEOUT</sub> | | 25 | _ | _ | ms | | Clock Low Period | t <sub>LOW</sub> | | 4.7 | _ | _ | μs | | Clock High Period | t <sub>HIGH</sub> | | 9.4 | _ | 50 <sup>3</sup> | μs | | Fast Mode (400 kHz Class) | | | | | | | | I2C Operating Frequency | f <sub>I2C</sub> | | 0 | _ | 256 <sup>2</sup> | kHz | | SMBus Operating Frequency | f <sub>SMB</sub> | | 40 <sup>1</sup> | _ | 256 <sup>2</sup> | kHz | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | | 2.6 | _ | _ | μs | | Hold Time After (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 1.3 | _ | _ | μs | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | | 2.6 | _ | _ | μs | | STOP Condition Setup Time | t <sub>SU:STO</sub> | | 2.6 | _ | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 0 | _ | _ | μs | | Data Setup Time | t <sub>SU:DAT</sub> | | 1.3 | _ | _ | μs | | Detect Clock Low Timeout | t <sub>TIMEOUT</sub> | | 25 | _ | _ | ms | | Clock Low Period | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | Clock High Period | t <sub>HIGH</sub> | | 2.6 | _ | 50 <sup>3</sup> | μs | #### Note - 1. The minimum SMBus frequency is limited by the maximum Clock High Period requirement of the SMBus specification. - 2. The maximum I2C and SMBus frequencies are limited by the minimum Clock Low Period requirements of their respective specifications. - 3. SMBus has a maximum requirement of 50 $\mu$ s for Clock High Period. Operating frequencies lower than 40 kHz will be longer than 50 $\mu$ s. I2C can support periods longer than 50 $\mu$ s. ## 6.2 EFM8BB3x-QFP32 Pin Definitions Figure 6.2. EFM8BB3x-QFP32 Pinout Table 6.2. Pin Definitions for EFM8BB3x-QFP32 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|------------------------|---------------------|------------------------------|------------------| | 1 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | VREF | | | | | | INT0.0 | | | | | | | INT1.0 | | | | | | | CLU0A.8 | | | | | | | CLU2A.8 | | | | | | | CLU3B.8 | | | 2 | GND | Ground | | | | | 3 | VIO | I/O Supply Power Input | | | | | 4 | VDD | Supply Power Input | | | | | 5 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | ## 6.3 EFM8BB3x-QFN24 Pin Definitions Figure 6.3. EFM8BB3x-QFN24 Pinout Table 6.3. Pin Definitions for EFM8BB3x-QFN24 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | 1 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.0 | | | | | | INT0.1 | CMP0P.0 | | | | | | INT1.1 | CMP0N.0 | | | | | | CLU0B.8 | AGND | | | | | | CLU2A.9 | | | | | | | CLU3B.9 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|-----------|---------------------|---------------------|------------------------------|------------------| | 2 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | VREF | | | | | | INT0.0 | | | | | | | INT1.0 | | | | | | | CLU0A.8 | | | | | | | CLU2A.8 | | | | | | | CLU3B.8 | | | 3 | GND | Ground | | | | | 4 | VDD / VIO | Supply Power Input | | | | | 5 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | 6 | P3.0 / | Multifunction I/O / | | | | | | C2D | C2 Debug Data | | | | | 7 | P2.3 | Multifunction I/O | Yes | P2MAT.3 | DAC3 | | | | | | CLU1B.15 | | | | | | | CLU2B.15 | | | | | | | CLU3A.15 | | | 8 | P2.2 | Multifunction I/O | Yes | P2MAT.2 | DAC2 | | | | | | CLU1A.15 | | | | | | | CLU2B.14 | | | | | | | CLU3A.14 | | | 9 | P2.1 | Multifunction I/O | Yes | P2MAT.1 | DAC1 | | | | | | CLU1B.14 | | | | | | | CLU2A.15 | | | | | | | CLU3B.15 | | | 10 | P2.0 | Multifunction I/O | Yes | P2MAT.0 | DAC0 | | | | | | CLU1A.14 | | | | | | | CLU2A.14 | | | | | | | CLU3B.14 | | | 11 | P1.6 | Multifunction I/O | Yes | P1MAT.6 | ADC0.11 | | | | | | CLU3OUT | CMP1P.5 | | | | | | CLU0A.15 | CMP1N.5 | | | | | | CLU1B.12 | | | | | | | CLU2A.12 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 24 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | XTAL1 | | | | | | INT0.2 | ADC0.1 | | | | | | INT1.2 | CMP0P.1 | | | | | | CLU0OUT | CMP0N.1 | | | | | | CLU0A.9 | | | | | | | CLU2B.8 | | | | | | | CLU3A.8 | | | Center | GND | Ground | | | | ## 6.4 EFM8BB3x-QSOP24 Pin Definitions Figure 6.4. EFM8BB3x-QSOP24 Pinout Table 6.4. Pin Definitions for EFM8BB3x-QSOP24 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | 1 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | XTAL2 | | | | | | EXTCLK | | | | | | | INT0.3 | | | | | | | INT1.3 | | | | | | | CLU0B.9 | | | | | | | CLU2B.9 | | | | | | | CLU3A.9 | | | Pin<br>Number | Pin Name | Description | Additional Digital Functions | Analog Functions | | |---------------|----------|-------------------|------------------------------|------------------|---------| | 24 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.2 | | | | | | INT0.4 | CMP0P.2 | | | | | | INT1.4 | CMP0N.2 | | | | | | UART0_TX | | | | | | | CLU0A.10 | | | | | | | CLU1A.8 | | | | | | | CLU3B.10 | | Dimension Min Typ Max ## Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. | Dimension | Min | Тур | Max | | | | | | | |-----------|------|------|-----|--|--|--|--|--|--| | aaa | | 0.20 | | | | | | | | | bbb | 0.20 | | | | | | | | | | ccc | | 0.10 | | | | | | | | | ddd | 0.20 | | | | | | | | | | theta | 0° | 3.5° | 7° | | | | | | | ## Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MS-026. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 9. QFN24 Package Specifications ## 9.1 QFN24 Package Dimensions Figure 9.1. QFN24 Package Drawing Table 9.1. QFN24 Package Dimensions | Dimension | Min | Тур | Max | | | | | | | | |-----------|-----------|----------|------|--|--|--|--|--|--|--| | A | 0.8 | 0.85 | 0.9 | | | | | | | | | A1 | 0.00 | _ | 0.05 | | | | | | | | | A2 | _ | 0.65 | _ | | | | | | | | | A3 | 0.203 REF | | | | | | | | | | | b | 0.15 | 0.15 0.2 | | | | | | | | | | b1 | 0.25 | 0.3 | 0.35 | | | | | | | | | D | 3.00 BSC | | | | | | | | | | | Е | 3.00 BSC | | | | | | | | | | # 10. QSOP24 Package Specifications ## 10.1 QSOP24 Package Dimensions Figure 10.1. QSOP24 Package Drawing Table 10.1. QSOP24 Package Dimensions | Dimension | Min | Тур | Max | | | | | | | | |-----------|-----------|-----|------|--|--|--|--|--|--|--| | A | _ | _ | 1.75 | | | | | | | | | A1 | 0.10 | _ | 0.25 | | | | | | | | | b | 0.20 | _ | 0.30 | | | | | | | | | С | 0.10 | _ | 0.25 | | | | | | | | | D | 8.65 BSC | | | | | | | | | | | Е | 6.00 BSC | | | | | | | | | | | E1 | 3.90 BSC | | | | | | | | | | | е | 0.635 BSC | | | | | | | | | | | L | 0.40 | _ | 1.27 | | | | | | | | | theta | 0° | _ | 8° | | | | | | | | ## 10.3 QSOP24 Package Marking Figure 10.3. QSOP24 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). # **Table of Contents** | 1. | 1. Feature List | | |----|--------------------------------------------------|---| | 2. | 2. Ordering Information | | | 3. | 3. System Overview | 4 | | | 3.1 Introduction | | | | 3.2 Power | 5 | | | 3.3 I/O | | | | 3.4 Clocking | 6 | | | 3.5 Counters/Timers and PWM | 6 | | | 3.6 Communications and Other Digital Peripherals | | | | 3.7 Analog | | | | 3.8 Reset Sources | | | | 3.9 Debugging | | | | 3.10 Bootloader | | | 1 | 4. Electrical Specifications | | | →. | 4.1 Electrical Characteristics | | | | 4.1.1 Recommended Operating Conditions | | | | 4.1.2 Power Consumption | | | | 4.1.3 Reset and Supply Monitor | | | | 4.1.4 Flash Memory | | | | 4.1.6 Internal Oscillators. | | | | 4.1.7 External Clock Input | | | | 4.1.8 Crystal Oscillator | | | | 4.1.9 ADC | | | | 4.1.11 Temperature Sensor | | | | 4.1.12 DACs | | | | 4.1.13 Comparators | | | | 4.1.14 Configurable Logic | | | | 4.1.16 SMBus | | | | 4.2 Thermal Conditions | | | | 4.3 Absolute Maximum Ratings | | | 5 | 5. Typical Connection Diagrams | | | J. | 5.1 Power | | | | 5.2 Debug | | | | 5.3 Other Connections | | | 6. | 6. Pin Definitions | | | | 6.1 EFM8BB3x-QFN32 Pin Definitions | | | | 6.2 EFM8BB3x-QFP32 Pin Definitions . | | | | | | | | | | | | | | | | | | | | | | .40 | |----|--------------------------------------|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|------| | | 6.3 EFM8BB3x-QFN24 Pin Definitions . | | | | | | | | | | | | | | | | | | | | | | .45 | | | 6.4 EFM8BB3x-QSOP24 Pin Definitions | 3. | | | | | | | | | | | | | | | | | | | | | .50 | | 7. | QFN32 Package Specifications | | | | | | | | | | | | | | | | | | | | | | 55 | | | 7.1 QFN32 Package Dimensions | | | | | | | | | | | | | | | | | | | | | | .55 | | | 7.2 QFN32 PCB Land Pattern | | | | | | | | | | | | | | | | | | | | | | .57 | | | 7.3 QFN32 Package Marking | | | | | | | | | | | | | | | | | | | | | | .58 | | 8. | QFP32 Package Specifications | | | | | | | | | | | | | | | | | | | | | | 59 | | | 8.1 QFP32 Package Dimensions | | | | | | | | | | | | | | | | | | | | | | .59 | | | 8.2 QFP32 PCB Land Pattern | | | | | | | | | | | | | | | | | | | | | | .61 | | | 8.3 QFP32 Package Marking | | | | | | | | | | | | | | | | | | | | | | .62 | | 9. | QFN24 Package Specifications | | | | | | | | | | | | | | | | | | | | | | 63 | | - | 9.1 QFN24 Package Dimensions | | | | | | | | | | | | | | | | | | | | | | | | | 9.2 QFN24 PCB Land Pattern | | | | | | | | | | | | | | | | | | | | | | | | | 9.3 QFN24 Package Marking | | | | | | | | | | | | | | | | | | | | | | | | 10 | . QSOP24 Package Specifications . | | | | | | | | | | | | | | | | | | | | | | | | | 10.1 QSOP24 Package Dimensions . | | | | | | | | | | | | | | | | | | | | | | | | | 10.2 QSOP24 PCB Land Pattern | | | | | | | | | | | | | | | | | | | | | | | | | 10.3 QSOP24 Package Marking | | | | | | | | | | | | | | | | | | | | | | | | 11 | . Revision History | | | | | | | | | | | | | | | | | | | | | | | | • | 11.1 Revision 1.01 | | | | | | | | | | | | | | | | | | | | | | | | | 11.2 Revision 1.0 | | | | | | | | | | | | | | | | | | | | | | | | | 11.3 Revision 0.4 | | | | | | | | | | | | | | | | | | | | | | | | | 11.4 Revision 0.3 | | | | | | | | | | | | | | | | | | | | | | | | | 11.5 Revision 0.2 | | | | | | | | | | | | | | | | | | | | | | | | | 11.6 Revision 0.1 | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | ., , | . . . . . . . . . . . . 72 www.silabs.com/loT www.silabs.com/simplicity community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701