



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                     |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | CIP-51 8051                                                             |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 50MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                                |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 29                                                                      |
| Program Memory Size        | 64KB (64K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 4.25К х 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                             |
| Data Converters            | A/D 20x10/12b SAR; D/A 4x12b                                            |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 32-UFQFN Exposed Pad                                                    |
| Supplier Device Package    | 32-QFN (4x4)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8bb31f64g-b-qfn32r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2. Ordering Information



## Figure 2.1. EFM8BB3 Part Numbering

All EFM8BB3 family members have the following features:

- · CIP-51 Core running up to 49 MHz
- Three Internal Oscillators (49 MHz, 24.5 MHz and 80 kHz)
- SMBus
- I2C Slave
- SPI
- 2 UARTs
- · 6-Channel Programmable Counter Array (PWM, Clock Generation, Capture/Compare)
- · Six 16-bit Timers
- Four Configurable Logic Units
- 12-bit Analog-to-Digital Converter with integrated multiplexer, voltage reference, temperature sensor, channel sequencer, and direct-to-XRAM data transfer
- Two Analog Comparators
- 16-bit CRC Unit
- AEC-Q100 qualified
- Pre-loaded UART bootloader

In addition to these features, each part number in the EFM8BB3 family has a set of features that vary across the product line. The product selection guide shows the features available on each family member.

| Ordering Part Number | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | Voltage DACs | ADC0 Channels | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free (RoHS Compliant) | Temperature Range | Package |
|----------------------|-------------------|-------------|---------------------------|--------------|---------------|---------------------|---------------------|--------------------------|-------------------|---------|
| EFM8BB31F64G-B-QFN32 | 64                | 4352        | 29                        | 4            | 20            | 10                  | 9                   | Yes                      | -40 to +85 °C     | QFN32   |
| EFM8BB31F64G-B-QFP32 | 64                | 4352        | 28                        | 4            | 20            | 10                  | 9                   | Yes                      | -40 to +85 °C     | QFP32   |
| EFM8BB31F64G-B-QFN24 | 64                | 4352        | 20                        | 4            | 12            | 6                   | 6                   | Yes                      | -40 to +85 °C     | QFN24   |
|                      |                   |             |                           | •            |               | •                   |                     | •                        |                   |         |

## Table 2.1. Product Selection Guide

## EFM8BB3 Data Sheet Ordering Information

| Ordering Part Number  | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | Voltage DACs   | ADC0 Channels | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free (RoHS Compliant) | Temperature Range | Package |
|-----------------------|-------------------|-------------|---------------------------|----------------|---------------|---------------------|---------------------|--------------------------|-------------------|---------|
| EFM8BB31F64G-B-QSOP24 | 64                | 4352        | 21                        | 4              | 13            | 6                   | 7                   | Yes                      | -40 to +85 °C     | QSOP24  |
| EFM8BB31F32G-B-QFN32  | 32                | 2304        | 29                        | 2 <sup>1</sup> | 20            | 10                  | 9                   | Yes                      | -40 to +85 °C     | QFN32   |
| EFM8BB31F32G-B-QFP32  | 32                | 2304        | 28                        | 2 <sup>1</sup> | 20            | 10                  | 9                   | Yes                      | -40 to +85 °C     | QFP32   |
| EFM8BB31F32G-B-QFN24  | 32                | 2304        | 20                        | 2 <sup>1</sup> | 12            | 6                   | 6                   | Yes                      | -40 to +85 °C     | QFN24   |
| EFM8BB31F32G-B-QSOP24 | 32                | 2304        | 21                        | 2 <sup>1</sup> | 13            | 6                   | 7                   | Yes                      | -40 to +85 °C     | QSOP24  |
| EFM8BB31F16G-B-QFN32  | 16                | 2304        | 29                        | 2 <sup>1</sup> | 20            | 10                  | 9                   | Yes                      | -40 to +85 °C     | QFN32   |
| EFM8BB31F16G-B-QFP32  | 16                | 2304        | 28                        | 2 <sup>1</sup> | 20            | 10                  | 9                   | Yes                      | -40 to +85 °C     | QFP32   |
| EFM8BB31F16G-B-QFN24  | 16                | 2304        | 20                        | 2 <sup>1</sup> | 12            | 6                   | 6                   | Yes                      | -40 to +85 °C     | QFN24   |
| EFM8BB31F16G-B-QSOP24 | 16                | 2304        | 21                        | 2 <sup>1</sup> | 13            | 6                   | 7                   | Yes                      | -40 to +85 °C     | QSOP24  |
| EFM8BB31F64I-B-QFN32  | 64                | 4352        | 29                        | 4              | 20            | 10                  | 9                   | Yes                      | -40 to +125 °C    | QFN32   |
| EFM8BB31F64I-B-QFP32  | 64                | 4352        | 28                        | 4              | 20            | 10                  | 9                   | Yes                      | -40 to +125 °C    | QFP32   |
| EFM8BB31F64I-B-QFN24  | 64                | 4352        | 20                        | 4              | 12            | 6                   | 6                   | Yes                      | -40 to +125 °C    | QFN24   |
| EFM8BB31F64I-B-QSOP24 | 64                | 4352        | 21                        | 4              | 13            | 6                   | 7                   | Yes                      | -40 to +125 °C    | QSOP24  |
| EFM8BB31F32I-B-QFN32  | 32                | 2304        | 29                        | 2 <sup>1</sup> | 20            | 10                  | 9                   | Yes                      | -40 to +125 °C    | QFN32   |
| EFM8BB31F32I-B-QFP32  | 32                | 2304        | 28                        | 2 <sup>1</sup> | 20            | 10                  | 9                   | Yes                      | -40 to +125 °C    | QFP32   |
| EFM8BB31F32I-B-QFN24  | 32                | 2304        | 20                        | 2 <sup>1</sup> | 12            | 6                   | 6                   | Yes                      | -40 to +125 °C    | QFN24   |
| EFM8BB31F32I-B-QSOP24 | 32                | 2304        | 21                        | 2 <sup>1</sup> | 13            | 6                   | 7                   | Yes                      | -40 to +125 °C    | QSOP24  |
| EFM8BB31F16I-B-QFN32  | 16                | 2304        | 29                        | 2 <sup>1</sup> | 20            | 10                  | 9                   | Yes                      | -40 to +125 °C    | QFN32   |
| EFM8BB31F16I-B-QFP32  | 16                | 2304        | 28                        | 2 <sup>1</sup> | 20            | 10                  | 9                   | Yes                      | -40 to +125 °C    | QFP32   |
| EFM8BB31F16I-B-QFN24  | 16                | 2304        | 20                        | 2 <sup>1</sup> | 12            | 6                   | 6                   | Yes                      | -40 to +125 °C    | QFN24   |
| EFM8BB31F16I-B-QSOP24 | 16                | 2304        | 21                        | 2 <sup>1</sup> | 13            | 6                   | 7                   | Yes                      | -40 to +125 °C    | QSOP24  |
| Note:                 |                   |             |                           |                |               |                     |                     |                          |                   |         |

1. DAC0 and DAC1 are enabled on devices with 2 DACs available.

## Timers (Timer 0, Timer 1, Timer 2, Timer 3, Timer 4, and Timer 5)

Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities.

Timer 0 and Timer 1 include the following features:

- Standard 8051 timers, supporting backwards-compatibility with firmware and hardware.
- Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin.
- · 8-bit auto-reload counter/timer mode
- 13-bit counter/timer mode
- 16-bit counter/timer mode
- Dual 8-bit counter/timer mode (Timer 0)

Timer 2, Timer 3, Timer 4, and Timer 5 are 16-bit timers including the following features:

- · Clock sources for all timers include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8
- · LFOSC0 divided by 8 may be used to clock Timer 3 and Timer 4 in active or suspend/snooze power modes
- Timer 4 is a low-power wake source, and can be chained together with Timer 3
- 16-bit auto-reload timer mode
- Dual 8-bit auto-reload timer mode
- · External pin capture
- LFOSC0 capture
- Comparator 0 capture
- Configurable Logic output capture

## Watchdog Timer (WDT0)

The device includes a programmable watchdog timer (WDT) running off the low-frequency oscillator. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software or locked on to prevent accidental disabling. Once locked, the WDT cannot be disabled until the next system reset. The state of the RST pin is unaffected by this reset.

The Watchdog Timer has the following features:

- · Programmable timeout interval
- · Runs from the low-frequency oscillator
- · Lock-out feature to prevent any modification until a system reset

#### 3.6 Communications and Other Digital Peripherals

#### Universal Asynchronous Receiver/Transmitter (UART0)

UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte.

The UART module provides the following features:

- · Asynchronous transmissions and receptions.
- Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive).
- 8- or 9-bit data.
- Automatic start and stop generation.
- · Single-byte FIFO on transmit and receive.

#### Universal Asynchronous Receiver/Transmitter (UART1)

UART1 is an asynchronous, full duplex serial port offering a variety of data formatting options. A dedicated baud rate generator with a 16-bit timer and selectable prescaler is included, which can generate a wide range of baud rates. A received data FIFO allows UART1 to receive multiple bytes before data is lost and an overflow occurs.

UART1 provides the following features:

- · Asynchronous transmissions and receptions
- Dedicated baud rate generator supports baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive)
- 5, 6, 7, 8, or 9 bit data
- Automatic start and stop generation
- Automatic parity generation and checking
- · Single-byte buffer on transmit and receive
- Auto-baud detection
- · LIN break and sync field detection
- CTS / RTS hardware flow control

#### Serial Peripheral Interface (SPI0)

The serial peripheral interface (SPI) module provides access to a flexible, full-duplex synchronous serial bus. The SPI can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select the SPI in slave mode, or to disable master mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a firmware-controlled chip-select output in master mode, or disable to reduce the number of pins required. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode.

- Supports 3- or 4-wire master or slave modes
- · Supports external clock frequencies up to 12 Mbps in master or slave mode
- · Support for all clock phase and polarity modes
- 8-bit programmable clock rate (master)
- Programmable receive timeout (slave)
- · Two byte FIFO on transmit and receive
- · Can operate in suspend or snooze modes and wake the CPU on reception of a byte
- · Support for multiple masters on the same data lines

#### System Management Bus / I2C (SMB0)

The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System Management Bus Specification, version 1.1, and compatible with the I<sup>2</sup>C serial bus.

The SMBus module includes the following features:

- · Standard (up to 100 kbps) and Fast (400 kbps) transfer speeds
- · Support for master, slave, and multi-master modes
- Hardware synchronization and arbitration for multi-master mode
- · Clock low extending (clock stretching) to interface with faster masters
- · Hardware support for 7-bit slave and general call address recognition
- Firmware support for 10-bit slave address decoding
- · Ability to inhibit all slave states
- Programmable data setup/hold times
- · Transmit and receive FIFOs (one byte) to help increase throughput in faster applications

#### I2C Slave (I2CSLAVE0)

The I2C Slave interface is a 2-wire, bidirectional serial bus that is compatible with the I2C Bus Specification 3.0. It is capable of transferring in high-speed mode (HS-mode) at speeds of up to 3.4 Mbps. Firmware can write to the I2C interface, and the I2C interface can autonomously control the serial transfer of data. The interface also supports clock stretching for cases where the core may be temporarily prohibited from transmitting a byte or processing a received byte during an I2C transaction. This module operates only as an I2C slave device.

The I2C module includes the following features:

- Standard (up to 100 kbps), Fast (400 kbps), Fast Plus (1 Mbps), and High-speed (3.4 Mbps) transfer speeds
- · Support for slave mode only
- · Clock low extending (clock stretching) to interface with faster masters
- · Hardware support for 7-bit slave address recognition
- Transmit and receive FIFOs (two byte) to help increase throughput in faster applications
- · Hardware support for multiple slave addresses with the option to save the matching address in the receive FIFO

### 16-bit CRC (CRC0)

The cyclic redundancy check (CRC) module performs a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data and posts the 16-bit result to an internal register. In addition to using the CRC block for data manipulation, hardware can automatically CRC the flash contents of the device.

The CRC module is designed to provide hardware calculations for flash memory verification and communications protocols. The CRC module supports the standard CCITT-16 16-bit polynomial (0x1021), and includes the following features:

- Support for CCITT-16 polynomial
- Byte-level bit reversal
- · Automatic CRC of flash contents on one or more 256-byte blocks
- · Initial seed selection of 0x0000 or 0xFFFF

### Configurable Logic Units (CLU0, CLU1, CLU2, and CLU3)

The Configurable Logic block consists of multiple Configurable Logic Units (CLUs). CLUs are flexible logic functions which may be used for a variety of digital functions, such as replacing system glue logic, aiding in the generation of special waveforms, or synchronizing system event triggers.

- · Four configurable logic units (CLUs), with direct-pin and internal logic connections
- Each unit supports 256 different combinatorial logic functions (AND, OR, XOR, muxing, etc.) and includes a clocked flip-flop for synchronous operations
- · Units may be operated synchronously or asynchronously
- · May be cascaded together to perform more complicated logic functions
- · Can operate in conjunction with serial peripherals such as UART and SPI or timing peripherals such as timers and PCA channels
- · Can be used to synchronize and trigger multiple on-chip resources (ADC, DAC, Timers, etc.)
- · Asynchronous output may be used to wake from low-power states

| Device Package | Pin for Bootload Mode Entry |
|----------------|-----------------------------|
| QFN32          | P3.7 / C2D                  |
| QFP32          | P3.7 / C2D                  |
| QFN24          | P3.0 / C2D                  |
| QSOP24         | P3.0 / C2D                  |

# Table 3.3. Summary of Pins for Bootload Mode Entry

# 4. Electrical Specifications

## 4.1 Electrical Characteristics

All electrical parameters in all tables are specified under the conditions listed in Table 4.1 Recommended Operating Conditions on page 14, unless stated otherwise.

Table 4.1. Recommended Operating Conditions

## 4.1.1 Recommended Operating Conditions

| Parameter                                          | Symbol              | Test Condition  | Min | Тур | Мах             | Unit |
|----------------------------------------------------|---------------------|-----------------|-----|-----|-----------------|------|
| Operating Supply Voltage on VDD                    | V <sub>DD</sub>     |                 | 2.2 | _   | 3.6             | V    |
| Operating Supply Voltage on VIO <sup>2,</sup><br>3 | V <sub>IO</sub>     |                 | 2.2 | _   | V <sub>DD</sub> | V    |
| System Clock Frequency                             | f <sub>SYSCLK</sub> |                 | 0   | _   | 50              | MHz  |
| Operating Ambient Temperature                      | T <sub>A</sub>      | G-grade devices | -40 | —   | 85              | °C   |
|                                                    |                     | I-grade devices | -40 | —   | 125             | °C   |

#### Note:

1. All voltages with respect to GND

2. In certain package configurations, the VIO and VDD supplies are bonded to the same pin.

3. GPIO levels are undefined whenever VIO is less than 1 V.

| Parameter                                                                                    | Symbol              | Test Condition               | Min | Тур  | Max  | Unit |
|----------------------------------------------------------------------------------------------|---------------------|------------------------------|-----|------|------|------|
| Stop Mode—Core halted and all<br>clocks stopped,Internal LDO On,<br>Supply monitor off.      | I <sub>DD</sub>     |                              | _   | 120  | 740  | μA   |
| Shutdown Mode—Core halted and<br>all clocks stopped,Internal LDO<br>Off, Supply monitor off. | I <sub>DD</sub>     |                              | _   | 0.2  | 4.5  | μA   |
| Analog Peripheral Supply Current                                                             | ts (-40 °C to       | +125 °C)                     |     |      |      |      |
| High-Frequency Oscillator 0                                                                  | I <sub>HFOSC0</sub> | Operating at 24.5 MHz,       | —   | 120  | 135  | μA   |
|                                                                                              |                     | T <sub>A</sub> = 25 °C       |     |      |      |      |
| High-Frequency Oscillator 1                                                                  | I <sub>HFOSC1</sub> | Operating at 49 MHz,         | —   | 770  | 1200 | μA   |
|                                                                                              |                     | T <sub>A</sub> = 25 °C       |     |      |      |      |
| Low-Frequency Oscillator                                                                     | I <sub>LFOSC</sub>  | Operating at 80 kHz,         | _   | 3.7  | 6    | μA   |
|                                                                                              |                     | T <sub>A</sub> = 25 °C       |     |      |      |      |
| ADC0 <sup>4</sup>                                                                            | I <sub>ADC</sub>    | High Speed Mode              | _   | 1210 | 1600 | μA   |
|                                                                                              |                     | 1 Msps, 10-bit conversions   |     |      |      |      |
|                                                                                              |                     | Normal bias settings         |     |      |      |      |
|                                                                                              |                     | V <sub>DD</sub> = 3.0 V      |     |      |      |      |
|                                                                                              |                     | Low Power Mode               | —   | 415  | 560  | μA   |
|                                                                                              |                     | 350 ksps, 12-bit conversions |     |      |      |      |
|                                                                                              |                     | Low power bias settings      |     |      |      |      |
|                                                                                              |                     | V <sub>DD</sub> = 3.0 V      |     |      |      |      |
| Internal ADC0 Reference <sup>5</sup>                                                         | I <sub>VREFFS</sub> | High Speed Mode              | —   | 700  | 790  | μA   |
|                                                                                              |                     | Low Power Mode               | —   | 170  | 210  | μA   |
| On-chip Precision Reference                                                                  | I <sub>VREFP</sub>  |                              |     | 75   | _    | μA   |
| Temperature Sensor                                                                           | I <sub>TSENSE</sub> |                              |     | 68   | 120  | μA   |
| Digital-to-Analog Converters<br>(DAC0, DAC1, DAC2, DAC3) <sup>6</sup>                        | I <sub>DAC</sub>    |                              | _   | 125  | —    | μA   |
| Comparators (CMP0, CMP1)                                                                     | I <sub>CMP</sub>    | CPMD = 11                    | —   | 0.5  | —    | μA   |
|                                                                                              |                     | CPMD = 10                    |     | 3    | _    | μA   |
|                                                                                              |                     | CPMD = 01                    |     | 10   |      | μA   |
|                                                                                              |                     | CPMD = 00                    | —   | 25   | —    | μA   |
| Comparator Reference                                                                         | I <sub>CPREF</sub>  |                              | —   | 24   |      | μA   |
| Voltage Supply Monitor (VMON0)                                                               | I <sub>VMON</sub>   |                              |     | 15   | 20   | μΑ   |

| Parameter                          | Symbol            | Test Condition                                         | Min          | Тур        | Мах  | Unit   |
|------------------------------------|-------------------|--------------------------------------------------------|--------------|------------|------|--------|
| Integral Nonlinearity              | INL               | 12 Bit Mode                                            | -1.9         | -0.35 / +1 | 1.9  | LSB    |
|                                    |                   | 10 Bit Mode                                            | -0.6         | ±0.2       | 0.6  | LSB    |
|                                    |                   | T <sub>A</sub> = -40 °C to 85 °C                       |              |            |      |        |
|                                    |                   | 10 Bit Mode                                            | -0.7         | ±0.2       | 0.7  | LSB    |
|                                    |                   | T <sub>A</sub> = -40 °C to 125 °C (I-grade parts only) |              |            |      |        |
| Differential Nonlinearity (Guaran- | DNL               | 12 Bit Mode                                            | -0.9         | ±0.3       | 0.9  | LSB    |
| teed Monotonic)                    |                   | T <sub>A</sub> = -40 °C to 85 °C                       |              |            |      |        |
|                                    |                   | 12 Bit Mode                                            | -1.02        | ±0.3       | 1.02 | LSB    |
|                                    |                   | T <sub>A</sub> = -40 °C to 125 °C (I-grade parts only) |              |            |      |        |
|                                    |                   | 10 Bit Mode                                            | -0.5         | ±0.2       | 0.5  | LSB    |
| Offset Error <sup>3</sup>          | E <sub>OFF</sub>  | 12 Bit Mode                                            | -2           | 0          | 2    | LSB    |
|                                    |                   | T <sub>A</sub> = -40 °C to 85 °C                       |              |            |      |        |
|                                    |                   | 12 Bit Mode                                            | -3           | 0          | 3    | LSB    |
|                                    |                   | T <sub>A</sub> = -40 °C to 125 °C (I-grade parts only) |              |            |      |        |
|                                    |                   | 10 Bit Mode                                            | -1           | 0          | 1    | LSB    |
|                                    |                   | T <sub>A</sub> = -40 °C to 85 °C                       |              |            |      |        |
|                                    |                   | 10 Bit Mode                                            | -1           | 0          | 1.3  | LSB    |
|                                    |                   | T <sub>A</sub> = -40 °C to 125 °C (I-grade parts only) |              |            |      |        |
| Offset Temperature Coefficient     | TC <sub>OFF</sub> |                                                        | —            | 0.011      | —    | LSB/°C |
| Slope Error                        | E <sub>M</sub>    | 12 Bit Mode                                            | -2.5         | _          | 2.5  | LSB    |
|                                    |                   | T <sub>A</sub> = -40 °C to 85 °C                       |              |            |      |        |
|                                    |                   | 12 Bit Mode                                            | -2.6         |            | 2.6  | LSB    |
|                                    |                   | T <sub>A</sub> = -40 °C to 125 °C (I-grade parts only) |              |            |      |        |
|                                    |                   | 10 Bit Mode                                            | -1.1         | _          | 1.1  | LSB    |
| Dynamic Performance 10 kHz Sin     | e Wave Inpu       | ut 1 dB below full scale, Max throug                   | ghput, using | AGND pin   |      |        |
| Signal-to-Noise                    | SNR               | 12 Bit Mode                                            | 64           | 68         | _    | dB     |
|                                    |                   | 10 Bit Mode                                            | 59           | 61         | —    | dB     |
| Signal-to-Noise Plus Distortion    | SNDR              | 12 Bit Mode                                            | 64           | 68         | _    | dB     |
|                                    |                   | 10 Bit Mode                                            | 59           | 61         | _    | dB     |
| Total Harmonic Distortion (Up to   | THD               | 12 Bit Mode                                            |              | -72        | _    | dB     |
|                                    |                   | 10 Bit Mode                                            | _            | -69        |      | dB     |
| Spurious-Free Dynamic Range        | SFDR              | 12 Bit Mode                                            | _            | 74         |      | dB     |
|                                    |                   | 10 Bit Mode                                            | _            | 71         | _    | dB     |

## 4.1.16 SMBus

| Parameter                                       | Symbol               | Test Condition | Min             | Тур | Max              | Unit |  |  |  |  |
|-------------------------------------------------|----------------------|----------------|-----------------|-----|------------------|------|--|--|--|--|
| Standard Mode (100 kHz Class)                   |                      |                |                 |     |                  |      |  |  |  |  |
| I2C Operating Frequency                         | f <sub>I2C</sub>     |                | 0               | _   | 70 <sup>2</sup>  | kHz  |  |  |  |  |
| SMBus Operating Frequency                       | f <sub>SMB</sub>     |                | 40 <sup>1</sup> | _   | 70 <sup>2</sup>  | kHz  |  |  |  |  |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>     |                | 9.4             | _   | _                | μs   |  |  |  |  |
| Hold Time After (Repeated)<br>START Condition   | t <sub>HD:STA</sub>  |                | 4.7             | —   | _                | μs   |  |  |  |  |
| Repeated START Condition Setup<br>Time          | t <sub>SU:STA</sub>  |                | 9.4             |     | _                | μs   |  |  |  |  |
| STOP Condition Setup Time                       | t <sub>SU:STO</sub>  |                | 9.4             | —   | _                | μs   |  |  |  |  |
| Data Hold Time                                  | t <sub>HD:DAT</sub>  |                | 0               | _   | —                | μs   |  |  |  |  |
| Data Setup Time                                 | t <sub>SU:DAT</sub>  |                | 4.7             | _   | —                | μs   |  |  |  |  |
| Detect Clock Low Timeout                        | t <sub>TIMEOUT</sub> |                | 25              | _   | _                | ms   |  |  |  |  |
| Clock Low Period                                | t <sub>LOW</sub>     |                | 4.7             | _   | _                | μs   |  |  |  |  |
| Clock High Period                               | tніgн                |                | 9.4             | _   | 50 <sup>3</sup>  | μs   |  |  |  |  |
| Fast Mode (400 kHz Class)                       |                      |                |                 |     |                  |      |  |  |  |  |
| I2C Operating Frequency                         | f <sub>I2C</sub>     |                | 0               | _   | 256 <sup>2</sup> | kHz  |  |  |  |  |
| SMBus Operating Frequency                       | f <sub>SMB</sub>     |                | 40 <sup>1</sup> | _   | 256 <sup>2</sup> | kHz  |  |  |  |  |
| Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub>     |                | 2.6             |     | _                | μs   |  |  |  |  |
| Hold Time After (Repeated)<br>START Condition   | t <sub>HD:STA</sub>  |                | 1.3             | _   | _                | μs   |  |  |  |  |
| Repeated START Condition Setup Time             | t <sub>SU:STA</sub>  |                | 2.6             | _   | _                | μs   |  |  |  |  |
| STOP Condition Setup Time                       | t <sub>SU:STO</sub>  |                | 2.6             | _   | _                | μs   |  |  |  |  |
| Data Hold Time                                  | t <sub>HD:DAT</sub>  |                | 0               | _   | —                | μs   |  |  |  |  |
| Data Setup Time                                 | t <sub>SU:DAT</sub>  |                | 1.3             | —   | —                | μs   |  |  |  |  |
| Detect Clock Low Timeout                        | t <sub>TIMEOUT</sub> |                | 25              | —   | —                | ms   |  |  |  |  |
| Clock Low Period                                | t <sub>LOW</sub>     |                | 1.3             | _   | —                | μs   |  |  |  |  |
| Clock High Period                               | t <sub>HIGH</sub>    |                | 2.6             |     | 50 <sup>3</sup>  | μs   |  |  |  |  |

## Table 4.16. SMBus Peripheral Timing Performance (Master Mode)

#### Note:

1. The minimum SMBus frequency is limited by the maximum Clock High Period requirement of the SMBus specification.

2. The maximum I2C and SMBus frequencies are limited by the minimum Clock Low Period requirements of their respective specifications.

3. SMBus has a maximum requirement of 50 µs for Clock High Period. Operating frequencies lower than 40 kHz will be longer than 50 µs. I2C can support periods longer than 50 µs.

## 6. Pin Definitions

## 6.1 EFM8BB3x-QFN32 Pin Definitions



Figure 6.1. EFM8BB3x-QFN32 Pinout



Figure 6.2. EFM8BB3x-QFP32 Pinout

| Table 6.2. | <b>Pin Definitions</b> | for EFM8BB3x-QFP32 |
|------------|------------------------|--------------------|
|------------|------------------------|--------------------|

| Pin    | Pin Name | Description            | Crossbar Capability | Additional Digital | Analog Functions |
|--------|----------|------------------------|---------------------|--------------------|------------------|
| Number |          |                        |                     | Functions          |                  |
| 1      | P0.0     | Multifunction I/O      | Yes                 | P0MAT.0            | VREF             |
|        |          |                        |                     | INT0.0             |                  |
|        |          |                        |                     | INT1.0             |                  |
|        |          |                        |                     | CLU0A.8            |                  |
|        |          |                        |                     | CLU2A.8            |                  |
|        |          |                        |                     | CLU3B.8            |                  |
| 2      | GND      | Ground                 |                     |                    |                  |
| 3      | VIO      | I/O Supply Power Input |                     |                    |                  |
| 4      | VDD      | Supply Power Input     |                     |                    |                  |
| 5      | RSTb /   | Active-low Reset /     |                     |                    |                  |
|        | С2СК     | C2 Debug Clock         |                     |                    |                  |

| Pin    | Pin Name | Description       | Crossbar Capability | Additional Digital | Analog Functions |
|--------|----------|-------------------|---------------------|--------------------|------------------|
| Number |          |                   |                     | Functions          |                  |
| 18     | P1.7     | Multifunction I/O | Yes                 | P1MAT.7            | ADC0.13          |
|        |          |                   |                     | CLU0B.15           | CMP0P.9          |
|        |          |                   |                     | CLU1B.13           | CMP0N.9          |
|        |          |                   |                     | CLU2A.13           |                  |
| 19     | P1.6     | Multifunction I/O | Yes                 | P1MAT.6            | ADC0.12          |
|        |          |                   |                     | CLU0A.15           |                  |
|        |          |                   |                     | CLU1B.12           |                  |
|        |          |                   |                     | CLU2A.12           |                  |
| 20     | P1.5     | Multifunction I/O | Yes                 | P1MAT.5            | ADC0.11          |
|        |          |                   |                     | CLU0B.14           |                  |
|        |          |                   |                     | CLU1A.13           |                  |
|        |          |                   |                     | CLU2B.13           |                  |
| 21     | P1.4     | Multifunction I/O | Yes                 | P1MAT.4            | ADC0.10          |
|        |          |                   |                     | CLU0A.14           |                  |
|        |          |                   |                     | CLU1A.12           |                  |
|        |          |                   |                     | CLU2B.12           |                  |
| 22     | P1.3     | Multifunction I/O | Yes                 | P1MAT.3            | ADC0.9           |
|        |          |                   |                     | CLU0B.13           |                  |
|        |          |                   |                     | CLU1B.11           |                  |
|        |          |                   |                     | CLU2B.11           |                  |
|        |          |                   |                     | CLU3A.13           |                  |
| 23     | P1.2     | Multifunction I/O | Yes                 | P1MAT.2            | ADC0.8           |
|        |          |                   |                     | CLU0A.13           | CMP0P.8          |
|        |          |                   |                     | CLU1A.11           | CMP0N.8          |
|        |          |                   |                     | CLU2B.10           |                  |
|        |          |                   |                     | CLU3A.12           |                  |
| 24     | P1.1     | Multifunction I/O | Yes                 | P1MAT.1            | ADC0.7           |
|        |          |                   |                     | CLU0B.12           | CMP0P.7          |
|        |          |                   |                     | CLU1B.10           | CMP0N.7          |
|        |          |                   |                     | CLU2A.11           |                  |
|        |          |                   |                     | CLU3B.13           |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 18            | P1.2     | Multifunction I/O | Yes                 | P1MAT.2                         | ADC0.8           |
|               |          |                   |                     | CLU0A.13                        |                  |
|               |          |                   |                     | CLU1A.11                        |                  |
|               |          |                   |                     | CLU2B.10                        |                  |
|               |          |                   |                     | CLU3A.12                        |                  |
| 19            | P1.1     | Multifunction I/O | Yes                 | P1MAT.1                         | ADC0.7           |
|               |          |                   |                     | CLU0B.12                        |                  |
|               |          |                   |                     | CLU1B.10                        |                  |
|               |          |                   |                     | CLU2A.11                        |                  |
|               |          |                   |                     | CLU3B.13                        |                  |
| 20            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                         | ADC0.6           |
|               |          |                   |                     | CLU0A.12                        |                  |
|               |          |                   |                     | CLU1A.10                        |                  |
|               |          |                   |                     | CLU2A.10                        |                  |
|               |          |                   |                     | CLU3B.12                        |                  |
| 21            | P0.7     | Multifunction I/O | Yes                 | P0MAT.7                         | ADC0.5           |
|               |          |                   |                     | INT0.7                          | CMP0P.5          |
|               |          |                   |                     | INT1.7                          | CMP0N.5          |
|               |          |                   |                     | CLU1OUT                         | CMP1P.1          |
|               |          |                   |                     | CLU0B.11                        | CMP1N.1          |
|               |          |                   |                     | CLU1B.9                         |                  |
|               |          |                   |                     | CLU3A.11                        |                  |
| 22            | P0.6     | Multifunction I/O | Yes                 | P0MAT.6                         | ADC0.4           |
|               |          |                   |                     | CNVSTR                          | CMP0P.4          |
|               |          |                   |                     | INT0.6                          | CMP0N.4          |
|               |          |                   |                     | INT1.6                          | CMP1P.0          |
|               |          |                   |                     | CLU0A.11                        | CMP1N.0          |
|               |          |                   |                     | CLU1B.8                         |                  |
|               |          |                   |                     | CLU3A.10                        |                  |
| 23            | P0.5     | Multifunction I/O | Yes                 | P0MAT.5                         | ADC0.3           |
|               |          |                   |                     | INT0.5                          | CMP0P.3          |
|               |          |                   |                     | INT1.5                          | CMP0N.3          |
|               |          |                   |                     | UART0_RX                        |                  |
|               |          |                   |                     | CLU0B.10                        |                  |
|               |          |                   |                     | CLU1A.9                         |                  |
|               |          |                   |                     | CLU3B.11                        |                  |

# 8. QFP32 Package Specifications

## 8.1 QFP32 Package Dimensions



Figure 8.1. QFP32 Package Drawing

## Table 8.1. QFP32 Package Dimensions

| Dimension | Min      | Тур  | Мах                          |  |  |
|-----------|----------|------|------------------------------|--|--|
| A         | —        | —    | 1.20<br>0.15<br>1.05<br>0.45 |  |  |
| A1        | 0.05     | —    |                              |  |  |
| A2        | 0.95     | 1.00 |                              |  |  |
| b         | 0.30     | 0.37 |                              |  |  |
| с         | 0.09     | _    | 0.20                         |  |  |
| D         | 9.00 BSC |      |                              |  |  |
| D1        | 7.00 BSC |      |                              |  |  |
| е         | 0.80 BSC |      |                              |  |  |
| E         | 9.00 BSC |      |                              |  |  |
| E1        | 7.00 BSC |      |                              |  |  |
| L         | 0.50     | 0.60 | 0.70                         |  |  |



Figure 8.3. QFP32 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

# 9. QFN24 Package Specifications

## 9.1 QFN24 Package Dimensions



Figure 9.1. QFN24 Package Drawing

| Dimension | Min       | Тур  | Мах  |  |
|-----------|-----------|------|------|--|
| A         | 0.8       | 0.85 | 0.9  |  |
| A1        | 0.00      | —    | 0.05 |  |
| A2        | _         | 0.65 | _    |  |
| A3        | 0.203 REF |      |      |  |
| b         | 0.15      | 0.2  | 0.25 |  |
| b1        | 0.25      | 0.3  | 0.35 |  |
| D         | 3.00 BSC  |      |      |  |
| E         | 3.00 BSC  |      |      |  |

| Dimension | Min      | Тур      | Мах  |  |
|-----------|----------|----------|------|--|
| е         |          | 0.40 BSC |      |  |
| e1        | 0.45 BSC |          |      |  |
| J         | 1.60     | 1.70     | 1.80 |  |
| К         | 1.60     | 1.70     | 1.80 |  |
| L         | 0.35     | 0.40     | 0.45 |  |
| L1        | 0.25     | 0.30     | 0.35 |  |
| ааа       | —        | 0.10     | —    |  |
| bbb       | —        | 0.10     | —    |  |
| ссс       | —        | 0.08     | —    |  |
| ddd       | _        | 0.1      | _    |  |
| eee       | _        | 0.1      | —    |  |

## Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to JEDEC Solid State Outline MO-248 but includes custom features which are toleranced per supplier designation.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



Figure 10.3. QSOP24 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

# **Table of Contents**

| 1. | Feature List                                     | • | . 1        |
|----|--------------------------------------------------|---|------------|
| 2. | Ordering Information                             | • | . 2        |
| 3. | System Overview                                  | - | . 4        |
|    | 3.1 Introduction.                                |   | . 4        |
|    | 3.2 Power                                        |   | . 5        |
|    | 3.3 I/O                                          |   | . 5        |
|    |                                                  |   | . 6        |
|    | 3.5 Counters/Timers and PWM                      |   | . 6        |
|    | 3.6 Communications and Other Digital Peripherals |   | 7          |
|    |                                                  | · | 10         |
|    |                                                  | • | .10        |
|    |                                                  | • | .          |
|    |                                                  | • | . 1 1      |
|    | 3.10 Bootloader                                  | • | .12        |
| 4. | Electrical Specifications                        | • | 14         |
|    | 4.1 Electrical Characteristics                   |   | .14        |
|    | 4.1.1 Recommended Operating Conditions           |   | .14        |
|    | 4.1.2 Power Consumption                          | • | .15        |
|    | 4.1.3 Reset and Supply Monitor                   | • | .17        |
|    |                                                  | • | .18        |
|    |                                                  | • | .18        |
|    | 4.1.6 Internal Oscillators.                      | • | .19        |
|    | 4.1.7 External Clock Input                       | • | .19        |
|    |                                                  | • | .20        |
|    | 4.1.9 ADC                                        | • | ۱ ∠.<br>۷۷ |
|    | 4.1.10 Voltage Reference                         | • | .24        |
|    |                                                  | • | .25        |
|    | 4.1.12 DAGS                                      | • | .20        |
|    | 4 1 14 Configurable Logic                        | • | .21        |
|    | 4.1.15 Port I/O                                  |   | .29        |
|    | 4.1.16 SMBus                                     |   | .30        |
|    | 4.2 Thermal Conditions                           |   | .31        |
|    | 4.3 Absolute Maximum Ratings                     |   | .32        |
| 5. | Typical Connection Diagrams                      |   | 33         |
|    | 5.1 Power                                        |   | .33        |
|    | 5.2 Debug                                        |   | .34        |
|    | 5.3 Other Connections                            |   | .34        |
| 6. | Pin Definitions                                  |   | 35         |
|    | 6.1 EFM8BB3x-QFN32 Pin Definitions               |   | .35        |