# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

| Product Status             | Discontinued at Digi-Key                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | CIP-51 8051                                                             |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 50MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                                |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 21                                                                      |
| Program Memory Size        | 64KB (64K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 4.25K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                             |
| Data Converters            | A/D 13x10/12b SAR; D/A 4x12b                                            |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 24-SSOP (0.154", 3.90mm Width)                                          |
| Supplier Device Package    | 24-QSOP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8bb31f64g-b-qsop24 |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2. Ordering Information



## Figure 2.1. EFM8BB3 Part Numbering

All EFM8BB3 family members have the following features:

- · CIP-51 Core running up to 49 MHz
- Three Internal Oscillators (49 MHz, 24.5 MHz and 80 kHz)
- SMBus
- I2C Slave
- SPI
- 2 UARTs
- · 6-Channel Programmable Counter Array (PWM, Clock Generation, Capture/Compare)
- · Six 16-bit Timers
- Four Configurable Logic Units
- 12-bit Analog-to-Digital Converter with integrated multiplexer, voltage reference, temperature sensor, channel sequencer, and direct-to-XRAM data transfer
- Two Analog Comparators
- 16-bit CRC Unit
- AEC-Q100 qualified
- Pre-loaded UART bootloader

In addition to these features, each part number in the EFM8BB3 family has a set of features that vary across the product line. The product selection guide shows the features available on each family member.

|                      |                   | I           | able 2.1                  | . Produc     | t Selecti     | ion Guia            | e                   |                          |                   |         |
|----------------------|-------------------|-------------|---------------------------|--------------|---------------|---------------------|---------------------|--------------------------|-------------------|---------|
| Ordering Part Number | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | Voltage DACs | ADC0 Channels | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free (RoHS Compliant) | Temperature Range | Package |
| EFM8BB31F64G-B-QFN32 | 64                | 4352        | 29                        | 4            | 20            | 10                  | 9                   | Yes                      | -40 to +85 °C     | QFN32   |
| EFM8BB31F64G-B-QFP32 | 64                | 4352        | 28                        | 4            | 20            | 10                  | 9                   | Yes                      | -40 to +85 °C     | QFP32   |
| EFM8BB31F64G-B-QFN24 | 64                | 4352        | 20                        | 4            | 12            | 6                   | 6                   | Yes                      | -40 to +85 °C     | QFN24   |
|                      |                   |             |                           | ,            |               |                     |                     |                          |                   |         |

## Table 2.1. Product Selection Guide

# 3. System Overview

## 3.1 Introduction



Figure 3.1. Detailed EFM8BB3 Block Diagram

## 3.2 Power

All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use.

## Table 3.1. Power Modes

| Power Mode | Details                                                                                                                                                                                                                                                        | Mode Entry                                                                            | Wake-Up Sources                                                                                                                                                                                  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Normal     | Core and all peripherals clocked and fully operational                                                                                                                                                                                                         |                                                                                       |                                                                                                                                                                                                  |
| ldle       | <ul> <li>Core halted</li> <li>All peripherals clocked and fully operational</li> <li>Code resumes execution on wake event</li> </ul>                                                                                                                           | Set IDLE bit in PCON0                                                                 | Any interrupt                                                                                                                                                                                    |
| Suspend    | <ul> <li>Core and peripheral clocks halted</li> <li>HFOSC0 and HFOSC1 oscillators stopped</li> <li>Regulator in normal bias mode for fast wake</li> <li>Timer 3 and 4 may clock from LFOSC0</li> <li>Code resumes execution on wake event</li> </ul>           | <ol> <li>Switch SYSCLK to<br/>HFOSC0</li> <li>Set SUSPEND bit in<br/>PCON1</li> </ol> | <ul> <li>Timer 4 Event</li> <li>SPI0 Activity</li> <li>I2C0 Slave Activity</li> <li>Port Match Event</li> <li>Comparator 0 Falling<br/>Edge</li> <li>CLUn Interrupt-Enabled<br/>Event</li> </ul> |
| Stop       | <ul><li> All internal power nets shut down</li><li> Pins retain state</li><li> Exit on any reset source</li></ul>                                                                                                                                              | 1. Clear STOPCF bit in<br>REG0CN<br>2. Set STOP bit in<br>PCON0                       | Any reset source                                                                                                                                                                                 |
| Snooze     | <ul> <li>Core and peripheral clocks halted</li> <li>HFOSC0 and HFOSC1 oscillators stopped</li> <li>Regulator in low bias current mode for energy savings</li> <li>Timer 3 and 4 may clock from LFOSC0</li> <li>Code resumes execution on wake event</li> </ul> | <ol> <li>Switch SYSCLK to<br/>HFOSC0</li> <li>Set SNOOZE bit in<br/>PCON1</li> </ol>  | <ul> <li>Timer 4 Event</li> <li>SPI0 Activity</li> <li>I2C0 Slave Activity</li> <li>Port Match Event</li> <li>Comparator 0 Falling<br/>Edge</li> <li>CLUn Interrupt-Enabled<br/>Event</li> </ul> |
| Shutdown   | <ul> <li>All internal power nets shut down</li> <li>Pins retain state</li> <li>Exit on pin or power-on reset</li> </ul>                                                                                                                                        | 1. Set STOPCF bit in<br>REG0CN<br>2. Set STOP bit in<br>PCON0                         | <ul><li>RSTb pin reset</li><li>Power-on reset</li></ul>                                                                                                                                          |

## 3.3 I/O

Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P2.3 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P2.4 to P3.7 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P3.0 or P3.7, depending on the package option.

The port control block offers the following features:

- Up to 29 multi-functions I/O pins, supporting digital and analog functions.
- · Flexible priority crossbar decoder for digital peripheral assignment.
- Two drive strength settings for each port.
- State retention feature allows pins to retain configuration through most reset sources.
- Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1).
- Up to 24 direct-pin interrupt sources with shared interrupt vector (Port Match).

### Universal Asynchronous Receiver/Transmitter (UART1)

UART1 is an asynchronous, full duplex serial port offering a variety of data formatting options. A dedicated baud rate generator with a 16-bit timer and selectable prescaler is included, which can generate a wide range of baud rates. A received data FIFO allows UART1 to receive multiple bytes before data is lost and an overflow occurs.

UART1 provides the following features:

- · Asynchronous transmissions and receptions
- Dedicated baud rate generator supports baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive)
- 5, 6, 7, 8, or 9 bit data
- Automatic start and stop generation
- Automatic parity generation and checking
- · Single-byte buffer on transmit and receive
- Auto-baud detection
- · LIN break and sync field detection
- CTS / RTS hardware flow control

#### Serial Peripheral Interface (SPI0)

The serial peripheral interface (SPI) module provides access to a flexible, full-duplex synchronous serial bus. The SPI can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select the SPI in slave mode, or to disable master mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a firmware-controlled chip-select output in master mode, or disable to reduce the number of pins required. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode.

- Supports 3- or 4-wire master or slave modes
- · Supports external clock frequencies up to 12 Mbps in master or slave mode
- · Support for all clock phase and polarity modes
- 8-bit programmable clock rate (master)
- Programmable receive timeout (slave)
- · Two byte FIFO on transmit and receive
- · Can operate in suspend or snooze modes and wake the CPU on reception of a byte
- · Support for multiple masters on the same data lines

#### System Management Bus / I2C (SMB0)

The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System Management Bus Specification, version 1.1, and compatible with the I<sup>2</sup>C serial bus.

The SMBus module includes the following features:

- · Standard (up to 100 kbps) and Fast (400 kbps) transfer speeds
- · Support for master, slave, and multi-master modes
- Hardware synchronization and arbitration for multi-master mode
- · Clock low extending (clock stretching) to interface with faster masters
- · Hardware support for 7-bit slave and general call address recognition
- Firmware support for 10-bit slave address decoding
- · Ability to inhibit all slave states
- Programmable data setup/hold times
- · Transmit and receive FIFOs (one byte) to help increase throughput in faster applications

| Device Package | Pin for Bootload Mode Entry |
|----------------|-----------------------------|
| QFN32          | P3.7 / C2D                  |
| QFP32          | P3.7 / C2D                  |
| QFN24          | P3.0 / C2D                  |
| QSOP24         | P3.0 / C2D                  |

# Table 3.3. Summary of Pins for Bootload Mode Entry

| Parameter                                                                                    | Symbol              | Test Condition                                                                                       | Min | Тур  | Max  | Unit |
|----------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------|-----|------|------|------|
| Stop Mode—Core halted and all<br>clocks stopped,Internal LDO On,<br>Supply monitor off.      | I <sub>DD</sub>     |                                                                                                      | _   | 120  | 740  | μA   |
| Shutdown Mode—Core halted and<br>all clocks stopped,Internal LDO<br>Off, Supply monitor off. | I <sub>DD</sub>     |                                                                                                      | _   | 0.2  | 4.5  | μA   |
| Analog Peripheral Supply Curren                                                              | ts (-40 °C to       | o +125 °C)                                                                                           |     |      | 1    | 1    |
| High-Frequency Oscillator 0                                                                  | I <sub>HFOSC0</sub> | Operating at 24.5 MHz,<br>T <sub>A</sub> = 25 °C                                                     | _   | 120  | 135  | μA   |
| High-Frequency Oscillator 1                                                                  | I <sub>HFOSC1</sub> | Operating at 49 MHz,<br>T <sub>A</sub> = 25 °C                                                       | _   | 770  | 1200 | μA   |
| Low-Frequency Oscillator                                                                     | I <sub>LFOSC</sub>  | Operating at 80 kHz,<br>T <sub>A</sub> = 25 °C                                                       | _   | 3.7  | 6    | μA   |
| ADC0 <sup>4</sup>                                                                            | I <sub>ADC</sub>    | High Speed Mode<br>1 Msps, 10-bit conversions<br>Normal bias settings<br>V <sub>DD</sub> = 3.0 V     | _   | 1210 | 1600 | μA   |
|                                                                                              |                     | Low Power Mode<br>350 ksps, 12-bit conversions<br>Low power bias settings<br>V <sub>DD</sub> = 3.0 V | -   | 415  | 560  | μA   |
| Internal ADC0 Reference <sup>5</sup>                                                         | I <sub>VREFFS</sub> | High Speed Mode                                                                                      | _   | 700  | 790  | μA   |
|                                                                                              |                     | Low Power Mode                                                                                       |     | 170  | 210  | μA   |
| On-chip Precision Reference                                                                  | I <sub>VREFP</sub>  |                                                                                                      | —   | 75   | _    | μA   |
| Temperature Sensor                                                                           | I <sub>TSENSE</sub> |                                                                                                      | —   | 68   | 120  | μA   |
| Digital-to-Analog Converters<br>(DAC0, DAC1, DAC2, DAC3) <sup>6</sup>                        | I <sub>DAC</sub>    |                                                                                                      | -   | 125  | _    | μA   |
| Comparators (CMP0, CMP1)                                                                     | I <sub>CMP</sub>    | CPMD = 11                                                                                            | _   | 0.5  | _    | μA   |
|                                                                                              |                     | CPMD = 10                                                                                            | —   | 3    | _    | μA   |
|                                                                                              |                     | CPMD = 01                                                                                            | _   | 10   | _    | μA   |
|                                                                                              |                     | CPMD = 00                                                                                            | —   | 25   | _    | μA   |
| Comparator Reference                                                                         | I <sub>CPREF</sub>  |                                                                                                      | —   | 24   | _    | μA   |
| Voltage Supply Monitor (VMON0)                                                               | I <sub>VMON</sub>   |                                                                                                      | _   | 15   | 20   | μA   |

# 5. Typical Connection Diagrams

## 5.1 Power

Figure 5.1 Power Connection Diagram on page 33 shows a typical connection diagram for the power pins of the device.



Figure 5.1. Power Connection Diagram

# 6. Pin Definitions

## 6.1 EFM8BB3x-QFN32 Pin Definitions



Figure 6.1. EFM8BB3x-QFN32 Pinout

| Pin<br>Number | Pin Name | Description            | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|------------------------|---------------------|---------------------------------|------------------|
| 1             | P0.0     | Multifunction I/O      | Yes                 | P0MAT.0                         | VREF             |
|               |          |                        |                     | INT0.0                          |                  |
|               |          |                        |                     | INT1.0                          |                  |
|               |          |                        |                     | CLU0A.8                         |                  |
|               |          |                        |                     | CLU2A.8                         |                  |
|               |          |                        |                     | CLU3B.8                         |                  |
| 2             | VIO      | I/O Supply Power Input |                     |                                 |                  |
| 3             | VDD      | Supply Power Input     |                     |                                 |                  |
| 4             | RSTb /   | Active-low Reset /     |                     |                                 |                  |
|               | C2CK     | C2 Debug Clock         |                     |                                 |                  |
| 5             | P3.7 /   | Multifunction I/O /    |                     |                                 |                  |
|               | C2D      | C2 Debug Data          |                     |                                 |                  |
| 6             | P3.4     | Multifunction I/O      |                     |                                 |                  |
| 7             | P3.3     | Multifunction I/O      |                     |                                 | DAC3             |
| 8             | P3.2     | Multifunction I/O      |                     |                                 | DAC2             |
| 9             | P3.1     | Multifunction I/O      |                     |                                 | DAC1             |
| 10            | P3.0     | Multifunction I/O      |                     |                                 | DAC0             |
| 11            | P2.6     | Multifunction I/O      |                     |                                 | ADC0.19          |
|               |          |                        |                     |                                 | CMP1P.8          |
|               |          |                        |                     |                                 | CMP1N.8          |
| 12            | P2.5     | Multifunction I/O      |                     | CLU3OUT                         | ADC0.18          |
|               |          |                        |                     |                                 | CMP1P.7          |
|               |          |                        |                     |                                 | CMP1N.7          |
| 13            | P2.4     | Multifunction I/O      |                     |                                 | ADC0.17          |
|               |          |                        |                     |                                 | CMP1P.6          |
|               |          |                        |                     |                                 | CMP1N.6          |
| 14            | P2.3     | Multifunction I/O      | Yes                 | P2MAT.3                         | ADC0.16          |
|               |          |                        |                     | CLU1B.15                        | CMP1P.5          |
|               |          |                        |                     | CLU2B.15                        | CMP1N.5          |
|               |          |                        |                     | CLU3A.15                        |                  |

# Table 6.1. Pin Definitions for EFM8BB3x-QFN32

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 29            | P0.4     | Multifunction I/O | Yes                 | P0MAT.4                         | ADC0.2           |
|               |          |                   |                     | INT0.4                          | CMP0P.2          |
|               |          |                   |                     | INT1.4                          | CMP0N.2          |
|               |          |                   |                     | UART0_TX                        |                  |
|               |          |                   |                     | CLU0A.10                        |                  |
|               |          |                   |                     | CLU1A.8                         |                  |
|               |          |                   |                     | CLU3B.10                        |                  |
| 30            | P0.3     | Multifunction I/O | Yes                 | P0MAT.3                         | XTAL2            |
|               |          |                   |                     | EXTCLK                          |                  |
|               |          |                   |                     | INT0.3                          |                  |
|               |          |                   |                     | INT1.3                          |                  |
|               |          |                   |                     | CLU0B.9                         |                  |
|               |          |                   |                     | CLU2B.9                         |                  |
|               |          |                   |                     | CLU3A.9                         |                  |
| 31            | P0.2     | Multifunction I/O | Yes                 | P0MAT.2                         | XTAL1            |
|               |          |                   |                     | INT0.2                          | ADC0.1           |
|               |          |                   |                     | INT1.2                          | CMP0P.1          |
|               |          |                   |                     | CLU0OUT                         | CMP0N.1          |
|               |          |                   |                     | CLU0A.9                         |                  |
|               |          |                   |                     | CLU2B.8                         |                  |
|               |          |                   |                     | CLU3A.8                         |                  |
| 32            | P0.1     | Multifunction I/O | Yes                 | P0MAT.1                         | ADC0.0           |
|               |          |                   |                     | INT0.1                          | CMP0P.0          |
|               |          |                   |                     | INT1.1                          | CMP0N.0          |
|               |          |                   |                     | CLU0B.8                         | AGND             |
|               |          |                   |                     | CLU2A.9                         |                  |
|               |          |                   |                     | CLU3B.9                         |                  |
| Center        | GND      | Ground            |                     |                                 |                  |



Figure 6.2. EFM8BB3x-QFP32 Pinout

| Table 6.2. | <b>Pin Definitions</b> | for EFM8BB3x-QFP32 |
|------------|------------------------|--------------------|
|------------|------------------------|--------------------|

| Pin<br>Number | Pin Name | Description            | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|------------------------|---------------------|---------------------------------|------------------|
| 1             | P0.0     | Multifunction I/O      | Yes                 | P0MAT.0                         | VREF             |
|               |          |                        |                     | INT0.0                          |                  |
|               |          |                        |                     | INT1.0                          |                  |
|               |          |                        |                     | CLU0A.8                         |                  |
|               |          |                        |                     | CLU2A.8                         |                  |
|               |          |                        |                     | CLU3B.8                         |                  |
| 2             | GND      | Ground                 |                     |                                 |                  |
| 3             | VIO      | I/O Supply Power Input |                     |                                 |                  |
| 4             | VDD      | Supply Power Input     |                     |                                 |                  |
| 5             | RSTb /   | Active-low Reset /     |                     |                                 |                  |
|               | C2CK     | C2 Debug Clock         |                     |                                 |                  |

| Pin<br>Number | Pin Name  | Description         | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|-----------|---------------------|---------------------|---------------------------------|------------------|
| 2             | P0.0      | Multifunction I/O   | Yes                 | P0MAT.0                         | VREF             |
|               |           |                     |                     | INT0.0                          |                  |
|               |           |                     |                     | INT1.0                          |                  |
|               |           |                     |                     | CLU0A.8                         |                  |
|               |           |                     |                     | CLU2A.8                         |                  |
|               |           |                     |                     | CLU3B.8                         |                  |
| 3             | GND       | Ground              |                     |                                 |                  |
| 4             | VDD / VIO | Supply Power Input  |                     |                                 |                  |
| 5             | RSTb /    | Active-low Reset /  |                     |                                 |                  |
|               | C2CK      | C2 Debug Clock      |                     |                                 |                  |
| 6             | P3.0 /    | Multifunction I/O / |                     |                                 |                  |
|               | C2D       | C2 Debug Data       |                     |                                 |                  |
| 7             | P2.3      | Multifunction I/O   | Yes                 | P2MAT.3                         | DAC3             |
|               |           |                     |                     | CLU1B.15                        |                  |
|               |           |                     |                     | CLU2B.15                        |                  |
|               |           |                     |                     | CLU3A.15                        |                  |
| 8             | P2.2      | Multifunction I/O   | Yes                 | P2MAT.2                         | DAC2             |
|               |           |                     |                     | CLU1A.15                        |                  |
|               |           |                     |                     | CLU2B.14                        |                  |
|               |           |                     |                     | CLU3A.14                        |                  |
| 9             | P2.1      | Multifunction I/O   | Yes                 | P2MAT.1                         | DAC1             |
|               |           |                     |                     | CLU1B.14                        |                  |
|               |           |                     |                     | CLU2A.15                        |                  |
|               |           |                     |                     | CLU3B.15                        |                  |
| 10            | P2.0      | Multifunction I/O   | Yes                 | P2MAT.0                         | DAC0             |
|               |           |                     |                     | CLU1A.14                        |                  |
|               |           |                     |                     | CLU2A.14                        |                  |
|               |           |                     |                     | CLU3B.14                        |                  |
| 11            | P1.6      | Multifunction I/O   | Yes                 | P1MAT.6                         | ADC0.11          |
|               |           |                     |                     | CLU3OUT                         | CMP1P.5          |
|               |           |                     |                     | CLU0A.15                        | CMP1N.5          |
|               |           |                     |                     | CLU1B.12                        |                  |
|               |           |                     |                     | CLU2A.12                        |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 12            | P1.5     | Multifunction I/O | Yes                 | P1MAT.5                         | ADC0.10          |
|               |          |                   |                     | CLU2OUT                         | CMP1P.4          |
|               |          |                   |                     | CLU0B.14                        | CMP1N.4          |
|               |          |                   |                     | CLU1A.13                        |                  |
|               |          |                   |                     | CLU2B.13                        |                  |
| 13            | P1.4     | Multifunction I/O | Yes                 | P1MAT.4                         | ADC0.9           |
|               |          |                   |                     | I2C0_SCL                        | CMP1P.3          |
|               |          |                   |                     | CLU0A.14                        | CMP1N.3          |
|               |          |                   |                     | CLU1A.12                        |                  |
|               |          |                   |                     | CLU2B.12                        |                  |
| 14            | P1.3     | Multifunction I/O | Yes                 | P1MAT.3                         | CMP1P.2          |
|               |          |                   |                     | I2C0_SDA                        | CMP1N.2          |
|               |          |                   |                     | CLU0B.13                        |                  |
|               |          |                   |                     | CLU1B.11                        |                  |
|               |          |                   |                     | CLU2B.11                        |                  |
|               |          |                   |                     | CLU3A.13                        |                  |
| 15            | GND      | Ground            |                     |                                 |                  |
| 16            | P1.2     | Multifunction I/O | Yes                 | P1MAT.2                         | ADC0.8           |
|               |          |                   |                     | CLU0A.13                        |                  |
|               |          |                   |                     | CLU1A.11                        |                  |
|               |          |                   |                     | CLU2B.10                        |                  |
|               |          |                   |                     | CLU3A.12                        |                  |
| 17            | P1.1     | Multifunction I/O | Yes                 | P1MAT.1                         | ADC0.7           |
|               |          |                   |                     | CLU0B.12                        |                  |
|               |          |                   |                     | CLU1B.10                        |                  |
|               |          |                   |                     | CLU2A.11                        |                  |
|               |          |                   |                     | CLU3B.13                        |                  |
| 18            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                         | ADC0.6           |
|               |          |                   |                     | CLU0A.12                        |                  |
|               |          |                   |                     | CLU1A.10                        |                  |
|               |          |                   |                     | CLU2A.10                        |                  |
|               |          |                   |                     | CLU3B.12                        |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 11            | P2.1     | Multifunction I/O | Yes                 | P2MAT.1                         | DAC1             |
|               |          |                   |                     | CLU1B.14                        |                  |
|               |          |                   |                     | CLU2A.15                        |                  |
|               |          |                   |                     | CLU3B.15                        |                  |
| 12            | P2.0     | Multifunction I/O | Yes                 | P2MAT.0                         | DAC0             |
|               |          |                   |                     | CLU1A.14                        |                  |
|               |          |                   |                     | CLU2A.14                        |                  |
|               |          |                   |                     | CLU3B.14                        |                  |
| 13            | P1.7     | Multifunction I/O | Yes                 | P1MAT.7                         | ADC0.12          |
|               |          |                   |                     | CLU0B.15                        | CMP1P.6          |
|               |          |                   |                     | CLU1B.13                        | CMP1N.6          |
|               |          |                   |                     | CLU2A.13                        |                  |
| 14            | P1.6     | Multifunction I/O | Yes                 | P1MAT.6                         | ADC0.11          |
|               |          |                   |                     | CLU3OUT                         | CMP1P.5          |
|               |          |                   |                     | CLU0A.15                        | CMP1N.5          |
|               |          |                   |                     | CLU1B.12                        |                  |
|               |          |                   |                     | CLU2A.12                        |                  |
| 15            | P1.5     | Multifunction I/O | Yes                 | P1MAT.5                         | ADC0.10          |
|               |          |                   |                     | CLU2OUT                         | CMP1P.4          |
|               |          |                   |                     | CLU0B.14                        | CMP1N.4          |
|               |          |                   |                     | CLU1A.13                        |                  |
|               |          |                   |                     | CLU2B.13                        |                  |
| 16            | P1.4     | Multifunction I/O | Yes                 | P1MAT.4                         | ADC0.9           |
|               |          |                   |                     | I2C0_SCL                        | CMP1P.3          |
|               |          |                   |                     | CLU0A.14                        | CMP1N.3          |
|               |          |                   |                     | CLU1A.12                        |                  |
|               |          |                   |                     | CLU2B.12                        |                  |
| 17            | P1.3     | Multifunction I/O | Yes                 | P1MAT.3                         | CMP1P.2          |
|               |          |                   |                     | I2C0_SDA                        | CMP1N.2          |
|               |          |                   |                     | CLU0B.13                        |                  |
|               |          |                   |                     | CLU1B.11                        |                  |
|               |          |                   |                     | CLU2B.11                        |                  |
|               |          |                   |                     | CLU3A.13                        |                  |

# 7. QFN32 Package Specifications

## 7.1 QFN32 Package Dimensions



Figure 7.1. QFN32 Package Drawing

| Dimension | Min       | Тур   | Мах  |
|-----------|-----------|-------|------|
| A         | 0.45      | 0.50  | 0.55 |
| A1        | 0.00      | 0.035 | 0.05 |
| b         | 0.15      | 0.20  | 0.25 |
| D         | 4.00 BSC. |       |      |
| D2        | 2.80      | 2.90  | 3.00 |
| е         | 0.40 BSC. |       |      |
| E         | 4.00 BSC. |       |      |
| E2        | 2.80      | 2.90  | 3.00 |
| L         | 0.20      | 0.30  | 0.40 |
| ааа       | —         | _     | 0.10 |
| bbb       | —         | _     | 0.10 |
| ссс       | —         | _     | 0.08 |
| ddd       | —         | —     | 0.10 |
| eee       | —         | —     | 0.10 |
| 999       | _         | _     | 0.05 |

## Table 7.1. QFN32 Package Dimensions

### 8.2 QFP32 PCB Land Pattern



Figure 8.2. QFP32 PCB Land Pattern Drawing

| Table 8.2. | QFP32 PCB Land Pattern Dimension | s |
|------------|----------------------------------|---|
|------------|----------------------------------|---|

| Dimension | Min      | Мах  |  |
|-----------|----------|------|--|
| C1        | 8.40     | 8.50 |  |
| C2        | 8.40     | 8.50 |  |
| E         | 0.80 BSC |      |  |
| X1        | 0.55     |      |  |
| Y1        | 1.5      |      |  |

### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This Land Pattern Design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.125 mm (5 mils).

6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

7. A No-Clean, Type-3 solder paste is recommended.

8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.



Figure 8.3. QFP32 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

# 9. QFN24 Package Specifications

## 9.1 QFN24 Package Dimensions



Figure 9.1. QFN24 Package Drawing

| Table 9.1. | QFN24 Package Dimensions |
|------------|--------------------------|
|------------|--------------------------|

| Dimension | Min       | Тур  | Мах  |
|-----------|-----------|------|------|
| A         | 0.8       | 0.85 | 0.9  |
| A1        | 0.00      | —    | 0.05 |
| A2        | _         | 0.65 | —    |
| A3        | 0.203 REF |      |      |
| b         | 0.15      | 0.2  | 0.25 |
| b1        | 0.25      | 0.3  | 0.35 |
| D         | 3.00 BSC  |      |      |
| E         | 3.00 BSC  |      |      |

| Dimension | Min  | Тур      | Мах  |  |
|-----------|------|----------|------|--|
| е         |      | 0.40 BSC |      |  |
| e1        |      | 0.45 BSC |      |  |
| J         | 1.60 | 1.70     | 1.80 |  |
| К         | 1.60 | 1.70     | 1.80 |  |
| L         | 0.35 | 0.40     | 0.45 |  |
| L1        | 0.25 | 0.30     | 0.35 |  |
| ааа       | _    | 0.10     | _    |  |
| bbb       | _    | 0.10     | _    |  |
| ссс       | _    | 0.08     | _    |  |
| ddd       | _    | 0.1      | _    |  |
| eee       | _    | 0.1      | _    |  |

# Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to JEDEC Solid State Outline MO-248 but includes custom features which are toleranced per supplier designation.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### 10.2 QSOP24 PCB Land Pattern



Figure 10.2. QSOP24 PCB Land Pattern Drawing

| Dimension | Min       | Мах  |  |
|-----------|-----------|------|--|
| С         | 5.20      | 5.30 |  |
| E         | 0.635 BSC |      |  |
| x         | 0.30      | 0.40 |  |
| Y         | 1.50      | 1.60 |  |

## Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This land pattern design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.125 mm (5 mils).

6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

7. A No-Clean, Type-3 solder paste is recommended.

8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.