



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 72MHz                                                                  |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                              |
| Number of I/O              | 70                                                                     |
| Program Memory Size        | 128KB (128K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 2K x 8                                                                 |
| RAM Size                   | 32K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                           |
| Data Converters            | A/D 35x16b; D/A 1x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 121-LFBGA                                                              |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk20dx128vmc7  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1 Ordering parts

### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to www.freescale.com and perform a part number search for the following device numbers: PK20 and MK20.

## 2 Part identification

### 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

## 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K20                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page...

## 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



## 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | C°   |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

## 4 Ratings

## 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    |      | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

### 4.4 Voltage and current operating ratings

| Symbol          | Description            | Min. | Max. | Unit |
|-----------------|------------------------|------|------|------|
| V <sub>DD</sub> | Digital supply voltage | -0.3 | 3.8  | V    |

Table continues on the next page ...

### 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol              | Description                                                                                             | Min.                  | Max.                 | Unit | Notes |
|---------------------|---------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| V <sub>DD</sub>     | Supply voltage                                                                                          | 1.71                  | 3.6                  | V    |       |
| V <sub>DDA</sub>    | Analog supply voltage                                                                                   | 1.71                  | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$  | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                               | -0.1                  | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$  | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                               | -0.1                  | 0.1                  | V    |       |
| V <sub>BAT</sub>    | RTC battery supply voltage                                                                              | 1.71                  | 3.6                  | V    |       |
| VIH                 | Input high voltage                                                                                      |                       |                      |      |       |
|                     | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                                             | $0.7 \times V_{DD}$   | _                    | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                            | $0.75 \times V_{DD}$  | —                    | V    |       |
| V <sub>IL</sub>     | Input low voltage                                                                                       |                       |                      |      |       |
|                     | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                            | —                     | $0.35 \times V_{DD}$ | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                            | —                     | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>    | Input hysteresis                                                                                        | $0.06 \times V_{DD}$  | _                    | V    |       |
| I <sub>ICDIO</sub>  | Digital pin negative DC injection current — single pin                                                  |                       |                      | mA   | 1     |
|                     | • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                                                               | -5                    | —                    |      |       |
| I <sub>ICAIO</sub>  | Analog <sup>2</sup> , EXTAL, and XTAL pin DC injection current —                                        |                       |                      |      | 3     |
|                     | single pin                                                                                              | _                     |                      | mA   |       |
|                     | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul>                | -5                    | —                    |      |       |
|                     | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul>                | —                     | +5                   |      |       |
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit,                                                    |                       |                      |      |       |
|                     | includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins |                       |                      |      |       |
|                     |                                                                                                         | -25                   | _                    | mA   |       |
|                     | Negative current injection                                                                              | _                     | +25                  |      |       |
|                     | Positive current injection                                                                              |                       |                      |      |       |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                                                          | 1.2                   | —                    | V    |       |
| V <sub>RFVBAT</sub> | V <sub>BAT</sub> voltage required to retain the VBAT register file                                      | V <sub>POR_VBAT</sub> |                      | V    |       |

- All 5 V tolerant digital I/O pins are internally clamped to V<sub>SS</sub> through a ESD protection diode. There is no diode connection to V<sub>DD</sub>. If V<sub>IN</sub> greater than V<sub>DIO\_MIN</sub> (=V<sub>SS</sub>-0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>DIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>IC</sub>I.
- 2. Analog pins are defined as pins that do not have an associated general purpose I/O port function.
- 3. All analog pins are internally clamped to  $V_{SS}$  and  $V_{DD}$  through ESD protection diodes. If  $V_{IN}$  is greater than  $V_{AIO\_MIN}$  (= $V_{SS}$ -0.3V) and  $V_{IN}$  is less than  $V_{AIO\_MAX}$ (= $V_{DD}$ +0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=( $V_{AIO\_MIN}$ - $V_{IN}$ )/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=( $V_{AIO\_MIN}$ - $V_{IN}$ )/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=( $V_{IN}$ - $V_{AIO\_MAX}$ )/II<sub>IC</sub>I. Select the larger of these two calculated resistances.

| Symbol                | Description                                                                | Min. | Тур.  | Max.  | Unit                                                                                                     | Notes |
|-----------------------|----------------------------------------------------------------------------|------|-------|-------|----------------------------------------------------------------------------------------------------------|-------|
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V — all peripheral clocks disabled | —    | 0.61  | —     | mA                                                                                                       | 8     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                 |      |       |       |                                                                                                          |       |
|                       | • @ -40 to 25°C                                                            |      | 0.35  | 0.567 | mA                                                                                                       |       |
|                       | • @ 70°C                                                                   |      | 0.384 | 0.793 | mA                                                                                                       |       |
|                       | • @ 105°C                                                                  | _    | 0.628 | 1.2   | mA                                                                                                       |       |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                  |      |       |       |                                                                                                          |       |
|                       | • @ -40 to 25°C                                                            |      | 5.9   | 32.7  | μA                                                                                                       |       |
|                       | • @ 70°C                                                                   |      | 26.1  | 59.8  | μA                                                                                                       |       |
|                       | • @ 105°C                                                                  | _    | 98.1  | 188   | μA                                                                                                       |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                     |      |       |       | mA<br>mA<br>mA<br>mA<br>mA<br>μA<br>μA<br>μA<br>μA<br>μA<br>μA<br>μA<br>μA<br>μA<br>μA<br>μA<br>μA<br>μA | 9     |
|                       | • @ -40 to 25°C                                                            | _    | 2.6   | 8.6   | μA                                                                                                       |       |
|                       | • @ 70°C                                                                   | _    | 10.3  | 29.1  | μA                                                                                                       |       |
|                       | • @ 105°C                                                                  | —    | 42.5  | 92.5  | μA                                                                                                       |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                              |      |       |       |                                                                                                          | 9     |
|                       | • @ -40 to 25°C                                                            | _    | 1.9   | 5.8   | μA                                                                                                       |       |
|                       | • @ 70°C                                                                   | _    | 6.9   | 12.1  | μA                                                                                                       |       |
|                       | • @ 105°C                                                                  | _    | 28.1  | 41.9  | μA                                                                                                       |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                              |      |       |       |                                                                                                          |       |
|                       | • @ -40 to 25°C                                                            | _    | 1.59  | 5.5   | μA                                                                                                       |       |
|                       | • @ 70°C                                                                   | _    | 4.3   | 9.5   | μA                                                                                                       |       |
|                       | • @ 105°C                                                                  | _    | 17.5  | 34    | μA                                                                                                       |       |
| IDD_VLLS1             | Very low-leakage stop mode 1 current at 3.0 V                              |      |       |       |                                                                                                          |       |
|                       | • @ -40 to 25°C                                                            | _    | 1.47  | 5.4   | μA                                                                                                       |       |
|                       | • @ 70°C                                                                   | _    | 2.97  | 8.1   | μA                                                                                                       |       |
|                       | • @ 105°C                                                                  | —    | 12.41 | 32    | μA                                                                                                       |       |
| I <sub>DD_VBAT</sub>  | Average current with RTC and 32kHz disabled at 3.0 V                       |      |       |       |                                                                                                          |       |
|                       | • @ -40 to 25°C                                                            |      | 0.19  | 0.22  | μA                                                                                                       |       |
|                       | • @ 70°C                                                                   |      | 0.49  | 0.64  | μA                                                                                                       |       |
|                       | • @ 105°C                                                                  |      | 2.2   | 3.2   | μA                                                                                                       |       |

### Table 6. Power consumption operating behaviors (continued)

Table continues on the next page ...



Figure 2. Run mode supply current vs. core frequency

| Symbol | Description                                                                                                 | Min. | Max. | Unit                | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | -    | ns                  | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 16   | _    | ns                  | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | _    | ns                  | 3     |
|        | Mode select (EZP_CS) hold time after reset deassertion                                                      | 2    | _    | Bus clock<br>cycles |       |
|        | Port rise and fall time (high drive strength)                                                               |      |      |                     | 4     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 24   | ns                  |       |
|        | Port rise and fall time (low drive strength)                                                                |      |      |                     | 5     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 24   | ns                  |       |

### Table 9. General switching specifications (continued)

- 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater synchronous and asynchronous timing must be met.
- 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.
- 4. 75pF load
- 5. 15pF load

## 5.4 Thermal specifications

### 5.4.1 Thermal operating requirements

Table 10. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | —    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  |      | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) |      | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) | _    | V <sub>DD</sub> |      | V    |       |

Table 15. Oscillator DC electrical specifications (continued)

- 1. V<sub>DD</sub>=3.3 V, Temperature =25 °C
- 2. See crystal or resonator manufacturer's recommendation
- 3.  $C_{x}, C_{y}$  can be provided by using either the integrated capacitors or by using external components.
- 4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.
- 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

#### **Oscillator frequency specifications** 6.3.2.2

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00)                     | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | _    | —    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   | _    | 750  | _    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                |      | 250  |      | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _    | 1    | _    | ms   |       |

Table 16. Oscillator frequency specifications

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.

4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

### 6.3.3 32 kHz Oscillator Electrical Characteristics

This section describes the module electrical characteristics.

### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 17. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 | —    | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    |      | 100  | _    | MΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 |      | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         |      | 0.6  |      | V    |

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

### 6.3.3.2 32kHz oscillator frequency specifications Table 18. 32kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.             | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|------------------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | —    | 32.768 | —                | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | _    | 1000   | _                | ms   | 1     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | _      | V <sub>BAT</sub> | mV   | 2, 3  |

1. Proper PC board layout procedures must be followed to achieve specifications.

2. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.

3. The parameter specified is a peak-to-peak value and  $V_{IH}$  and  $V_{IL}$  specifications do not apply. The voltage of the applied clock must be within the range of  $V_{SS}$  to  $V_{BAT}$ .

## 6.4 Memories and memory interfaces

### 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

### 6.4.1.3 Flash high voltage current behaviors Table 21. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | —    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       |      | 1.5  | 4.0  | mA   |

### 6.4.1.4 Reliability specifications Table 22. NVM reliability specifications

| Symbol                   | Description                                             | Min.     | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|--------------------------|---------------------------------------------------------|----------|-------------------|------|--------|-------|
|                          | Program                                                 | n Flash  |                   |      |        |       |
| t <sub>nvmretp10k</sub>  | Data retention after up to 10 K cycles                  | 5        | 50                | _    | years  |       |
| t <sub>nvmretp1k</sub>   | Data retention after up to 1 K cycles                   | 20       | 100               | _    | years  |       |
| n <sub>nvmcycp</sub>     | Cycling endurance                                       | 10 K     | 50 K              | _    | cycles | 2     |
|                          | Data                                                    | Flash    |                   |      | •      |       |
| t <sub>nvmretd10k</sub>  | Data retention after up to 10 K cycles                  | 5        | 50                | _    | years  |       |
| t <sub>nvmretd1k</sub>   | Data retention after up to 1 K cycles                   | 20       | 100               | _    | years  |       |
| n <sub>nvmcycd</sub>     | Cycling endurance                                       | 10 K     | 50 K              | —    | cycles | 2     |
|                          | FlexRAM as                                              | s EEPROM | •                 | •    |        |       |
| t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance            | 5        | 50                | —    | years  |       |
| t <sub>nvmretee10</sub>  | Data retention up to 10% of write endurance             | 20       | 100               | _    | years  |       |
|                          | Write endurance                                         |          |                   |      |        | 3     |
| n <sub>nvmwree16</sub>   | <ul> <li>EEPROM backup to FlexRAM ratio = 16</li> </ul> | 35 K     | 175 K             | _    | writes |       |
| n <sub>nvmwree128</sub>  | • EEPROM backup to FlexRAM ratio = 128                  | 315 K    | 1.6 M             | _    | writes |       |
| n <sub>nvmwree512</sub>  | • EEPROM backup to FlexRAM ratio = 512                  | 1.27 M   | 6.4 M             | _    | writes |       |
| n <sub>nvmwree4k</sub>   | • EEPROM backup to FlexRAM ratio = 4096                 | 10 M     | 50 M              | _    | writes |       |
| n <sub>nvmwree8k</sub>   | • EEPROM backup to FlexRAM ratio = 8192                 | 20 M     | 100 M             |      | writes |       |

 Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>i</sub>  $\leq$  125°C.

3. Write endurance represents the number of writes to each FlexRAM location at -40°C ≤Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup per subsystem. Minimum and typical values assume all byte-writes to FlexRAM.

### 6.4.1.5 Write endurance to FlexRAM for EEPROM

When the FlexNVM partition code is not set to full data flash, the EEPROM data set size can be set to any of several non-zero values.

The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space.

While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used.

Writes\_subsystem =  $\frac{EEPROM - 2 \times EEESPLIT \times EEESIZE}{EEESPLIT \times EEESIZE} \times Write_efficiency \times n_{nvmcycd}$ 

where

- Writes\_subsystem minimum number of writes to each FlexRAM location for subsystem (each subsystem can have different endurance)
- EEPROM allocated FlexNVM for each EEPROM subsystem based on DEPART; entered with the Program Partition command
- EEESPLIT FlexRAM split factor for subsystem; entered with the Program Partition command
- EEESIZE allocated FlexRAM based on DEPART; entered with the Program Partition command
- Write\_efficiency
  - 0.25 for 8-bit writes to FlexRAM
  - 0.50 for 16-bit or 32-bit writes to FlexRAM
- n<sub>nvmcycd</sub> data flash cycling endurance (the following graph assumes 10,000 cycles)

2. Specification is valid for all FB\_AD[31:0] and FB\_TA.

Table 25. Flexbus full voltage range switching specifications

| Num | Description                             | Min.     | Max.   | Unit | Notes |
|-----|-----------------------------------------|----------|--------|------|-------|
|     | Operating voltage                       | 1.71     | 3.6    | V    |       |
|     | Frequency of operation                  | —        | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 1/FB_CLK | _      | ns   |       |
| FB2 | Address, data, and control output valid | —        | 13.5   | ns   | 1     |
| FB3 | Address, data, and control output hold  | 0        | _      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 13.7     | _      | ns   | 2     |
| FB5 | Data and FB_TA input hold               | 0.5      | —      | ns   | 2     |

1. Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W, FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.

2. Specification is valid for all FB\_AD[31:0] and  $\overline{FB_TA}$ .

### 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 26 and Table 27 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

The ADCx\_DP2 and ADCx\_DM2 ADC inputs are connected to the PGA outputs and are not direct device pins. Accuracy specifications for these pins are defined in Table 28 and Table 29.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol            | Description                       | Conditions                                                       | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| $V_{DDA}$         | Supply voltage                    | Absolute                                                         | 1.71             | _                 | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> - V <sub>DDA</sub> )   | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> - V <sub>SSA</sub> )   | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                  | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low         |                                                                  | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                         | VREFL            | _                 | 31/32 *<br>VREFH | V    |       |
|                   |                                   | All other modes                                                  | VREFL            | —                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input capacitance                 | 16-bit mode                                                      | _                | 8                 | 10               | pF   |       |
|                   |                                   | • 8-/10-/12-bit modes                                            | —                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                  |                  | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source                     | 13-/12-bit modes                                                 |                  |                   |                  |      | 3     |
|                   | resistance                        | f <sub>ADCK</sub> < 4 MHz                                        | _                | —                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                    | 1.0              |                   | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                      | 2.0              | _                 | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion                    | ≤ 13 bit modes                                                   |                  |                   |                  |      | 5     |
|                   | rate                              | No ADC hardware averaging                                        | 20.000           | —                 | 818.330          | Ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time |                  |                   |                  |      |       |

### 6.6.1.1 16-bit ADC operating conditions Table 26. 16-bit ADC operating conditions

Table continues on the next page...

| Symbol            | Description         | Conditions                                                       | Min.   | Typ. <sup>1</sup> | Max.    | Unit | Notes |
|-------------------|---------------------|------------------------------------------------------------------|--------|-------------------|---------|------|-------|
| C <sub>rate</sub> | ADC conversion rate | 16-bit mode                                                      |        |                   |         |      | 5     |
|                   | Tale                | No ADC hardware averaging                                        | 37.037 | —                 | 461.467 | Ksps |       |
|                   |                     | Continuous conversions<br>enabled, subsequent<br>conversion time |        |                   |         |      |       |

Table 26. 16-bit ADC operating conditions (continued)

- 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. DC potential difference.
- 3. This resistance is external to MCU. The analog source resistance must be kept as low as possible to achieve the best results. The results in this data sheet were derived from a system which has < 8  $\Omega$  analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1ns.
- 4. To use the maximum ADC conversion clock frequency, the ADHSC bit must be set and the ADLPC bit must be clear.
- 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool



Figure 14. ADC input impedance equivalency diagram

### 6.6.1.2 16-bit ADC electrical characteristics Table 27. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol               | Description    | Conditions <sup>1</sup> | Min.  | Typ. <sup>2</sup> | Max. | Unit | Notes |
|----------------------|----------------|-------------------------|-------|-------------------|------|------|-------|
| I <sub>DDA_ADC</sub> | Supply current |                         | 0.215 | _                 | 1.7  | mA   | 3     |

Table continues on the next page ...



Figure 18. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=1)

### 6.6.3 12-bit DAC electrical characteristics

### 6.6.3.1 12-bit DAC operating requirements Table 31. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min.                                         | Max. | Unit | Notes |
|-------------------|-------------------------|----------------------------------------------|------|------|-------|
| V <sub>DDA</sub>  | Supply voltage          | 1.71                                         | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13                                         | 3.6  | V    | 1     |
| T <sub>A</sub>    | Temperature             | Operating temperature<br>range of the device |      | °C   |       |
| CL                | Output load capacitance | _                                            | 100  | pF   | 2     |
| ١L                | Output load current     | —                                            | 1    | mA   |       |

1. The DAC reference can be selected to be V<sub>DDA</sub> or the voltage output of the VREF module (VREF\_OUT)

2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC





Figure 20. Offset at half scale vs. temperature

### 6.6.4 Voltage reference electrical specifications

| Table 33. | VREF full-range | operating | requirements |
|-----------|-----------------|-----------|--------------|
|-----------|-----------------|-----------|--------------|

| Symbol           | Description             | Min.                      | Max. | Unit | Notes |
|------------------|-------------------------|---------------------------|------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71                      | 3.6  | V    |       |
| T <sub>A</sub>   | Temperature             | Operating t<br>range of t |      | °C   |       |
| CL               | Output load capacitance | 1(                        | 00   | nF   | 1, 2  |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

 The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.

Peripheral operating requirements and behaviors



Figure 26. I2S/SAI timing — slave modes

# 6.8.9.2 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

Table 45.I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes<br/>(full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | —    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | —    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | —    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | -    | 45   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | —    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK               | 53   | _    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | —    | ns          |

Peripheral operating requirements and behaviors



Figure 28. I2S/SAI timing — slave modes

### 6.9 Human-machine interfaces (HMI)

### 6.9.1 TSI electrical specifications

Table 47. TSI electrical specifications

| Symbol               | Description                                                                      | Min.  | Тур.   | Max.  | Unit     | Notes |
|----------------------|----------------------------------------------------------------------------------|-------|--------|-------|----------|-------|
| V <sub>DDTSI</sub>   | Operating voltage                                                                | 1.71  |        | 3.6   | V        |       |
| C <sub>ELE</sub>     | Target electrode capacitance range                                               | 1     | 20     | 500   | pF       | 1     |
| f <sub>REFmax</sub>  | Reference oscillator frequency                                                   | _     | 8      | 15    | MHz      | 2, 3  |
| f <sub>ELEmax</sub>  | Electrode oscillator frequency                                                   | _     | 1      | 1.8   | MHz      | 2, 4  |
| C <sub>REF</sub>     | Internal reference capacitor                                                     | _     | 1      | —     | pF       |       |
| V <sub>DELTA</sub>   | Oscillator delta voltage                                                         | _     | 500    | —     | mV       | 2, 5  |
| I <sub>REF</sub>     | Reference oscillator current source base current<br>• 2 μA setting (REFCHRG = 0) | _     | 2      | 3     | μΑ       | 2, 6  |
|                      | <ul> <li>32 µA setting (REFCHRG = 15)</li> </ul>                                 | —     | 36     | 50    |          |       |
| I <sub>ELE</sub>     | Electrode oscillator current source base current<br>• 2 μA setting (EXTCHRG = 0) | _     | 2      | 3     | μΑ       | 2, 7  |
|                      | <ul> <li>32 µA setting (EXTCHRG = 15)</li> </ul>                                 | —     | 36     | 50    |          |       |
| Pres5                | Electrode capacitance measurement precision                                      | _     | 8.3333 | 38400 | fF/count | 8     |
| Pres20               | Electrode capacitance measurement precision                                      | _     | 8.3333 | 38400 | fF/count | 9     |
| Pres100              | Electrode capacitance measurement precision                                      | _     | 8.3333 | 38400 | fF/count | 10    |
| MaxSens              | Maximum sensitivity                                                              | 0.008 | 1.46   | —     | fF/count | 11    |
| Res                  | Resolution                                                                       | _     |        | 16    | bits     |       |
| T <sub>Con20</sub>   | Response time @ 20 pF                                                            | 8     | 15     | 25    | μs       | 12    |
| I <sub>TSI_RUN</sub> | Current added in run mode                                                        |       | 55     | —     | μA       |       |
| I <sub>TSI_LP</sub>  | Low power mode current adder                                                     | _     | 1.3    | 2.5   | μA       | 13    |

#### Pinout

| 121<br>Map<br>Bga | 100<br>LQFP | Pin Name                                         | Default                                          | ALT0                                             | ALT1              | ALT2                                | ALT3                                | ALT4 | ALT5     | ALT6             | ALT7                   | EzPort   |
|-------------------|-------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------|-------------------------------------|-------------------------------------|------|----------|------------------|------------------------|----------|
| G6                | 24          | VREFL                                            | VREFL                                            | VREFL                                            |                   |                                     |                                     |      |          |                  |                        |          |
| F6                | 25          | VSSA                                             | VSSA                                             | VSSA                                             |                   |                                     |                                     |      |          |                  |                        |          |
| L3                | 26          | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 |                   |                                     |                                     |      |          |                  |                        |          |
| K5                | 27          | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              |                   |                                     |                                     |      |          |                  |                        |          |
| L7                | -           | RTC_<br>WAKEUP_B                                 | RTC_<br>WAKEUP_B                                 | RTC_<br>WAKEUP_B                                 |                   |                                     |                                     |      |          |                  |                        |          |
| L4                | 28          | XTAL32                                           | XTAL32                                           | XTAL32                                           |                   |                                     |                                     |      |          |                  |                        |          |
| L5                | 29          | EXTAL32                                          | EXTAL32                                          | EXTAL32                                          |                   |                                     |                                     |      |          |                  |                        |          |
| K6                | 30          | VBAT                                             | VBAT                                             | VBAT                                             |                   |                                     |                                     |      |          |                  |                        |          |
| H5                | 31          | PTE24                                            | ADC0_SE17                                        | ADC0_SE17                                        | PTE24             |                                     | UART4_TX                            |      |          | EWM_OUT_b        |                        |          |
| J5                | 32          | PTE25                                            | ADC0_SE18                                        | ADC0_SE18                                        | PTE25             |                                     | UART4_RX                            |      |          | EWM_IN           |                        |          |
| H6                | 33          | PTE26                                            | DISABLED                                         |                                                  | PTE26             |                                     | UART4_CTS_<br>b                     |      |          | RTC_CLKOUT       | USB_CLKIN              |          |
| J6                | 34          | PTAO                                             | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK                | TSI0_CH1                                         | PTA0              | UART0_CTS_<br>b/<br>UART0_COL_<br>b | FTM0_CH5                            |      |          |                  | JTAG_TCLK/<br>SWD_CLK  | EZP_CLK  |
| H8                | 35          | PTA1                                             | JTAG_TDI/<br>EZP_DI                              | TSI0_CH2                                         | PTA1              | UART0_RX                            | FTM0_CH6                            |      |          |                  | JTAG_TDI               | EZP_DI   |
| J7                | 36          | PTA2                                             | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO                | TSI0_CH3                                         | PTA2              | UARTO_TX                            | FTM0_CH7                            |      |          |                  | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| H9                | 37          | PTA3                                             | JTAG_TMS/<br>SWD_DIO                             | TSI0_CH4                                         | PTA3              | UART0_RTS_<br>b                     | FTM0_CH0                            |      |          |                  | JTAG_TMS/<br>SWD_DIO   |          |
| J8                | 38          | PTA4/<br>LLWU_P3                                 | NMI_b/<br>EZP_CS_b                               | TSI0_CH5                                         | PTA4/<br>LLWU_P3  |                                     | FTM0_CH1                            |      |          |                  | NMI_b                  | EZP_CS_b |
| K7                | 39          | PTA5                                             | DISABLED                                         |                                                  | PTA5              | USB_CLKIN                           | FTM0_CH2                            |      | CMP2_OUT | I2S0_TX_<br>BCLK | JTAG_TRST_<br>b        |          |
| E5                | 40          | VDD                                              | VDD                                              | VDD                                              |                   |                                     |                                     |      |          |                  |                        |          |
| G3                | 41          | VSS                                              | VSS                                              | VSS                                              |                   |                                     |                                     |      |          |                  |                        |          |
| K8                | 42          | PTA12                                            | CMP2_IN0                                         | CMP2_IN0                                         | PTA12             | CAN0_TX                             | FTM1_CH0                            |      |          | I2S0_TXD0        | FTM1_QD_<br>PHA        |          |
| L8                | 43          | PTA13/<br>LLWU_P4                                | CMP2_IN1                                         | CMP2_IN1                                         | PTA13/<br>LLWU_P4 | CAN0_RX                             | FTM1_CH1                            |      |          | I2S0_TX_FS       | FTM1_QD_<br>PHB        |          |
| K9                | 44          | PTA14                                            | DISABLED                                         |                                                  | PTA14             | SPI0_PCS0                           | UART0_TX                            |      |          | I2S0_RX_<br>BCLK | I2S0_TXD1              |          |
| L9                | 45          | PTA15                                            | DISABLED                                         |                                                  | PTA15             | SPI0_SCK                            | UARTO_RX                            |      |          | I2S0_RXD0        |                        |          |
| J10               | 46          | PTA16                                            | DISABLED                                         |                                                  | PTA16             | SPI0_SOUT                           | UART0_CTS_<br>b/<br>UART0_COL_<br>b |      |          | I2S0_RX_FS       | 12S0_RXD1              |          |

|   | 1         | 2                                 | 3                 | 4                 | 5                                   | 6     | 7                 | 8                 | 9     | 10    | 11               |   |
|---|-----------|-----------------------------------|-------------------|-------------------|-------------------------------------|-------|-------------------|-------------------|-------|-------|------------------|---|
| A | PTD7      | PTD5                              | PTD4/<br>LLWU_P14 | PTC19             | PTC14                               | PTC13 | PTC8              | PTC4/<br>LLWU_P8  | NC    | NC    | NC               | A |
| в | NC        | PTD6/<br>LLWU_P15                 | PTD3              | PTC18             | PTC15                               | PTC12 | PTC7              | PTC3/<br>LLWU_P7  | PTC0  | PTB16 | NC               | в |
| с | NC        | NC                                | PTD2/<br>LLWU_P13 | PTC17             | PTC11/<br>LLWU_P11                  | PTC10 | PTC6/<br>LLWU_P10 | PTC2              | PTB19 | PTB11 | NC               | с |
| D | NC        | NC                                | PTD1              | PTD0/<br>LLWU_P12 | PTC16                               | PTC9  | PTC5/<br>LLWU_P9  | PTC1/<br>LLWU_P6  | PTB18 | PTB10 | PTB8             | D |
| E | NC        | PTE2/<br>LLWU_P1                  | PTE1/<br>LLWU_P0  | PTE0              | VDD                                 | VDD   | VDD               | PTB23             | PTB17 | PTB9  | PTB7             | E |
| F | USB0_DP   | USB0_DM                           | PTE6              | PTE3              | VDDA                                | VSSA  | VSS               | PTB22             | PTB21 | PTB20 | PTB6             | F |
| G | VOUT33    | VREGIN                            | VSS               | PTE5              | VREFH                               | VREFL | VSS               | PTB3              | PTB2  | PTB1  | PTB0/<br>LLWU_P5 | G |
| н | ADC0_DP1  | ADC0_DM1                          | NC                | NC                | PTE24                               | PTE26 | PTE4/<br>LLWU_P2  | PTA1              | PTA3  | PTA17 | NC               | н |
| J | ADC1_DP   | ADC1_DM                           | NC                | NC                | PTE25                               | PTA0  | PTA2              | PTA4/<br>LLWU_P3  | NC    | PTA16 | RESET_b          | J |
| к | ADC0_DP0/ | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 | NC                | NC                | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | VBAT  | PTA5              | PTA12             | PTA14 | VSS   | PTA19            | к |
| L | ADC1_DP0/ |                                   |                   | XTAL32            | EXTAL32                             | VSS   | RTC_<br>WAKEUP_B  | PTA13/<br>LLWU_P4 | PTA15 | VDD   | PTA18            | L |
|   | 1         | 2                                 | 3                 | 4                 | 5                                   | 6     | 7                 | 8                 | 9     | 10    | 11               |   |

Figure 30. K20 121 MAPBGA Pinout Diagram

## 9 Revision History

The following table provides a revision history for this document.

Table 48. Revision History

| Rev. No. | Date   | Substantial Changes    |
|----------|--------|------------------------|
| 1        | 3/2012 | Initial public release |

Table continues on the next page...