



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | PIC                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 20MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                      |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                  |
| Number of I/O              | 33                                                                     |
| Program Memory Size        | 7KB (4K x 14)                                                          |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 192 x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                              |
| Data Converters            | A/D 8x8b                                                               |
| Oscillator Type            | External                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 44-LCC (J-Lead)                                                        |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f74-i-l |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

INDIDECT ADDESSING

## 2.5 Indirect Addressing, INDF and FSR Registers

The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing.

Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF register itself indirectly (FSR = '0') will read 00h. Writing to the INDF register indirectly results in a no operation (although status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 2-5.

A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 2-2.

|        | - LL Z-Z. |       |                      |
|--------|-----------|-------|----------------------|
|        | MOVLW     | 0x20  | ;initialize pointer  |
|        | MOVWF     | FSR   | ;to RAM              |
| NEXT   | CLRF      | INDF  | clear INDF register; |
|        | INCF      | FSR,F | ;inc pointer         |
|        | BTFSS     | FSR,4 | ;all done?           |
|        | GOTO      | NEXT  | ;no clear next       |
| CONTIN | IUE       |       |                      |
| :      |           |       | ;yes continue        |
|        |           |       |                      |

EVAMPLE 2.2.

## FIGURE 2-5: DIRECT/INDIRECT ADDRESSING



| Name         | Bit# | Buffer | Function                                                                        |
|--------------|------|--------|---------------------------------------------------------------------------------|
| RA0/AN0      | bit0 | TTL    | Input/output or analog input.                                                   |
| RA1/AN1      | bit1 | TTL    | Input/output or analog input.                                                   |
| RA2/AN2      | bit2 | TTL    | Input/output or analog input.                                                   |
| RA3/AN3/VREF | bit3 | TTL    | Input/output or analog input or VREF.                                           |
| RA4/T0CKI    | bit4 | ST     | Input/output or external clock input for Timer0. Output is open drain type.     |
| RA5/SS/AN4   | bit5 | TTL    | Input/output or slave select input for synchronous serial port or analog input. |

#### TABLE 4-1: PORTA FUNCTIONS

Legend: TTL = TTL input, ST = Schmitt Trigger input

#### TABLE 4-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3      | Bit 2   | Bit 1   | Bit 0 | Value on:<br>POR,<br>BOR | Value on all<br>other<br>RESETS |  |
|---------|--------|-------|-------|-------|---------|------------|---------|---------|-------|--------------------------|---------------------------------|--|
| 05h     | PORTA  | _     | _     | RA5   | RA4     | RA3        | RA2     | RA1     | RA0   | 0x 0000                  | 0u 0000                         |  |
| 85h     | TRISA  | —     | _     | PORTA | Data Di | rection Re | 11 1111 | 11 1111 |       |                          |                                 |  |
| 9Fh     | ADCON1 | _     | _     | _     | _       | _          | PCFG2   | PCFG1   | PCFG0 | 000                      | 000                             |  |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTA.

**Note:** When using the SSP module in SPI Slave mode and  $\overline{SS}$  enabled, the A/D converter must be set to one of the following modes where PCFG2:PCFG0 = 100, 101, 11x.

### 4.3 PORTC and the TRISC Register

PORTC is an 8-bit wide, bi-directional port. The corresponding data direction register is TRISC. Setting a TRISC bit (= '1') will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISC bit (= '0') will make the corresponding PORTC pin an output (i.e., put the contents of the output latch on the selected pin).

PORTC is multiplexed with several peripheral functions (Table 4-5). PORTC pins have Schmitt Trigger input buffers.

When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTC pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. Since the TRIS bit override is in effect while the peripheral is enabled, read-modify-write instructions (BSF, BCF, XORWF) with TRISC as destination should be avoided. The user should refer to the corresponding peripheral section for the correct TRIS bit settings, and to Section 13.1 for additional information on read-modify-write operations.

#### FIGURE 4-5:

#### PORTC BLOCK DIAGRAM (PERIPHERAL OUTPUT OVERRIDE)



**3:** Peripheral OE (output enable) is only activated if peripheral select is active.

| Name            | Bit# | Buffer Type | Function                                                                                        |
|-----------------|------|-------------|-------------------------------------------------------------------------------------------------|
| RC0/T1OSO/T1CKI | bit0 | ST          | Input/output port pin or Timer1 oscillator output/Timer1 clock input.                           |
| RC1/T1OSI/CCP2  | bit1 | ST          | Input/output port pin or Timer1 oscillator input or Capture2 input/Compare2 output/PWM2 output. |
| RC2/CCP1        | bit2 | ST          | Input/output port pin or Capture1 input/Compare1 output/PWM1 output.                            |
| RC3/SCK/SCL     | bit3 | ST          | RC3 can also be the synchronous serial clock for both SPI and $I^2C$ modes.                     |
| RC4/SDI/SDA     | bit4 | ST          | RC4 can also be the SPI Data In (SPI mode) or Data I/O (I <sup>2</sup> C mode).                 |
| RC5/SDO         | bit5 | ST          | Input/output port pin or Synchronous Serial Port data output.                                   |
| RC6/TX/CK       | bit6 | ST          | Input/output port pin or USART Asynchronous Transmit or<br>Synchronous Clock.                   |
| RC7/RX/DT       | bit7 | ST          | Input/output port pin or USART Asynchronous Receive or Synchronous Data.                        |

#### TABLE 4-5: PORTC FUNCTIONS

Legend: ST = Schmitt Trigger input

#### TABLE 4-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC

| Address | Name  | Bit 7 | Bit 6     | Bit 5 | Bit 4     | Bit 3     | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS |  |
|---------|-------|-------|-----------|-------|-----------|-----------|-------|-------|-------|--------------------------|---------------------------------|--|
| 07h     | PORTC | RC7   | RC6       | RC5   | RC4       | RC3       | RC2   | RC1   | RC0   | xxxx xxxx                | uuuu uuuu                       |  |
| 87h     | TRISC | PORTC | Data Dire |       | 1111 1111 | 1111 1111 |       |       |       |                          |                                 |  |

Legend: x = unknown, u = unchanged

## 4.4 **PORTD and TRISD Registers**

This section is not applicable to the PIC16F73 or PIC16F76.

PORTD is an 8-bit port with Schmitt Trigger input buffers. Each pin is individually configureable as an input or output.

PORTD can be configured as an 8-bit wide microprocessor port (parallel slave port) by setting control bit PSPMODE (TRISE<4>). In this mode, the input buffers are TTL.

#### FIGURE 4-6: PORTD BLOCK DIAGRAM (IN I/O PORT MODE)



| Name     | Bit# | Buffer Type           | Function                                          |
|----------|------|-----------------------|---------------------------------------------------|
| RD0/PSP0 | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit0 |
| RD1/PSP1 | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit1 |
| RD2/PSP2 | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit2 |
| RD3/PSP3 | bit3 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit3 |
| RD4/PSP4 | bit4 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit4 |
| RD5/PSP5 | bit5 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit5 |
| RD6/PSP6 | bit6 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit6 |
| RD7/PSP7 | bit7 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit7 |

#### TABLE 4-7:PORTD FUNCTIONS

Legend: ST = Schmitt Trigger input, TTL = TTL input

Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in Parallel Slave Port mode.

| TABLE 4-0. SUMMART OF REGISTERS ASSOCIATED WITH FORTL | TABLE 4-8: | SUMMARY OF REGISTERS | S ASSOCIATED WITH PORTD |
|-------------------------------------------------------|------------|----------------------|-------------------------|
|-------------------------------------------------------|------------|----------------------|-------------------------|

| Address | Name  | Bit 7 | Bit 6                         | Bit 5 | Bit 4   | Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 POR,<br>BOR |          | Value on<br>all other<br>RESETS |           |           |           |
|---------|-------|-------|-------------------------------|-------|---------|-------------------------------------------|----------|---------------------------------|-----------|-----------|-----------|
| 08h     | PORTD | RD7   | RD6                           | RD5   | RD4     | RD3                                       | RD2      | RD1                             | RD0       | xxxx xxxx | uuuu uuuu |
| 88h     | TRISD | PORTI | PORTD Data Direction Register |       |         |                                           |          |                                 |           |           | 1111 1111 |
| 89h     | TRISE | IBF   | OBF                           | IBOV  | PSPMODE | _                                         | PORTE Da | 0000 -111                       | 0000 -111 |           |           |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTD.

#### 4.5 PORTE and TRISE Register

This section is not applicable to the PIC16F73 or PIC16F76.

PORTE has three pins, RE0/RD/AN5, RE1/WR/AN6 and RE2/CS/AN7, which are individually configureable as inputs or outputs. These pins have Schmitt Trigger input buffers.

I/O PORTE becomes control inputs for the microprocessor port when bit PSPMODE (TRISE<4>) is set. In this mode, the user must make sure that the TRISE<2:0> bits are set (pins are configured as digital inputs). Ensure ADCON1 is configured for digital I/O. In this mode, the input buffers are TTL.

Register 4-1 shows the TRISE register, which also controls the parallel slave port operation.

PORTE pins are multiplexed with analog inputs. When selected as an analog input, these pins will read as '0's.

TRISE controls the direction of the RE pins, even when they are being used as analog inputs. The user must make sure to keep the pins configured as inputs when using them as analog inputs.

Note: On a Power-on Reset, these pins are configured as analog inputs and read as '0'.

#### FIGURE 4-7: PORTE BLOCK DIAGRAM (IN I/O PORT MODE)





#### FIGURE 4-10: PARALLEL SLAVE PORT READ WAVEFORMS



#### TABLE 4-11: REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT

| Address | Name   | Bit 7                | Bit 6   | Bit 5 | Bit 4     | Bit 3     | Bit 2                     | Bit 1  | Bit 0  | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS |
|---------|--------|----------------------|---------|-------|-----------|-----------|---------------------------|--------|--------|--------------------------|---------------------------------|
| 08h     | PORTD  | Port data I          | atch wł |       | xxxx xxxx | uuuu uuuu |                           |        |        |                          |                                 |
| 09h     | PORTE  | _                    |         |       | —         |           | RE2 RE1 RE0               |        | RE0    | xxx                      | uuu                             |
| 89h     | TRISE  | IBF                  | OBF     | IBOV  | PSPMODE   | _         | PORTE Data Direction Bits |        |        | 0000 -111                | 0000 -111                       |
| 0Ch     | PIR1   | PSPIF <sup>(1)</sup> | ADIF    | RCIF  | TXIF      | SSPIF     | CCP1IF                    | TMR2IF | TMR1IF | 0000 0000                | 0000 0000                       |
| 8Ch     | PIE1   | PSPIE <sup>(1)</sup> | ADIE    | RCIE  | TXIE      | SSPIE     | CCP1IE                    | TMR2IE | TMR1IE | 0000 0000                | 0000 0000                       |
| 9Fh     | ADCON1 | _                    | —       |       |           | _         | PCFG2                     | PCFG1  | PCFG0  | 000                      | 000                             |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Parallel Slave Port.

**Note 1:** Bits PSPIE and PSPIF are reserved on the PIC16F73/76; always maintain these bits clear.

#### 8.4.1 CCP PIN CONFIGURATION

The user must configure the RC2/CCP1 pin as an output by clearing the TRISC<2> bit.

| Note: | Clearing the CCP1CON register will force |
|-------|------------------------------------------|
|       | the RC2/CCP1 compare output latch to the |
|       | default low level. This is not the PORTC |
|       | I/O data latch.                          |

#### 8.4.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work.

#### 8.4.3 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt mode is chosen, the CCP1 pin is not affected. The CCP1IF or CCP2IF bit is set, causing a CCP interrupt (if enabled).

#### 8.4.4 SPECIAL EVENT TRIGGER

In this mode, an internal hardware trigger is generated, which may be used to initiate an action.

The special event trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1.

The special event trigger output of CCP2 resets the TMR1 register pair and starts an A/D conversion (if the A/D module is enabled).

**Note:** The special event trigger from the CCP1 and CCP2 modules will not set interrupt flag bit TMR1IF (PIR1<0>).

| Address               | Name    | Bit 7                | Bit 6                               | Bit 5        | Bit 4         | Bit 3          | Bit 2      | Bit 1      | Bit 0  | Value<br>PC<br>BC | Value on:<br>POR,<br>BOR |      | e on<br>ther<br>ETS |
|-----------------------|---------|----------------------|-------------------------------------|--------------|---------------|----------------|------------|------------|--------|-------------------|--------------------------|------|---------------------|
| 0Bh,8Bh,<br>10Bh,18Bh | INTCON  | GIE                  | PEIE                                | TMR0IE       | INTE          | RBIE           | TMR0IF     | INTF       | RBIF   | 0000              | 000x                     | 0000 | 000u                |
| 0Ch                   | PIR1    | PSPIF <sup>(1)</sup> | ADIF                                | RCIF         | TXIF          | SSPIF          | CCP1IF     | TMR2IF     | TMR1IF | 0000              | 0000                     | 0000 | 0000                |
| 0Dh                   | PIR2    | —                    | _                                   | _            | _             | _              | _          | _          | CCP2IF |                   | 0                        |      | 0                   |
| 8Ch                   | PIE1    | PSPIE <sup>(1)</sup> | ADIE                                | RCIE         | TXIE          | SSPIE          | CCP1IE     | TMR2IE     | TMR1IE | 0000              | 0000                     | 0000 | 0000                |
| 8Dh                   | PIE2    | —                    | _                                   | _            | _             | -              | —          | _          | CCP2IE |                   | 0                        |      | 0                   |
| 87h                   | TRISC   | PORTC D              | ata Direc                           |              | 1111          | 1111           | 1111       | 1111       |        |                   |                          |      |                     |
| 0Eh                   | TMR1L   | Holding R            | egister fo                          | or the Least | Significant   | Byte of the 1  | 6-bit TMR  | 1 Register |        | xxxx              | xxxx                     | uuuu | uuuu                |
| 0Fh                   | TMR1H   | Holding R            | egister fo                          | or the Most  | Significant E | Byte of the 10 | 6-bit TMR1 | Register   |        | xxxx              | xxxx                     | uuuu | uuuu                |
| 10h                   | T1CON   | _                    | —                                   | T1CKPS1      | T1CKPS0       | T1OSCEN        | T1SYNC     | TMR1CS     | TMR10N | 00                | 0000                     | uu   | uuuu                |
| 15h                   | CCPR1L  | Capture/C            | compare/                            | PWM Regis    | ster1 (LSB)   |                |            |            |        | xxxx              | xxxx                     | uuuu | uuuu                |
| 16h                   | CCPR1H  | Capture/C            | compare/                            | PWM Regis    | ster1 (MSB)   |                |            |            |        | xxxx              | xxxx                     | uuuu | uuuu                |
| 17h                   | CCP1CON | _                    | —                                   | CCP1X        | CCP1Y         | CCP1M3         | CCP1M2     | CCP1M1     | CCP1M0 | 00                | 0000                     | 00   | 0000                |
| 1Bh                   | CCPR2L  | Capture/C            | Capture/Compare/PWM Register2 (LSB) |              |               |                |            |            |        |                   |                          |      | uuuu                |
| 1Ch                   | CCPR2H  | Capture/C            | ompare/                             | PWM Regis    | ster2 (MSB)   |                |            |            |        | xxxx              | xxxx                     | uuuu | uuuu                |
| 1Dh                   | CCP2CON | _                    | _                                   | CCP2X        | CCP2Y         | CCP2M3         | CCP2M2     | CCP2M1     | CCP2M0 | 00                | 0000                     | 00   | 0000                |

#### TABLE 8-3: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE, AND TIMER1

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by Capture and Timer1.

**Note 1:** The PSP is not implemented on the PIC16F73/76; always maintain these bits clear.

## 9.0 SYNCHRONOUS SERIAL PORT (SSP) MODULE

## 9.1 SSP Module Overview

The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be Serial EEPROMs, shift registers, display drivers, A/D converters, etc. The SSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C)

An overview of I<sup>2</sup>C operations and additional information on the SSP module can be found in the PICmicro<sup>™</sup> Mid-Range MCU Family Reference Manual (DS33023).

Refer to Application Note AN578, "Use of the SSP Module in the I<sup>2</sup>C Multi-Master Environment" (DS00578).

## 9.2 SPI Mode

This section contains register definitions and operational characteristics of the SPI module. Additional information on the SPI module can be found in the PICmicro<sup>™</sup> Mid-Range MCU Family Reference Manual (DS33023A).

SPI mode allows 8 bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used:

- Serial Data Out (SDO) RC5/SDO
- Serial Data In (SDI) RC4/SDI/SDA
- Serial Clock (SCK) RC3/SCK/SCL

Additionally, a fourth pin may be used when in a Slave mode of operation:

Slave Select (SS) RA5/SS/AN4

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON register (SSPCON<5:0>) and SSPSTAT<7:6>. These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- Slave mode (SCK is the clock input)
- Clock Polarity (IDLE state of SCK)
- Clock edge (output data on rising/falling edge of SCK)
- Clock Rate (Master mode only)
- Slave Select mode (Slave mode only)

#### FIGURE 9-1: SSP BLOCK DIAGRAM (SPI MODE)



To enable the serial port, SSP enable bit, SSPEN (SSPCON<5>) must be set. To reset or reconfigure SPI mode, clear bit SSPEN, re-initialize the SSPCON register, and then set bit SSPEN. This configures the SDI, SDO, SCK, and SS pins as serial port pins. For the pins to behave as the serial port function, they must have their data direction bits (in the TRISC register) appropriately programmed. That is:

- SDI must have TRISC<4> set
- SDO must have TRISC<5> cleared
- SCK (Master mode) must have TRISC<3> cleared
- SCK (Slave mode) must have TRISC<3> set
- SS must have TRISA<5> set and ADCON must be configured such that RA5 is a digital I/O

Note 1: When the SPI is in Slave mode with SS pin control enabled (SSPCON<3:0> = 0100), the SPI module will reset if the SS pin is set to VDD.

- 2: If the SPI is used in Slave mode with CKE = '1', then the SS pin control must be enabled.
- 3: When the SPI is in Slave mode with  $\overline{SS}$  pin control enabled (SSPCON<3:0> = '0100'), the state of the  $\overline{SS}$  pin can affect the state read back from the TRISC<5> bit. The Peripheral OE signal from the SSP module into PORTC controls the state that is read back from the TRISC<5> bit (see Section 4.3 for information on PORTC). If Read-Modify-Write instructions, such as BSF are performed on the TRISC register while the  $\overline{SS}$  pin is high, this will cause the TRISC<5> bit to be set, thus disabling the SDO output.

## 9.3 SSP I<sup>2</sup>C Operation

The SSP module in  $l^2C$  mode, fully implements all slave functions, except general call support, and provides interrupts on START and STOP bits in hardware to facilitate firmware implementations of the master functions. The SSP module implements the standard mode specifications as well as 7-bit and 10-bit addressing.

Two pins are used for data transfer. These are the RC3/ SCK/SCL pin, which is the clock (SCL), and the RC4/ SDI/SDA pin, which is the data (SDA). The user must configure these pins as inputs or outputs through the TRISC<4:3> bits.

The SSP module functions are enabled by setting SSP enable bit SSPEN (SSPCON<5>).

FIGURE 9-5: SSP BLOCK DIAGRAM (I<sup>2</sup>C MODE)



The SSP module has five registers for  $\mathsf{I}^2\mathsf{C}$  operation. These are the:

- SSP Control Register (SSPCON)
- SSP Status Register (SSPSTAT)
- Serial Receive/Transmit Buffer (SSPBUF)
- SSP Shift Register (SSPSR) Not directly accessible
- SSP Address Register (SSPADD)

The SSPCON register allows control of the  $I^2C$  operation. Four mode selection bits (SSPCON<3:0>) allow one of the following  $I^2C$  modes to be selected:

- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- I<sup>2</sup>C Slave mode (7-bit address), with START and STOP bit interrupts enabled to support Firmware Master mode
- I<sup>2</sup>C Slave mode (10-bit address), with START and STOP bit interrupts enabled to support Firmware Master mode
- I<sup>2</sup>C START and STOP bit interrupts enabled to support Firmware Master mode, Slave is IDLE

Selection of any  $I^2C$  mode with the SSPEN bit set, forces the SCL and SDA pins to be open drain, provided these pins are programmed to inputs by setting the appropriate TRISC bits. Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the  $I^2C$  module.

Additional information on SSP I<sup>2</sup>C operation can be found in the PICmicro<sup>™</sup> Mid-Range MCU Family Reference Manual (DS33023A).

#### 9.3.1 SLAVE MODE

In Slave mode, the SCL and SDA pins must be configured as inputs (TRISC<4:3> set). The SSP module will override the input state with the output data when required (slave-transmitter).

When an address is matched, or the data transfer after an address match is received, the hardware automatically will generate the Acknowledge ( $\overline{ACK}$ ) pulse, and then load the SSPBUF register with the received value currently in the SSPSR register.

There are certain conditions that will cause the SSP module not to give this ACK pulse. They include (either or both):

- a) The buffer full bit BF (SSPSTAT<0>) was set before the transfer was received.
- b) The overflow bit SSPOV (SSPCON<6>) was set before the transfer was received.

In this case, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF (PIR1<3>) is set. Table 9-2 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit BF is cleared by reading the SSPBUF register, while bit SSPOV is cleared through software.

The SCL clock input must have a minimum high and low for proper operation. The high and low times of the  $I^2C$  specification, as well as the requirements of the SSP module, are shown in timing parameter #100 and parameter #101.

|       | R/W-0                                                                                                                                                                                                                                                                              | R/W-0                                                                                               | R/W-0                     | R/W-0         | U-0      | R-0       | R-0          | R-x   |  |  |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------|---------------|----------|-----------|--------------|-------|--|--|
|       | SPEN                                                                                                                                                                                                                                                                               | RX9                                                                                                 | SREN                      | CREN          | —        | FERR      | OERR         | RX9D  |  |  |
|       | bit 7                                                                                                                                                                                                                                                                              |                                                                                                     |                           |               |          |           |              | bit 0 |  |  |
|       |                                                                                                                                                                                                                                                                                    |                                                                                                     |                           |               |          |           |              |       |  |  |
| bit 7 | <b>SPEN:</b> Serial Port Enable bit<br>1 = Serial port enabled (configures RC7/RX/DT and RC6/TX/CK pins as serial port pins)<br>0 = Serial port disabled                                                                                                                           |                                                                                                     |                           |               |          |           |              |       |  |  |
| bit 6 | <b>RX9</b> : 9-bit<br>1 = Select:<br>0 = Select:                                                                                                                                                                                                                                   | <b>RX9</b> : 9-bit Receive Enable bit<br>1 = Selects 9-bit reception<br>0 = Selects 8-bit reception |                           |               |          |           |              |       |  |  |
| bit 5 | SREN: Single Receive Enable bit<br><u>Asynchronous mode:</u><br>Don't care<br><u>Synchronous mode - Master:</u><br>1 = Enables single receive<br>0 = Disables single receive<br>This bit is cleared after reception is complete.<br><u>Synchronous mode - Slave:</u><br>Don't care |                                                                                                     |                           |               |          |           |              |       |  |  |
| bit 4 | CREN: Continuous Receive Enable bit<br><u>Asynchronous mode:</u><br>1 = Enables continuous receive<br>0 = Disables continuous receive<br><u>Synchronous mode:</u><br>1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN)                         |                                                                                                     |                           |               |          |           |              |       |  |  |
| bit 3 | Unimplem                                                                                                                                                                                                                                                                           | ented: Rea                                                                                          | d as '0'                  |               |          |           |              |       |  |  |
| bit 2 | <b>FERR</b> : Framing Error bit<br>1 = Framing error (can be updated by reading RCREG register and receive next valid byte)<br>0 = No framing error                                                                                                                                |                                                                                                     |                           |               |          |           |              |       |  |  |
| bit 1 | OERR: Overrun Error bit<br>1 = Overrun error (can be cleared by clearing bit CREN)<br>0 = No overrun error                                                                                                                                                                         |                                                                                                     |                           |               |          |           |              |       |  |  |
| bit 0 | <b>RX9D:</b> 9th<br>Can be pa                                                                                                                                                                                                                                                      | bit of Recei<br>rity bit (parity                                                                    | ved Data<br>/ to be calcu | ated by firmw | vare)    |           |              |       |  |  |
|       | Legend:                                                                                                                                                                                                                                                                            |                                                                                                     |                           |               |          |           |              |       |  |  |
|       | R = Reada                                                                                                                                                                                                                                                                          | able bit                                                                                            | W = W                     | /ritable bit  | U = Unim | plemented | bit, read as | s 'O' |  |  |

'1' = Bit is set

'0' = Bit is cleared

#### REGISTER 10-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER (ADDRESS 18h)

- n = Value at POR reset

x = Bit is unknown



#### FIGURE 10-5: ASYNCHRONOUS RECEPTION

Steps to follow when setting up an Asynchronous Reception:

- 1. Initialize the SPBRG register for the appropriate baud rate. If a high speed baud rate is desired, set bit BRGH (Section 10.1).
- 2. Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN.
- 3. If interrupts are desired, then set enable bit RCIE.
- 4. If 9-bit reception is desired, then set bit RX9.
- 5. Enable the reception by setting bit CREN.

- 6. Flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE is set.
- 7. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 8. Read the 8-bit received data by reading the RCREG register.
- 9. If any error occurred, clear the error by clearing enable bit CREN.
- 10. If using interrupts, ensure that GIE and PEIE in the INTCON register are set.

| Address                | Name                               | Bit 7                     | Bit 6 | Bit 5  | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0     | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS |
|------------------------|------------------------------------|---------------------------|-------|--------|-------|-------|--------|--------|-----------|--------------------------|---------------------------------|
| 0Bh, 8Bh,<br>10Bh,18Bh | INTCON                             | GIE                       | PEIE  | TMR0IE | INTE  | RBIE  | TMR0IF | INTF   | RBIF      | 0000 000x                | 0000 000u                       |
| 0Ch                    | PIR1                               | PSPIF <sup>(1)</sup>      | ADIF  | RCIF   | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF    | 0000 0000                | 0000 0000                       |
| 18h                    | RCSTA                              | SPEN                      | RX9   | SREN   | CREN  | —     | FERR   | OERR   | RX9D      | x00- 0000                | 0000 -00x                       |
| 1Ah                    | RCREG                              | EG USART Receive Register |       |        |       |       |        |        |           | 0000 0000                | 0000 0000                       |
| 8Ch                    | PIE1                               | PSPIE <sup>(1)</sup>      | ADIE  | RCIE   | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE    | 0000 0000                | 0000 0000                       |
| 98h                    | TXSTA                              | CSRC                      | TX9   | TXEN   | SYNC  | —     | BRGH   | TRMT   | TX9D      | 0000 -010                | 0000 -010                       |
| 99h                    | SPBRG Baud Rate Generator Register |                           |       |        |       |       |        |        | 0000 0000 | 0000 0000                |                                 |

#### TABLE 10-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION

Legend: x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for asynchronous reception. Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76 devices; always maintain these bits clear. NOTES:

# PIC16F7X

| MOVF             | Move f                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVF f,d                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in \ [0,1] \end{array}$                                                                                                                                                                                                                 |  |  |  |  |  |
| Operation:       | (f) $\rightarrow$ (destination)                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Description:     | The contents of register f are<br>moved to a destination dependant<br>upon the status of d. If $d = 0$ ,<br>destination is W register. If $d = 1$ ,<br>the destination is file register f itself.<br>d = 1 is useful to test a file register,<br>since status flag Z is affected. |  |  |  |  |  |

| NOP              | No Operation  |
|------------------|---------------|
| Syntax:          | [label] NOP   |
| Operands:        | None          |
| Operation:       | No operation  |
| Status Affected: | None          |
| Description:     | No operation. |

| MOVLW            | Move Literal to W                                                                                |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVLW k                                                                         |  |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                |  |  |  |  |  |
| Operation:       | $k \rightarrow (W)$                                                                              |  |  |  |  |  |
| Status Affected: | None                                                                                             |  |  |  |  |  |
| Description:     | The eight-bit literal 'k' is loaded<br>into W register. The don't cares<br>will assemble as 0's. |  |  |  |  |  |

| RETFIE           | Return from Interrupt                         |  |  |  |  |  |  |
|------------------|-----------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] RETFIE                                |  |  |  |  |  |  |
| Operands:        | None                                          |  |  |  |  |  |  |
| Operation:       | $TOS \rightarrow PC$ ,<br>1 $\rightarrow GIE$ |  |  |  |  |  |  |
| Status Affected: | None                                          |  |  |  |  |  |  |

| MOVWF            | Move W to f                                |  |  |  |  |  |  |
|------------------|--------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ label ] MOVWF f                          |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$                          |  |  |  |  |  |  |
| Operation:       | $(W) \to (f)$                              |  |  |  |  |  |  |
| Status Affected: | None                                       |  |  |  |  |  |  |
| Description:     | Move data from W register to register 'f'. |  |  |  |  |  |  |

| RETLW            | Return with Literal in W                                                                                                                                                            |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] RETLW k                                                                                                                                                            |  |  |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                                                                                   |  |  |  |  |  |  |
| Operation:       | $k \rightarrow (W);$<br>TOS $\rightarrow PC$                                                                                                                                        |  |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                |  |  |  |  |  |  |
| Description:     | The W register is loaded with the<br>eight-bit literal 'k'. The program<br>counter is loaded from the top of<br>the stack (the return address).<br>This is a two-cycle instruction. |  |  |  |  |  |  |

## 15.1 DC Characteristics: PIC16F73/74/76/77 (Industrial, Extended) PIC16LF73/74/76/77 (Industrial) (Continued)

| PIC16L<br>(Indus                            | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |                                     |          |                                                                                                                                                                                                |                                               |          |                                                                                                                               |  |  |  |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIC16F73/74/76/77<br>(Industrial, Extended) |                                                                                                                                        |                                     |          | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |                                               |          |                                                                                                                               |  |  |  |
| Param<br>No.                                | Min                                                                                                                                    | Тур†                                | Max      | Units                                                                                                                                                                                          | Conditions                                    |          |                                                                                                                               |  |  |  |
|                                             | Idd                                                                                                                                    | Supply Current (Notes 2, 5          | 5)       |                                                                                                                                                                                                |                                               |          |                                                                                                                               |  |  |  |
| D010                                        |                                                                                                                                        | PIC16LF7X                           | —        | 0.4                                                                                                                                                                                            | 2.0                                           | mA       | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 3.0V (Note 4)                                                                 |  |  |  |
| D010A                                       |                                                                                                                                        |                                     | —        | 20                                                                                                                                                                                             | 48                                            | μA       | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled                                                               |  |  |  |
| D010                                        |                                                                                                                                        | PIC16F7X                            | -        | 0.9                                                                                                                                                                                            | 4                                             | mA       | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 5.5V (Note 4)                                                                 |  |  |  |
| D013                                        |                                                                                                                                        |                                     | —        | 5.2                                                                                                                                                                                            | 15                                            | mA       | HS osc configuration<br>Fosc = 20 MHz, VDD = 5.5V                                                                             |  |  |  |
| D015*                                       | $\Delta$ Ibor                                                                                                                          | Brown-out<br>Reset Current (Note 6) | —        | 25                                                                                                                                                                                             | 200                                           | μA       | BOR enabled, VDD = 5.0V                                                                                                       |  |  |  |
| D020                                        | IPD                                                                                                                                    | Power-down Current (Note            | es 3, 5) |                                                                                                                                                                                                | •                                             |          | •                                                                                                                             |  |  |  |
| D021                                        |                                                                                                                                        | PIC16LF7X                           | _        | 2.0<br>0.1                                                                                                                                                                                     | 30<br>5                                       | μΑ<br>μΑ | $VDD = 3.0V$ , WDT enabled, $-40^{\circ}C$ to $+85^{\circ}C$<br>$VDD = 3.0V$ , WDT disabled, $-40^{\circ}C$ to $+85^{\circ}C$ |  |  |  |
| D020                                        |                                                                                                                                        | PIC16F7X                            |          | 5.0                                                                                                                                                                                            | 42                                            | μA       | VDD = $4.0V$ , WDT enabled, $-40^{\circ}C$ to $+85^{\circ}C$                                                                  |  |  |  |
| D021                                        |                                                                                                                                        |                                     | —        | 0.1                                                                                                                                                                                            | 19 $\mu$ A VDD = 4.0V, WDT disabled, -40°C to |          |                                                                                                                               |  |  |  |
| D021A                                       |                                                                                                                                        |                                     | —        | - 10.5 57 $\mu$ A VDD = 4.0V, WDT enabled, -40°C to +125°C                                                                                                                                     |                                               |          |                                                                                                                               |  |  |  |
|                                             |                                                                                                                                        |                                     |          | 1.5                                                                                                                                                                                            | 42                                            | μΑ       | VDD = 4.0V, VVDT disabled, -40°C to +125°C                                                                                    |  |  |  |
| D023*                                       | $\Delta$ IBOR                                                                                                                          | Brown-out<br>Reset Current (Note 6) |          | 25                                                                                                                                                                                             | 200                                           | μA       | BOR enabled, VDD = 5.0V                                                                                                       |  |  |  |

Legend: Shading of rows is to assist in readability of of the table.

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

- OSC1 = external square wave, from-rail to-rail; all I/O pins tri-stated, pulled to VDD MCLR = VDD; WDT enabled/disabled as specified.
- **3:** The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.
- 4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kOhm.
- **5:** Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.
- 6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.
- 7: When BOR is enabled, the device will operate correctly until the VBOR voltage trip point is reached.

## 15.3 Timing Parameter Symbology

The timing parameter symbols have been created using one of the following formats:

| 1. TppS2ppS            | 3                                  | 3. Tcc:st | (I <sup>2</sup> C specifications only) |
|------------------------|------------------------------------|-----------|----------------------------------------|
| 2. TppS                |                                    | 4. Ts     | (I <sup>2</sup> C specifications only) |
| Т                      |                                    |           |                                        |
| F                      | Frequency                          | Т         | Time                                   |
| Lowercase              | e letters (pp) and their meanings: |           |                                        |
| рр                     |                                    |           |                                        |
| сс                     | CCP1                               | OSC       | OSC1                                   |
| ck                     | CLKOUT                             | rd        | RD                                     |
| cs                     | CS                                 | rw        | RD or WR                               |
| di                     | SDI                                | SC        | SCK                                    |
| do                     | SDO                                | SS        | SS                                     |
| dt                     | Data in                            | tO        | ТОСКІ                                  |
| io                     | I/O port                           | t1        | T1CKI                                  |
| mc                     | MCLR                               | wr        | WR                                     |
| Uppercase              | e letters and their meanings:      | -         |                                        |
| S                      |                                    |           |                                        |
| F                      | Fall                               | Р         | Period                                 |
| Н                      | High                               | R         | Rise                                   |
| I                      | Invalid (Hi-impedance)             | V         | Valid                                  |
| L                      | Low                                | Z         | Hi-impedance                           |
| I <sup>2</sup> C only  |                                    |           |                                        |
| AA                     | output access                      | High      | High                                   |
| BUF                    | Bus free                           | Low       | Low                                    |
| TCC:ST (I <sup>2</sup> | C specifications only)             |           |                                        |
| CC                     |                                    |           |                                        |
| HD                     | Hold                               | SU        | Setup                                  |
| ST                     |                                    |           |                                        |
| DAT                    | DATA input hold                    | STO       | STOP condition                         |
| STA                    | START condition                    |           |                                        |







#### TABLE 15-1: EXTERNAL CLOCK TIMING REQUIREMENTS

| Parameter<br>No. | Symbol | Characteristic           | Min  | Тур† | Max    | Units | Conditions    |
|------------------|--------|--------------------------|------|------|--------|-------|---------------|
|                  | Fosc   | External CLKIN Frequency | DC   | _    | 1      | MHz   | XT osc mode   |
|                  |        | (Note 1)                 | DC   | —    | 20     | MHz   | HS osc mode   |
|                  |        |                          | DC   | —    | 32     | kHz   | LP osc mode   |
|                  |        | Oscillator Frequency     | DC   | —    | 4      | MHz   | RC osc mode   |
|                  |        | (Note 1)                 | 0.1  | —    | 4      | MHz   | XT osc mode   |
|                  |        |                          | 4    |      | 20     | MHz   | HS osc mode   |
|                  |        |                          | 5    |      | 200    | kHz   | LP osc mode   |
| 1                | Tosc   | External CLKIN Period    | 1000 | —    | —      | ns    | XT osc mode   |
|                  |        | (Note 1)                 | 50   |      | —      | ns    | HS osc mode   |
|                  |        |                          | 5    | —    | —      | ms    | LP osc mode   |
|                  |        | Oscillator Period        | 250  | —    | —      | ns    | RC osc mode   |
|                  |        | (Note 1)                 | 250  | —    | 10,000 | ns    | XT osc mode   |
|                  |        |                          | 50   | —    | 250    | ns    | HS osc mode   |
|                  |        |                          | 5    | —    | —      | ms    | LP osc mode   |
| 2                | Тсү    | Instruction Cycle Time   | 200  | TCY  | DC     | ns    | TCY = 4/FOSC  |
|                  |        | (Note 1)                 |      |      |        |       |               |
| 3                | TosL,  | External Clock in (OSC1) | 500  | —    | —      | ns    | XT oscillator |
|                  | TosH   | High or Low Time         | 2.5  | —    | —      | ms    | LP oscillator |
|                  |        |                          | 15   | —    | —      | ns    | HS oscillator |
| 4                | TosR,  | External Clock in (OSC1) | —    | —    | 25     | ns    | XT oscillator |
|                  | TosF   | Rise or Fall Time        | —    | —    | 50     | ns    | LP oscillator |
|                  |        |                          | _    | _    | 15     | ns    | HS oscillator |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions, with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.

| Param.<br>No. | Symbol  | Characte               | Characteristic |            | Max  | Units | Conditions                                  |
|---------------|---------|------------------------|----------------|------------|------|-------|---------------------------------------------|
| 100*          | Тнідн   | Clock high time        | 100 kHz mode   | 4.0        |      | μs    | Device must operate at a minimum of 1.5 MHz |
|               |         |                        | 400 kHz mode   | 0.6        |      | μs    | Device must operate at a minimum of 10 MHz  |
|               |         |                        | SSP Module     | 1.5TCY     | _    |       |                                             |
| 101*          | TLOW    | Clock low time         | 100 kHz mode   | 4.7        |      | μs    | Device must operate at a minimum of 1.5 MHz |
|               |         |                        | 400 kHz mode   | 1.3        |      | μs    | Device must operate at a minimum of 10 MHz  |
|               |         |                        | SSP Module     | 1.5TCY     | —    |       |                                             |
| 102*          | Tr      | SDA and SCL rise       | 100 kHz mode   | —          | 1000 | ns    |                                             |
|               |         | time                   | 400 kHz mode   | 20 + 0.1Св | 300  | ns    | CB is specified to be from 10 - 400 pF      |
| 103*          | TF      | SDA and SCL fall time  | 100 kHz mode   | —          | 300  | ns    |                                             |
|               |         |                        | 400 kHz mode   | 20 + 0.1Св | 300  | ns    | CB is specified to be from 10 - 400 pF      |
| 90*           | TSU:STA | START condition        | 100 kHz mode   | 4.7        | _    | μs    | Only relevant for                           |
|               |         | setup time             | 400 kHz mode   | 0.6        |      | μs    | Repeated START condition                    |
| 91*           | THD:STA | START condition        | 100 kHz mode   | 4.0        | —    | μs    | After this period the first                 |
|               |         | hold time              | 400 kHz mode   | 0.6        | —    | μs    | clock pulse is generated                    |
| 106*          | THD:DAT | Data input hold time   | 100 kHz mode   | 0          | —    | ns    |                                             |
|               |         |                        | 400 kHz mode   | 0          | 0.9  | μs    |                                             |
| 107*          | TSU:DAT | Data input setup       | 100 kHz mode   | 250        | —    | ns    | (Note 2)                                    |
|               |         | time                   | 400 kHz mode   | 100        | —    | ns    |                                             |
| 92*           | Tsu:sto | STOP condition         | 100 kHz mode   | 4.7        | —    | μs    |                                             |
|               |         | setup time             | 400 kHz mode   | 0.6        | —    | μs    |                                             |
| 109*          | ΤΑΑ     | Output valid from      | 100 kHz mode   | —          | 3500 | ns    | (Note 1)                                    |
|               |         | clock                  | 400 kHz mode   | —          | —    | ns    |                                             |
| 110*          | TBUF    | Bus free time          | 100 kHz mode   | 4.7        | —    | μs    | Time the bus must be free                   |
|               |         |                        | 400 kHz mode   | 1.3        | —    | μs    | before a new transmission<br>can start      |
|               | Св      | Bus capacitive loading |                | —          | 400  | pF    |                                             |

#### TABLE 15-9: I<sup>2</sup>C BUS DATA REQUIREMENTS

\* These parameters are characterized but not tested.

**Note 1:** As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.

2: A Fast mode (400 kHz) I<sup>2</sup>C bus device can be used in a Standard mode (100 kHz) I<sup>2</sup>C bus system, but the requirement TsU:DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max. + TSU:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification), before the SCL line is released.

## APPENDIX C: CONVERSION CONSIDERATIONS

Considerations for converting from previous versions of devices to the ones listed in this data sheet are listed in Table C-1.

### TABLE C-1: CONVERSION CONSIDERATIONS

| Characteristic | PIC16C7X                                         | PIC16F87X                                               | PIC16F7X                                         |
|----------------|--------------------------------------------------|---------------------------------------------------------|--------------------------------------------------|
| Pins           | 28/40                                            | 28/40                                                   | 28/40                                            |
| Timers         | 3                                                | 3                                                       | 3                                                |
| Interrupts     | 11 or 12                                         | 13 or 14                                                | 11 or 12                                         |
| Communication  | PSP, USART, SSP<br>(SPI, I <sup>2</sup> C Slave) | PSP, USART, SSP<br>(SPI, I <sup>2</sup> C Master/Slave) | PSP, USART, SSP<br>(SPI, I <sup>2</sup> C Slave) |
| Frequency      | 20 MHz                                           | 20 MHz                                                  | 20 MHz                                           |
| A/D            | 8-bit                                            | 10-bit                                                  | 8-bit                                            |
| ССР            | 2                                                | 2                                                       | 2                                                |
| Program Memory | 4K, 8K EPROM                                     | 4K, 8K FLASH<br>(1,000 E/W cycles)                      | 4K, 8K FLASH<br>(100 E/W cycles typical)         |
| RAM            | 192, 368 bytes                                   | 192, 368 bytes                                          | 192, 368 bytes                                   |
| EEPROM Data    | None                                             | 128, 256 bytes                                          | None                                             |
| Other          | _                                                | In-Circuit Debugger,<br>Low Voltage Programming         | _                                                |

## INDEX

|   | - |   |
|---|---|---|
| 1 | Δ | ۱ |
|   |   | • |

| A/D                                                                                                                                                                                                                                                                                                                                                                            |                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| A/D Conversion Status (GO/DONE Bit)                                                                                                                                                                                                                                                                                                                                            | 83                                                                 |
| Acquisition Requirements                                                                                                                                                                                                                                                                                                                                                       | 86                                                                 |
| ADCON0 Register                                                                                                                                                                                                                                                                                                                                                                | 83                                                                 |
| ADCON1 Register                                                                                                                                                                                                                                                                                                                                                                | 83                                                                 |
| ADRES Register                                                                                                                                                                                                                                                                                                                                                                 | 83                                                                 |
| Analog Port Pins8                                                                                                                                                                                                                                                                                                                                                              | , 10, 12, 39                                                       |
| Analog-to-Digital Converter                                                                                                                                                                                                                                                                                                                                                    | 83                                                                 |
| Associated Registers                                                                                                                                                                                                                                                                                                                                                           | 88                                                                 |
| Configuring Analog Port Pins                                                                                                                                                                                                                                                                                                                                                   | 87                                                                 |
| Configuring the Interrupt                                                                                                                                                                                                                                                                                                                                                      | 85                                                                 |
| Configuring the Module                                                                                                                                                                                                                                                                                                                                                         | 85                                                                 |
| Conversion Clock                                                                                                                                                                                                                                                                                                                                                               | 87                                                                 |
| Conversion Requirements                                                                                                                                                                                                                                                                                                                                                        | 139                                                                |
| Conversions                                                                                                                                                                                                                                                                                                                                                                    | 87                                                                 |
| Converter Characteristics                                                                                                                                                                                                                                                                                                                                                      | 138                                                                |
| Effects of a RESET                                                                                                                                                                                                                                                                                                                                                             | 87                                                                 |
| Faster Conversion - Lower Resolution                                                                                                                                                                                                                                                                                                                                           |                                                                    |
| Trade-off                                                                                                                                                                                                                                                                                                                                                                      | 87                                                                 |
| Internal Sampling Switch (Rss) Impedance                                                                                                                                                                                                                                                                                                                                       |                                                                    |
| Operation During SLEEP                                                                                                                                                                                                                                                                                                                                                         | 87                                                                 |
| Source Impedance                                                                                                                                                                                                                                                                                                                                                               |                                                                    |
| Using the CCP Trigger                                                                                                                                                                                                                                                                                                                                                          |                                                                    |
| Absolute Maximum Ratings                                                                                                                                                                                                                                                                                                                                                       |                                                                    |
| ACK Pulse                                                                                                                                                                                                                                                                                                                                                                      | 65, 66                                                             |
| ADCON0 Register                                                                                                                                                                                                                                                                                                                                                                |                                                                    |
| GO/DONE Bit                                                                                                                                                                                                                                                                                                                                                                    |                                                                    |
| ADCON1 Register                                                                                                                                                                                                                                                                                                                                                                |                                                                    |
| ADRES Register                                                                                                                                                                                                                                                                                                                                                                 | 83                                                                 |
| Analog Port Pins. See A/D                                                                                                                                                                                                                                                                                                                                                      |                                                                    |
| Application Notes                                                                                                                                                                                                                                                                                                                                                              |                                                                    |
| AN552 (Implementing Wake-up on Key Stro                                                                                                                                                                                                                                                                                                                                        | okes                                                               |
| Using PIC16F7X)                                                                                                                                                                                                                                                                                                                                                                |                                                                    |
| AN556 (Implementing a Table Read)                                                                                                                                                                                                                                                                                                                                              |                                                                    |
| AN578 (Use of the SSP Module in the I <sup>2</sup> C                                                                                                                                                                                                                                                                                                                           |                                                                    |
| Multi-Master Environment)                                                                                                                                                                                                                                                                                                                                                      |                                                                    |
| AN607 (Power-up Trouble Shooting)                                                                                                                                                                                                                                                                                                                                              | 94                                                                 |
| Assembler                                                                                                                                                                                                                                                                                                                                                                      |                                                                    |
| MPASM Assembler                                                                                                                                                                                                                                                                                                                                                                | 113                                                                |
| В                                                                                                                                                                                                                                                                                                                                                                              |                                                                    |
| Parking Data Managa                                                                                                                                                                                                                                                                                                                                                            | 40                                                                 |
| Banking, Data Memory                                                                                                                                                                                                                                                                                                                                                           |                                                                    |
| BF DIT                                                                                                                                                                                                                                                                                                                                                                         | 60                                                                 |
| Dia ala Dia ana ana                                                                                                                                                                                                                                                                                                                                                            | 05                                                                 |
| Block Diagrams                                                                                                                                                                                                                                                                                                                                                                 |                                                                    |
| Block Diagrams<br>A/D                                                                                                                                                                                                                                                                                                                                                          |                                                                    |
| Block Diagrams<br>A/D<br>Analog Input Model                                                                                                                                                                                                                                                                                                                                    |                                                                    |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation                                                                                                                                                                                                                                                                                                          |                                                                    |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare                                                                                                                                                                                                                                                                                               |                                                                    |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,                                                                                                                                                                                                                                                   |                                                                    |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)                                                                                                                                                                                                                       | 85<br>86<br>55<br>55<br>XT<br>XT<br>91                             |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)<br>External Clock Input Operation                                                                                                                                                                                     |                                                                    |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)<br>External Clock Input Operation<br>(HS Osc Configuration)                                                                                                                                                           |                                                                    |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)<br>External Clock Input Operation<br>(HS Osc Configuration)<br>Interrupt Logic<br>BIC16E72                                                                                                                            |                                                                    |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)<br>External Clock Input Operation<br>(HS Osc Configuration)<br>Interrupt Logic<br>PIC16F73 and PIC16F76<br>DIC16F74                                                                                                   | 65<br>86<br>55<br>55<br>XT<br>91<br>91<br>99<br>                   |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)<br>External Clock Input Operation<br>(HS Osc Configuration)<br>Interrupt Logic<br>PIC16F73 and PIC16F76<br>PIC16F74 and PIC16F77                                                                                      |                                                                    |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)<br>External Clock Input Operation<br>(HS Osc Configuration)<br>Interrupt Logic<br>PIC16F73 and PIC16F76<br>PIC16F74 and PIC16F77<br>PORTA<br>PA2BA0 and PA5 Dart Disc                                                 | 65<br>86<br>55<br>55<br>XT<br>91<br>91<br>99<br>6<br>              |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)<br>External Clock Input Operation<br>(HS Osc Configuration)<br>Interrupt Logic<br>PIC16F73 and PIC16F76<br>PIC16F74 and PIC16F77<br>PORTA<br>RA3:RA0 and RA5 Port Pins<br>BA4TOCK/L Bin                               | 65<br>86<br>55<br>XT<br>91<br>91<br>91<br>91<br>91<br>91<br>       |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)<br>External Clock Input Operation<br>(HS Osc Configuration)<br>Interrupt Logic<br>PIC16F73 and PIC16F76<br>PIC16F74 and PIC16F77<br>PORTA<br>RA3:RA0 and RA5 Port Pins<br>RA4/T0CKI Pin                               | 65<br>86<br>55<br>XT<br>91<br>99<br>6<br>7<br>31<br>31             |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)<br>External Clock Input Operation<br>(HS Osc Configuration)<br>Interrupt Logic<br>PIC16F73 and PIC16F76<br>PIC16F74 and PIC16F77<br>PORTA<br>RA3:RA0 and RA5 Port Pins<br>RA4/T0CKI Pin<br>PORTB<br>PORTB<br>PORTB    | 65<br>86<br>55<br>55<br>XT<br>91<br>91<br>99<br>6<br>7<br>31<br>31 |
| Block Diagrams<br>A/D<br>Analog Input Model<br>Capture Mode Operation<br>Compare<br>Crystal/Ceramic Resonator Operation (HS,<br>or LP Osc Configuration)<br>External Clock Input Operation<br>(HS Osc Configuration)<br>Interrupt Logic<br>PIC16F73 and PIC16F76<br>PIC16F74 and PIC16F77<br>PORTA<br>RA3:RA0 and RA5 Port Pins<br>RA4/T0CKI Pin<br>PORTB<br>RB3:RB0 Port Pins | 65<br>86<br>55<br>XT<br>91<br>99<br>6<br>7<br>31<br>31<br>33       |

## С

| Capture/Compare/PW/M (CCP)                 |               |     |
|--------------------------------------------|---------------|-----|
| Associated Registers                       | 56            | 58  |
| Capture Mode                               | ,             | 55  |
| Prescaler                                  |               | 55  |
| CCP Pin Configuration                      | 55            | 56  |
|                                            | .55,          | 50  |
|                                            | ٥             | 11  |
| CCP2                                       |               |     |
|                                            | a             | 11  |
| Compare Mode                               | ,             | 55  |
| Software Interrunt Mode                    |               | 56  |
| Special Trigger Output                     |               | 56  |
| Timer1 Mode Selection                      |               | 56  |
| Example PW/M Frequencies and Resolutions   |               | 58  |
| Interaction of Two CCP Modules             |               | 53  |
| PWM Duty Cycle                             |               | 57  |
| PWM Mode                                   |               | 57  |
| PWM Period                                 |               | 57  |
| Setup for PWM Operation                    |               | 58  |
| Special Event Trigger and A/D Conversions  |               | 56  |
| Timer Resources                            |               | 53  |
| CCP1 Module                                |               | 53  |
| CCP2 Module                                |               | 53  |
| CCPR1H Register                            |               | 53  |
| CCPR1L Register                            |               | 53  |
| CCPxM-3:0> hite                            |               | 54  |
| CCPvY and CCPvV hite                       |               | 54  |
| CKE bit                                    |               | 60  |
|                                            |               | 61  |
| Code Examples                              |               | 01  |
| Call of a Subroutine in Page 1 from Page 0 |               | 26  |
| Changing Between Canture Prescalers        |               | 55  |
| Changing Prescaler Assignment to Timer     |               | 45  |
| Changing Prescaler Assignment to W/DT      |               | 45  |
| FLASH Program Read                         |               | 30  |
|                                            |               | 27  |
|                                            |               | 21  |
| Peading a 16-bit Free-Running Timer        |               | 10  |
| Saving STATUS W and PCI ATH Pagistore      | •••••         | 49  |
| in PAM                                     | 4             |     |
| Writing a 16-bit Free-Pupping Timer        |               | 100 |
| winning a to-bit rive-running timer        | • • • • • • • | 49  |

PORTC (Peripheral Output Override) ......35