Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 192 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | A/D 5x8b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-VQFN Exposed Pad | | Supplier Device Package | 28-QFN (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf73t-i-ml | ### **Pin Diagrams** #### Table of Contents | 1.0 | Device Overview | 5 | |-------|-----------------------------------------------------------------|-----| | 2.0 | Memory Organization | 13 | | 3.0 | Reading Program Memory | | | 4.0 | I/O Ports | 31 | | 5.0 | Timer0 Module | 43 | | 6.0 | Timer1 Module | 47 | | 7.0 | Timer2 Module | 51 | | 8.0 | Capture/Compare/PWM Modules | 53 | | 9.0 | Synchronous Serial Port (SSP) Module | 59 | | 10.0 | Universal Synchronous Asynchronous Receiver Transmitter (USART) | 69 | | 11.0 | Analog-to-Digital Converter (A/D) Module | 83 | | 12.0 | Special Features of the CPU | 89 | | 13.0 | Instruction Set Summary | 105 | | 14.0 | Development Support | 113 | | 15.0 | Electrical Characteristics | 119 | | 16.0 | DC and AC Characteristics Graphs and Tables | 141 | | 17.0 | Packaging Information | 151 | | Appe | ndix A: Revision History | | | Appe | ndix B: Device Differences | 161 | | Appe | ndix C: Conversion Considerations | 162 | | Index | | 163 | | On-Li | ne Support | 169 | | | er Response | | | PIC16 | SF7X Product Identification System | 171 | ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. ### **Customer Notification System** Register on our web site at www.microchip.com/cn to receive the most current information on all of our products. FIGURE 2-3: PIC16F74/73 REGISTER FILE MAP | | File<br>Address | | File<br>Address | | File<br>Address | A | File<br>Addre | |--------------------------------|-----------------|--------------------------------|-----------------|---------------------|-----------------|-----------------------|---------------| | Indirect addr.(*) | 00h | Indirect addr.(*) | 80h | Indirect addr.(*) | 100h | Indirect addr.(*) | 180 | | TMR0 | 01h | OPTION_REG | 81h | TMR0 | 101h | OPTION_REG | 18 | | PCL | 02h | PCL | 82h | PCL | 102h | PCL | 182 | | STATUS | 03h | STATUS | 83h | STATUS | 103h | STATUS | 183 | | FSR | 04h | FSR | 84h | FSR | 104h | FSR | 184 | | PORTA | 05h | TRISA | 85h | | 105h | | 18 | | PORTB | 06h | TRISB | 86h | PORTB | 106h | TRISB | 186 | | PORTC | 07h | TRISC | 87h | | 107h | | 18 | | PORTD <sup>(1)</sup> | 08h | TRISD <sup>(1)</sup> | 88h | | 108h | | 18 | | PORTE <sup>(1)</sup> | 09h | TRISE <sup>(1)</sup> | 89h | | 109h | | 189 | | PCLATH | 0Ah | PCLATH | 8Ah | PCLATH | 10Ah | PCLATH | 18 | | INTCON | 0Bh | INTCON | 8Bh | INTCON | 10Bh | INTCON | 181 | | PIR1 | 0Ch | PIE1 | 8Ch | PMDATA | 10Ch | PMCON1 | 180 | | PIR2 | 0Dh | PIE2 | 8Dh | PMADR | 10Dh | | 18 | | TMR1L | 0Eh | PCON | 8Eh | PMDATH | 10Eh | | 18 | | TMR1H | 0Fh | | 8Fh | PMADRH | 10Fh | | 18 | | T1CON | 10h | | 90h | | 110h | | 19 | | TMR2 | 11h | | 91h | | | | | | T2CON | 12h | PR2 | 92h | | | | | | SSPBUF | 13h | SSPADD | 93h | | | | | | SSPCON | 14h | SSPSTAT | 94h | | | | | | CCPR1L | 15h | | 95h | | | | | | CCPR1H | 16h | | 96h | | | | | | CCP1CON | 17h | | 97h | | | | | | RCSTA | 18h | TXSTA | 98h | | | | | | TXREG | 19h | SPBRG | 99h | | | | | | RCREG | 1Ah | | 9Ah | | | | | | CCPR2L | 1Bh | | 9Bh | | | | | | CCPR2H | 1Ch | | 9Ch | | | | | | CCP2CON | 1Dh | | 9Dh | | | | | | ADRES | 1Eh | | 9Eh | | | | | | ADCON0 | 1Fh | ADCON1 | 9Fh | | 120h | | 1A | | | 20h | | A0h | | 120h | | 174 | | General<br>Purpose<br>Register | | General<br>Purpose<br>Register | | accesses<br>20h-7Fh | | accesses<br>A0h - FFh | | | 96 Bytes | | 96 Bytes | | | 16Fh<br>170h | | 1E<br>1F | | | 7Fh | | FFh | | 17Fh | | 1F | | Bank 0 | • | Bank 1 | | Bank 2 | | Bank 3 | | Unimplemented data memory locations, read as '0'. <sup>\*</sup> Not a physical register. **Note 1:** These registers are not implemented on 28-pin devices. TABLE 2-1: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Details on page | |----------------------|---------------------------------------------------------------------------|--------------------------------------------------------------|----------------|----------------------------|----------------|--------------|-------------|--------------|--------------|--------------------------|-----------------| | Bank 1 | | | | | | | | | | | | | 80h <sup>(4)</sup> | INDF | Addressin | g this locatio | n uses conte | ents of FSR to | address data | a memory (n | ot a physica | al register) | 0000 0000 | 27, 96 | | 81h | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 20, 44, 96 | | 82h <sup>(4)</sup> | PCL | Program C | Counter's (PC | C) Least Sigr | nificant Byte | | | | | 0000 0000 | 26, 96 | | 83h <sup>(4)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 19, 96 | | 84h <sup>(4)</sup> | FSR | Indirect da | ita memory a | ddress poin | ter | | | | | xxxx xxxx | 27, 96 | | 85h | TRISA | _ | _ | PORTA Dat | a Direction Re | egister | | | | 11 1111 | 32, 96 | | 86h | TRISB | PORTB D | ata Direction | Register | | | | | | 1111 1111 | 34, 96 | | 87h | TRISC | PORTC D | ata Direction | Register | | | | | | 1111 1111 | 35, 96 | | 88h <sup>(5)</sup> | TRISD | PORTD D | ata Direction | Register | | | | | | 1111 1111 | 36, 96 | | 89h <sup>(5)</sup> | 19h <sup>(5)</sup> TRISE IBF OBF IBOV PSPMODE — PORTE Data Direction Bits | | | | | | Bits | 0000 -111 | 38, 96 | | | | 8Ah <sup>(1,4)</sup> | PCLATH | — — Write Buffer for the upper 5 bits of the Program Counter | | | | | | 0 0000 | 21, 96 | | | | 8Bh <sup>(4)</sup> | INTCON | GIE | PEIE | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 000x | 23, 96 | | 8Ch | PIE1 | PSPIE <sup>(3)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 22, 96 | | 8Dh | PIE2 | _ | _ | _ | _ | _ | _ | _ | CCP2IE | 0 | 24, 97 | | 8Eh | PCON | _ | - | _ | _ | - | _ | POR | BOR | qq | 25, 97 | | 8Fh | _ | Unimplem | ented | | | | | | | _ | _ | | 90h | _ | Unimplem | ented | | | | | | | _ | _ | | 91h | _ | Unimplem | ented | | | | | | | _ | _ | | 92h | PR2 | Timer2 Pe | riod Registe | r | | | | | | 1111 1111 | 52, 97 | | 93h | SSPADD | Synchrono | ous Serial Po | ort (I <sup>2</sup> C mode | ) Address Re | gister | | | | 0000 0000 | 68, 97 | | 94h | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 0000 0000 | 60, 97 | | 95h | _ | Unimplem | ented | | | | | | | _ | _ | | 96h | _ | Unimplem | ented | | | | | | | _ | _ | | 97h | _ | Unimplem | ented | ı | | | ı | | ı | _ | _ | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 69, 97 | | 99h | SPBRG | Baud Rate | Generator I | Register | | | | | | 0000 0000 | 71, 97 | | 9Ah | _ | Unimplem | | | | | | | | _ | | | 9Bh | _ | Unimplem | | | | | | | | _ | | | 9Ch | _ | Unimplem | | | | | | | | _ | | | 9Dh | _ | Unimplem | | | | | | | | _ | | | 9Eh | _ | Unimplem | nimplemented | | | | | | | | | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | 000 | 84, 97 | Legend: x = unknown, u = unchanged, q = value depends on condition, -= unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'. Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter during branches (CALL or GOTO). - 2: Other (non power-up) RESETS include external RESET through MCLR and Watchdog Timer Reset. - 3: Bits PSPIE and PSPIF are reserved on the 28-pin devices; always maintain these bits clear. - 4: These registers can be addressed from any bank. - 5: PORTD, PORTE, TRISD, and TRISE are not physically implemented on the 28-pin devices, read as '0'. - 6: This bit always reads as a '1'. ### 2.2.2.6 PIE2 Register The PIE2 register contains the individual enable bits for the CCP2 peripheral interrupt. ### REGISTER 2-6: PIE2 REGISTER (ADDRESS 8Dh) | U-0 R/W-0 | |-------|-----|-----|-----|-----|-----|-----|--------| | _ | - | _ | _ | _ | _ | | CCP2IE | | bit 7 | | | | | | | bit 0 | bit 7-1 **Unimplemented:** Read as '0' bit 0 **CCP2IE:** CCP2 Interrupt Enable bit 1 = Enables the CCP2 interrupt0 = Disables the CCP2 interrupt Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'- n = Value at POR reset '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### 2.2.2.7 PIR2 Register The PIR2 register contains the flag bits for the CCP2 interrupt. Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. ### REGISTER 2-7: PIR2 REGISTER (ADDRESS 0Dh) | U-0 R/W-0 | |-------|-----|-----|-----|-----|-----|-----|--------| | _ | _ | _ | _ | _ | _ | _ | CCP2IF | | bit 7 | | | | | | | bit 0 | bit 7-1 **Unimplemented:** Read as '0' bit 0 **CCP2IF:** CCP2 Interrupt Flag bit Capture mode: - 1 = A TMR1 register capture occurred (must be cleared in software) - 0 = No TMR1 register capture occurred Compare mode: - 1 = A TMR1 register compare match occurred (must be cleared in software) - 0 = No TMR1 register compare match occurred PWM mode: Unused Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### 4.2 **PORTB** and the TRISB Register PORTB is an 8-bit wide, bi-directional port. The corresponding data direction register is TRISB. Setting a TRISB bit (= '1') will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISB bit (= '0') will make the corresponding PORTB pin an output (i.e., put the contents of the output latch on the selected pin). Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (OPTION\_REG<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset. **BLOCK DIAGRAM OF** FIGURE 4-3: RB3:RB0 PINS Four of the PORTB pins (RB7:RB4) have an interrupt-on-change feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupt-on-change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are ORed together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>). This interrupt can wake the device from SLEEP. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner: - Any read or write of PORTB. This will end the mismatch condition. - Clear flag bit RBIF. A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared. The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature. This interrupt on mismatch feature, together with software configureable pull-ups on these four pins, allow easy interface to a keypad and make it possible for wake-up on key depression. Refer to the Embedded Control Handbook, "Implementing Wake-up on Key Stroke" (AN552). RB0/INT is an external interrupt input pin and is configured using the INTEDG bit (OPTION\_REG<6>). RB0/INT is discussed in detail in Section 12.11.1. FIGURE 4-4: **BLOCK DIAGRAM OF RB7:RB4 PINS** and clear the RBPU bit (OPTION\_REG<7>). **TABLE 4-9: PORTE FUNCTIONS** | Name | Bit# | Buffer Type | Function | |------------|------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RE0/RD/AN5 | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or read control input in Parallel Slave Port mode or analog input. For RD (PSP mode): 1 = IDLE 0 = Read operation. Contents of PORTD register output to PORTD I/O pins (if chip selected). | | RE1/WR/AN6 | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or write control input in Parallel Slave Port mode or analog input. For WR (PSP mode): 1 = IDLE 0 = Write operation. Value of PORTD I/O pins latched into PORTD register (if chip selected). | | RE2/CS/AN7 | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or chip select control input in Parallel Slave Port mode or analog input. For CS (PSP mode): 1 = Device is not selected 0 = Device is selected | Legend: ST = Schmitt Trigger input, TTL = TTL input Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in Parallel Slave Port mode. TABLE 4-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all<br>other<br>RESETS | |------|--------|-------|-------|-------|---------|-------|---------------------------|-------|-----------|--------------------------|---------------------------------| | 09h | PORTE | _ | _ | _ | _ | _ | RE2 | RE1 | RE0 | xxx | uuu | | 89h | TRISE | IBF | OBF | IBOV | PSPMODE | _ | PORTE Data Direction bits | | 0000 -111 | 0000 -111 | | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | 000 | 000 | Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PORTE. FIGURE 4-10: PARALLEL SLAVE PORT READ WAVEFORMS TABLE 4-11: REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS | |---------|--------|----------------------|---------|------------|---------------|-----------|---------|-------------|----------|--------------------------|---------------------------------| | 08h | PORTD | Port data I | atch wh | nen writte | en: Port pins | when read | | | | xxxx xxxx | uuuu uuuu | | 09h | PORTE | _ | _ | _ | _ | _ | RE2 | RE1 | RE0 | xxx | uuu | | 89h | TRISE | IBF | OBF | IBOV | PSPMODE | _ | PORTE D | Data Direct | ion Bits | 0000 -111 | 0000 -111 | | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | 000 | 000 | $\label{eq:local_equation} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \ \textbf{u} = \textbf{unchanged}, \ \textbf{-} = \textbf{unimplemented}, \ \textbf{read as '0'}. \ \textbf{Shaded cells are not used by the Parallel Slave Port.}$ Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76; always maintain these bits clear. **NOTES:** # 5.2 Using Timer0 with an External Clock When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of TOCKI, with the internal phase clocks, is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks. Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. ### REGISTER 5-1: OPTION\_REG REGISTER | R/W-1 |-------|--------|-------|-------|-------|-------|-------|-------| | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | | bit 7 | | | | | | | bit 0 | bit 7 RBPU: PORTB Pull-up Enable bit (see Section 2.2.2.2) bit 6 INTEDG: Interrupt Edge Select bit (see Section 2.2.2.2) T0CS: TMR0 Clock Source Select bit bit 5 1 = Transition on T0CKI pin 0 = Internal instruction cycle clock (CLKOUT) bit 4 T0SE: TMR0 Source Edge Select bit 1 = Increment on high-to-low transition on TOCKI pin 0 = Increment on low-to-high transition on T0CKI pin bit 3 PSA: Prescaler Assignment bit 1 = Prescaler is assigned to the WDT 0 = Prescaler is assigned to the Timer0 module bit 2-0 PS2:PS0: Prescaler Rate Select bits | Bit Value | TMR0 Rate | WDT Rate | |-----------|-----------|----------| | 000 | 1:2 | 1:1 | | 001 | 1:4 | 1:2 | | 010 | 1:8 | 1:4 | | 011 | 1:16 | 1:8 | | 100 | 1:32 | 1:16 | | 101 | 1:64 | 1:32 | | 110 | 1:128 | 1:64 | | 111 | 1:256 | 1:128 | | Legend: | | | | |--------------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | l bit, read as '0' | | - n = Value at POR reset | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | **Note:** To avoid an unintended device RESET, the instruction sequences shown in Example 5-1 and Example 5-2 (page 45) must be executed when changing the prescaler assignment between Timer0 and the WDT. This sequence must be followed even if the WDT is disabled. ### 6.4 Timer1 Operation in Asynchronous Counter Mode If control bit T1SYNC (T1CON<2>) is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during SLEEP and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (Section 6.4.1). In Asynchronous Counter mode, Timer1 cannot be used as a time-base for capture or compare operations. ## 6.4.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE Reading TMR1H or TMR1L, while the timer is running from an external asynchronous clock, will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads. For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the timer register. Reading the 16-bit value requires some care. The example code provided in Example 6-1 and Example 6-2 demonstrates how to write to and read Timer1 while it is running in Asynchronous mode. ### **EXAMPLE 6-1: WRITING A 16-BIT FREE-RUNNING TIMER** ``` ; All interrupts are disabled CLRF TMR1L ; Clear Low byte, Ensures no rollover into TMR1H MOVLW HI_BYTE ; Value to load into TMR1H MOVWF TMR1H, F ; Write High byte MOVLW LO_BYTE ; Value to load into TMR1L MOVWF TMR1H, F ; Write Low byte ; Re-enable the Interrupt (if required) CONTINUE ; Continue with your code ``` ### **EXAMPLE 6-2: READING A 16-BIT FREE-RUNNING TIMER** ``` ; All interrupts are disabled MOVF TMR1H, W ; Read high byte MOVWF TMPH TMR1L, W ; Read low byte MOVF MOVWF TMPL TMR1H, W ; Read high byte MOVF SUBWF TMPH, W ; Sub 1st read with 2nd read BTFSC STATUS, Z; Is result = 0 CONTINUE ; Good 16-bit read COTO ; TMR1L may have rolled over between the read of the high and low bytes. ; Reading the high and low bytes now will read a good value. MOVF TMR1H, W ; Read high byte MOVWF TMPH TMR1L, W ; Read low byte MOVF MOVWF TMPL ; Re-enable the Interrupt (if required) CONTINUE ; Continue with your code ``` ### 10.0 UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (USART) The Universal Synchronous Asynchronous Receiver Transmitter (USART) module is one of the two serial I/O modules. (USART is also known as a Serial Communications Interface or SCI.) The USART can be configured as a full duplex asynchronous system that can communicate with peripheral devices, such as CRT terminals and personal computers, or it can be configured as a half duplex synchronous system that can communicate with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs, etc. The USART can be configured in the following modes: - Asynchronous (full duplex) - Synchronous Master (half duplex) - Synchronous Slave (half duplex) Bit SPEN (RCSTA<7>) and bits TRISC<7:6> have to be set in order to configure pins RC6/TX/CK and RC7/RX/DT as the Universal Synchronous Asynchronous Receiver Transmitter. ### REGISTER 10-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER (ADDRESS 98h) | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R-1 | R/W-0 | |-------|-------|-------|-------|-----|-------|------|-------| | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | | bit 7 | | | | | | | bit 0 | bit 7 CSRC: Clock Source Select bit Asynchronous mode: Don't care Synchronous mode: - 1 = Master mode (clock generated internally from BRG) - 0 = Slave mode (clock from external source) - bit 6 TX9: 9-bit Transmit Enable bit - 1 = Selects 9-bit transmission - 0 = Selects 8-bit transmission - bit 5 **TXEN**: Transmit Enable bit - 1 = Transmit enabled - 0 = Transmit disabled Note: SREN/CREN overrides TXEN in Sync mode. - bit 4 SYNC: USART Mode Select bit - 1 = Synchronous mode - 0 = Asynchronous mode - bit 3 Unimplemented: Read as '0' - bit 2 BRGH: High Baud Rate Select bit Asynchronous mode: - 1 = High speed - 0 = Low speed Synchronous mode: Unused in this mode bit 1 TRMT: Transmit Shift Register Status bit 1 = TSR empty 0 = TSR full bit 0 **TX9D:** 9th bit of Transmit Data Can be parity bit Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### 10.3.2 **USART SYNCHRONOUS MASTER RECEPTION** Once synchronous mode is selected, reception is enabled by setting either enable bit SREN (RCSTA<5>), or enable bit CREN (RCSTA<4>). Data is sampled on the RC7/RX/DT pin on the falling edge of the clock. If enable bit SREN is set, then only a single word is received. If enable bit CREN is set, the reception is continuous until CREN is cleared. If both bits are set, CREN takes precedence. After clocking the last bit, the received data in the Receive Shift Register (RSR) is transferred to the RCREG register (if it is empty). When the transfer is complete, interrupt flag bit RCIF (PIR1<5>) is set. The actual interrupt can be enabled/ disabled by setting/clearing enable bit RCIE (PIE1<5>). Flag bit RCIF is a read only bit, which is reset by the hardware. In this case, it is reset when the RCREG register has been read and is empty. The RCREG is a double buffered register (i.e., it is a two deep FIFO). It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte to begin shifting into the RSR register. On the clocking of the last bit of the third byte, if the RCREG register is still full, then overrun error bit OERR (RCSTA<1>) is set. The word in the RSR will be lost. The RCREG register can be read twice to retrieve the two bytes in the FIFO. Bit OERR has to be cleared in software (by clearing bit CREN). If bit OERR is set, transfers from the RSR to the RCREG are inhibited, so it is essential to clear bit OERR if it is set. The ninth receive bit is buffered the same way as the receive data. Reading the RCREG register will load bit RX9D with a new value, therefore, it is essential for the user to read the RCSTA register before reading RCREG, in order not to lose the old RX9D information. Steps to follow when setting up a Synchronous Master Reception: - Initialize the SPBRG register for the appropriate baud rate (Section 10.1). - Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC. - Ensure bits CREN and SREN are clear. - If interrupts are desired, then set enable bit RCIE. - 5. If 9-bit reception is desired, then set bit RX9. - If a single reception is required, set bit SREN. For continuous reception set bit CREN. - 7. Interrupt flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set. - 8. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - 10. If any error occurred, clear the error by clearing bit CREN. - 11. If using interrupts, ensure that GIE and PEIE in the INTCON register are set. **FIGURE 10-8:** SYNCHRONOUS RECEPTION (MASTER MODE, SREN) TABLE 10-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS | |------------------------|--------|----------------------|---------|------------|-------|-------|--------|--------|--------|--------------------------|---------------------------------| | 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | 19h | TXREG | USART Tr | | egister | | | | | | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h | SPBRG | Baud Rate | Generat | or Registe | er | • | • | • | | 0000 0000 | 0000 0000 | Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous slave transmission. Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76 devices; always maintain these bits clear. ## 10.4.2 USART SYNCHRONOUS SLAVE RECEPTION The operation of the Synchronous Master and Slave modes is identical, except in the case of the SLEEP mode. Bit SREN is a "don't care" in Slave mode. If receive is enabled by setting bit CREN prior to the SLEEP instruction, then a word may be received during SLEEP. On completely receiving the word, the RSR register will transfer the data to the RCREG register and if enable bit RCIE bit is set, the interrupt generated will wake the chip from SLEEP. If the global interrupt is enabled, the program will branch to the interrupt vector (0004h). Follow these steps when setting up a Synchronous Slave Reception: - Enable the synchronous master serial port by setting bits SYNC and SPEN and clearing bit CSRC. - 2. If interrupts are desired, set enable bit RCIE. - 3. If 9-bit reception is desired, set bit RX9. - 4. To enable reception, set enable bit CREN. - Flag bit RCIF will be set when reception is complete and an interrupt will be generated, if enable bit RCIE was set. - Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing bit CREN. - If using interrupts, ensure that GIE and PEIE in the INTCON register are set. TABLE 10-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>RESETS | |------------------------|--------|----------------------|--------|-------------|-------|-------|--------|--------|--------|--------------------------|---------------------------------| | 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | 1Ah | RCREG | USART R | | egister | | | | | | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h | SPBRG | Baud Rate | Genera | tor Registe | er | | | | | 0000 0000 | 0000 0000 | Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous slave reception. Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76 devices, always maintain these bits clear. FIGURE 12-7: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1 FIGURE 12-8: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2 FIGURE 12-9: SLOW RISE TIME (MCLR TIED TO VDD THROUGH RC NETWORK) | CALL | Call Subroutine | CLRWDT | Clear Watchdog Timer | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] CALL k | Syntax: | [label] CLRWDT | | Operands: | $0 \leq k \leq 2047$ | Operands: | None | | Operation: | (PC)+ 1 $\rightarrow$ TOS,<br>k $\rightarrow$ PC<10:0>,<br>(PCLATH<4:3>) $\rightarrow$ PC<12:11> | Operation: | $00h \rightarrow WDT$ $0 \rightarrow WDT \text{ prescaler,}$ $1 \rightarrow \overline{TO}$ | | Status Affected: | None | | 1 → PD<br>———————————————————————————————————— | | Description: | Call Subroutine. First, return | Status Affected: | TO, PD | | | address (PC+1) is pushed onto the stack. The eleven-bit immediate address is loaded into PC bits <10:0>. The upper bits of the PC are loaded from PCLATH. CALL is a two-cycle instruction. | Description: | CLRWDT instruction resets the Watchdog Timer. It also resets the prescaler of the WDT. Status bits TO and PD are set. | | CLRF | Clear f | COMF | Complement f | | Syntax: | [label] CLRF f | Syntax: | [label] COMF f,d | | Operands: | $0 \le f \le 127$ | Operands: | 0 ≤ f ≤ 127 | | Operation: | 00h (f) | | d ∈ [0,1] | | | 1 → Z | Operation: | $(\bar{f}) \rightarrow (destination)$ | | Status Affected: | Z | Status Affected: | Z | | Description: | The contents of register 'f' are cleared and the Z bit is set. | Description: | The contents of register 'f' are complemented. If 'd' is 0, the result is stored in W. If 'd' is 1, the result is stored back in register 'f'. | | CLRW | Clear W | DECF | Decrement f | | Syntax: | [label] CLRW | Syntax: | [ label ] DECF f,d | | Operands: | None | Operands: | $0 \le f \le 127$ | | Operation: | $00h \rightarrow (W)$ | | d ∈ [0,1] | | | $1 \rightarrow Z$ | Operation: | (f) - 1 $\rightarrow$ (destination) | | Status Affected: | Z | Status Affected: | Z | | Description: | W register is cleared. Zero bit (Z) is set. | Description: | Decrement register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is | stored back in register 'f'. FIGURE 15-6: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING FIGURE 15-7: BROWN-OUT RESET TIMING TABLE 15-3: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER, AND BROWN-OUT RESET REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | |------------------|-------|--------------------------------------------------------|-----|-----------|-----|-------|---------------------------------------------------| | 30 | TmcL | MCLR Pulse Width (low) | 2 | _ | _ | μs | VDD = 5V, -40°C to +85°C | | 31* | TWDT | Watchdog Timer Time-out Period (No Prescaler) | 7 | 18 | 33 | ms | VDD = 5V, -40°C to +85°C | | 32 | Tost | Oscillation Start-up Timer Period | _ | 1024 Tosc | _ | _ | Tosc = OSC1 period | | 33* | TPWRT | Power-up Timer Period | 28 | 72 | 132 | ms | $VDD = 5V, -40^{\circ}C \text{ to } +85^{\circ}C$ | | 34 | Tıoz | I/O Hi-Impedance from MCLR Low or Watchdog Timer Reset | _ | _ | 2.1 | μs | | | 35 | TBOR | Brown-out Reset Pulse Width | 100 | _ | _ | μs | VDD ≤ VBOR (D005) | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 15-13: SPI SLAVE MODE TIMING (CKE = 0) FIGURE 15-14: SPI SLAVE MODE TIMING (CKE = 1) FIGURE 16-15: TYPICAL, MINIMUM AND MAXIMUM VOH vs. IOH (VDD = 5V, -40°C TO 125°C) FIGURE 16-16: TYPICAL, MINIMUM AND MAXIMUM VOH vs. IOH (VDD = 3V, -40°C TO 125°C) | USART Synchronous Transmission | | |-------------------------------------|-----| | (Through TXEN) | | | Wake-up from SLEEP via Interrupt | 103 | | Watchdog Timer | | | Timing Parameter Symbology | 125 | | Timing Requirements | | | Capture/Compare/PWM (CCP1 and CCP2) | 130 | | CLKOUT and I/O | 127 | | External Clock | 126 | | I <sup>2</sup> C Bus Data | 136 | | I2C Bus START/STOP Bits | 135 | | Parallel Slave Port | 131 | | RESET, Watchdog Timer, Oscillator | | | Start-up Timer, Power-up Timer | | | and Brown-out Reset | 128 | | SPI Mode | 134 | | Timer0 and Timer1 External Clock | 129 | | USART Synchronous Receive | | | USART Synchronous Transmission | | | TMR1CS bit | | | TMR1ON bit | | | TMR2ON bit | 52 | | TOUTPS<3:0> bits | 52 | | TRISA Register | | | TRISB Register | | | TRISC Register | | | TRISD Register | | | TRISE Register | | | IBF Bit | | | IBOV Bit | | | PSPMODE bit | | | TXSTA Register | , - | | SYNC bit | 69 | | TRMT bit | | | TX9 bit | | | TX9D bit | | | TXEN bit | | | | | | U | | | UA | 60 | | Universal Synchronous Asynchronous | | | Receiver Transmitter. See USART | | | Update Address bit, UA | 60 | | USART | | | Asynchronous Mode | | | Asynchronous Receiver | | | Asynchronous Reception | | | Associated Registers | | | Asynchronous Transmission | | | Associated Registers | 74 | | Asynchronous Transmitter | | | | | | Baud Rate Generator (BRG) | 71 | |---------------------------------------------|---------| | Baud Rate Formula | 71 | | Baud Rates, Asynchronous Mode | | | (BRGH = 0) | 72 | | Baud Rates, Asynchronous Mode | | | (BRGH = 1) | 72 | | Sampling | | | Mode Select (SYNC Bit) | 60 | | Overrun Error (OERR Bit) | | | RC6/TX/CK Pin | | | RC7/RX/DT Pin | | | Serial Port Enable (SPEN Bit) | | | Single Receive Enable (SREN Bit) | | | | | | Synchronous Master Mode | | | Synchronous Master Reception | | | Associated Registers | | | Synchronous Master Transmission | | | Associated Registers | | | Synchronous Slave Mode | | | Synchronous Slave Reception | | | Associated Registers | 81 | | Synchronous Slave Transmission | | | Associated Registers | 81 | | Transmit Data, 9th Bit (TX9D) | 69 | | Transmit Enable (TXEN bit) | | | Transmit Enable, Nine-bit (TX9 bit) | 69 | | Transmit Shift Register Status (TRMT bit) . | 69 | | · · · · · · | | | W | | | Wake-up from SLEEP | 89, 102 | | Interrupts | | | MCLR Reset | | | WDT Reset | | | Wake-up Using Interrupts | | | Watchdog Timer (WDT) | | | Associated Registers | | | Enable (WDTE Bit) | | | Postscaler. See Postscaler, WDT | 101 | | Programming Considerations | 101 | | RC Oscillator | | | | | | Time-out Period | | | WDT Reset, Normal Operation | | | WDT Reset, SLEEP | | | WCOL bit | | | Write Collision Detect bit (WCOL) | | | WWW, On-Line Support | | | | |