Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 192 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | A/D 8x8b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-TQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf74-i-ptg | ### Pin Diagrams (Continued) #### 2.0 MEMORY ORGANIZATION There are two memory blocks in each of these PICmicro® MCUs. The Program Memory and Data Memory have separate buses so that concurrent access can occur and is detailed in this section. The Program Memory can be read internally by user code (see Section 3.0). Additional information on device memory may be found in the PICmicro™ Mid-Range Reference Manual (DS33023). #### 2.1 **Program Memory Organization** The PIC16F7X devices have a 13-bit program counter capable of addressing an 8K word x 14-bit program memory space. The PIC16F77/76 devices have 8K words of FLASH program memory and the PIC16F73/74 devices have 4K words. The program memory maps for PIC16F7X devices are shown in Figure 2-1. Accessing a location above the physically implemented address will cause a wraparound. The RESET Vector is at 0000h and the Interrupt Vector is at 0004h. #### 2.2 **Data Memory Organization** The Data Memory is partitioned into multiple banks, which contain the General Purpose Registers and the Special Function Registers. Bits RP1 (STATUS<6>) and RP0 (STATUS<5>) are the bank select bits: | RP1:RP0 | Bank | |---------|------| | 00 | 0 | | 01 | 1 | | 10 | 2 | | 11 | 3 | Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain Special Function Registers. Some frequently used Special Function Registers from one bank may be mirrored in another bank for code reduction and quicker access. #### 2.2.1 GENERAL PURPOSE REGISTER FILE The register file (shown in Figure 2-2 and Figure 2-3) can be accessed either directly, or indirectly, through the File Select Register FSR. PIC16F76/77 PIC16F73/74 PC<12:0> PC<12:0> 13 CALL, RETURN CALL, RETURN RETELE. RETLW RETETE, RETLW Stack Level 1 Stack Level 1 Stack Level 2 Stack Level 2 Stack Level 8 Stack Level 8 RESET Vector 0000h 0000h RESET Vector Interrupt Vector Interrupt Vector 0004h 0005h 0004h 0005h Page 0 Page 0 On-Chip 07FFh 07FFh Program 0800h 0800h Memory Page 1 Page 1 On-Chip 0FFFh 0FFFh Program 1000h 1000h Memory Page 2 Unimplemented 17FFh 1800h Read as '0' Page 3 1FFFh 1FFFh FIGURE 2-1: PROGRAM MEMORY MAPS AND STACKS FOR PIC16F7X DEVICES PIC16F77/76 REGISTER FILE MAP FIGURE 2-2: | A | File<br>Address | | File<br>Address | | File<br>Address | | Fil<br>Addr | |--------------------------------------------|-----------------|--------------------------------------------|-----------------|--------------------------------------------|-----------------|--------------------------------------------|-------------| | Indirect addr.(*) | 00h | Indirect addr.(*) | 80h | Indirect addr.(*) | 100h | Indirect addr.(*) | 180 | | TMR0 | 01h | OPTION_REG | 81h | TMR0 | 101h | OPTION_REG | 18 | | PCL | 02h | PCL | 82h | PCL | 102h | PCL | 182 | | STATUS | 03h | STATUS | 83h | STATUS | 103h | STATUS | 183 | | FSR | 04h | FSR | 84h | FSR | 104h | FSR | 184 | | PORTA | 05h | TRISA | 85h | | 105h | | 18 | | PORTB | 06h | TRISB | 86h | PORTB | 106h | TRISB | 186 | | PORTC | 07h | TRISC | 87h | | 107h | | 187 | | PORTD <sup>(1)</sup> | 08h | TRISD <sup>(1)</sup> | 88h | | 108h | | 188 | | PORTE <sup>(1)</sup> | 09h | TRISE <sup>(1)</sup> | 89h | | 109h | | 189 | | PCLATH | 0Ah | PCLATH | 8Ah | PCLATH | 10Ah | PCLATH | 18 | | INTCON | 0Bh | INTCON | 8Bh | INTCON | 10Bh | INTCON | 181 | | PIR1 | 0Ch | PIE1 | 8Ch | PMDATA | 10Ch | PMCON1 | 180 | | PIR2 | 0Dh | PIE2 | 8Dh | PMADR | 10Dh | | 181 | | TMR1L | 0Eh | PCON | 8Eh | PMDATH | 10Eh | | 18 | | TMR1H | 0Fh | | 8Fh | PMADRH | 10Fh | | 18 | | T1CON | 10h | | 90h | | 110h | | 190 | | TMR2 | 11h | | 91h | | 111h | | 19 | | T2CON | 12h | PR2 | 92h | | 112h | | 192 | | SSPBUF | 13h | SSPADD | 93h | | 113h | | 193 | | SSPCON | 14h | SSPSTAT | 94h | | 114h | | 194 | | CCPR1L | 15h | | 95h | | 115h | | 19 | | CCPR1H | 16h | | 96h | | 116h | | 196 | | CCP1CON | 17h | | 97h | General<br>Purpose | 117h | General<br>Purpose | 19 | | RCSTA | 18h | TXSTA | 98h | Register | 118h | Register | 198 | | TXREG | 19h | SPBRG | 99h | 16 Bytes | 119h | 16 Bytes | 199 | | RCREG | 1Ah | | 9Ah | | 11Ah | | 19 | | CCPR2L | 1Bh | | 9Bh | | 11Bh | | 191 | | CCPR2H | 1Ch | | 9Ch | | 11Ch | | 190 | | CCP2CON | 1Dh | | 9Dh | | 11Dh | | 191 | | ADRES | 1Eh | | 9Eh | | 11Eh | | 191 | | ADCON0 | 1Fh | ADCON1 | 9Fh | | 11Fh | | 191 | | | 20h | | A0h | | 120h | | 1A | | General<br>Purpose<br>Register<br>96 Bytes | | General<br>Purpose<br>Register<br>80 Bytes | EFh | General<br>Purpose<br>Register<br>80 Bytes | 16Fh | General<br>Purpose<br>Register<br>80 Bytes | 1EI | | · | 7Fh | accesses<br>70h-7Fh | F0h<br>FFh | accesses<br>70h-7Fh | 170h<br>17Fh | accesses<br>70h - 7Fh | 1F( | | Bank 0 | | Bank 1 | | Bank 2 | | Bank 3 | | Unimplemented data memory locations, read as '0'. \* Not a physical register. **Note 1:** These registers are not implemented on 28-pin devices. TABLE 2-1: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Details on page | |----------------------|------------|----------------------|----------------|----------------------------|----------------|---------------|---------------|--------------|--------------|--------------------------|-----------------| | Bank 1 | | | | | | | | | | | | | 80h <sup>(4)</sup> | INDF | Addressin | g this locatio | n uses conte | ents of FSR to | address data | a memory (n | ot a physica | al register) | 0000 0000 | 27, 96 | | 81h | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 20, 44, 96 | | 82h <sup>(4)</sup> | PCL | Program C | Counter's (PC | C) Least Sigr | nificant Byte | | | | | 0000 0000 | 26, 96 | | 83h <sup>(4)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 19, 96 | | 84h <sup>(4)</sup> | FSR | Indirect da | ita memory a | ddress poin | ter | | | | | xxxx xxxx | 27, 96 | | 85h | TRISA | _ | _ | PORTA Dat | a Direction Re | egister | | | | 11 1111 | 32, 96 | | 86h | TRISB | PORTB D | ata Direction | Register | | | | | | 1111 1111 | 34, 96 | | 87h | TRISC | PORTC D | ata Direction | Register | | | | | | 1111 1111 | 35, 96 | | 88h <sup>(5)</sup> | TRISD | PORTD D | ata Direction | Register | | | | | | 1111 1111 | 36, 96 | | 89h <sup>(5)</sup> | TRISE | IBF | OBF | IBOV | PSPMODE | _ | PORTE Da | ta Direction | Bits | 0000 -111 | 38, 96 | | 8Ah <sup>(1,4)</sup> | PCLATH | _ | _ | _ | Write Buffer f | for the upper | 5 bits of the | Program C | ounter | 0 0000 | 21, 96 | | 8Bh <sup>(4)</sup> | INTCON | GIE | PEIE | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 000x | 23, 96 | | 8Ch | PIE1 | PSPIE <sup>(3)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 22, 96 | | 8Dh | PIE2 | _ | _ | _ | _ | _ | _ | _ | CCP2IE | 0 | 24, 97 | | 8Eh | PCON | _ | _ | | | | | | BOR | qq | 25, 97 | | 8Fh | _ | Unimplemented | | | | | | _ | _ | | | | 90h | _ | Unimplem | nimplemented | | | | | | _ | _ | | | 91h | _ | Unimplem | ented | | | | | | | _ | _ | | 92h | PR2 | Timer2 Pe | riod Registe | r | | | | | | 1111 1111 | 52, 97 | | 93h | SSPADD | Synchrono | ous Serial Po | ort (I <sup>2</sup> C mode | ) Address Re | gister | | | | 0000 0000 | 68, 97 | | 94h | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 0000 0000 | 60, 97 | | 95h | _ | Unimplem | ented | | | | | | | _ | _ | | 96h | _ | Unimplem | ented | | | | | | | _ | _ | | 97h | _ | Unimplem | ented | ı | | | ı | | ı | _ | _ | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 69, 97 | | 99h | SPBRG | Baud Rate | Generator I | Register | | | | | | 0000 0000 | 71, 97 | | 9Ah | _ | Unimplem | | | | | | | | _ | | | 9Bh | _ | Unimplem | | | | | | | | _ | | | 9Ch | _ | Unimplem | | | | | | | | _ | | | 9Dh | _ | Unimplem | | | | | | | | _ | | | 9Eh | _ | Unimplem | ented | | | | 1 | | 1 | _ | | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | 000 | 84, 97 | Legend: x = unknown, u = unchanged, q = value depends on condition, -= unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'. Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter during branches (CALL or GOTO). - 2: Other (non power-up) RESETS include external RESET through MCLR and Watchdog Timer Reset. - 3: Bits PSPIE and PSPIF are reserved on the 28-pin devices; always maintain these bits clear. - 4: These registers can be addressed from any bank. - 5: PORTD, PORTE, TRISD, and TRISE are not physically implemented on the 28-pin devices, read as '0'. - 6: This bit always reads as a '1'. ### 4.0 **I/O PORTS** Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin. Additional information on I/O ports may be found in the PICmicro™ Mid-Range Reference Manual, (DS33023). ### 4.1 PORTA and the TRISA Register PORTA is a 6-bit wide, bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= '1') will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISA bit (= '0') will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin). Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, the value is modified and then written to the port data latch. Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other PORTA pins have TTL input levels and full CMOS output drivers. Other PORTA pins are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register1). **Note:** On a Power-on Reset, these pins are configured as analog inputs and read as '0'. The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set, when using them as analog inputs. ### **EXAMPLE 4-1: INITIALIZING PORTA** | | | | •••• | , (LILING) | |-------|---------|-----|------|-----------------------| | BCF | STATUS, | RP0 | ; | | | BCF | STATUS, | RP1 | ; | Bank0 | | CLRF | PORTA | | ; | Initialize PORTA by | | | | | ; | clearing output | | | | | ; | data latches | | BSF | STATUS, | RP0 | ; | Select Bank 1 | | MOVLW | 0x06 | | ; | Configure all pins | | MOVWF | ADCON1 | | ; | as digital inputs | | MOVLW | 0xCF | | ; | Value used to | | | | | ; | initialize data | | | | | ; | direction | | MOVWF | TRISA | | ; | Set RA<3:0> as inputs | | | | | ; | RA<5:4> as outputs | | | | | ; | TRISA<7:6>are always | | | | | ; | read as '0'. | | | | | | | ### FIGURE 4-1: BLOCK DIAGRAM OF RA3:RA0 AND RA5 PINS ### FIGURE 4-2: BLOCK DIAGRAM OF RA4/TOCKI PIN ### 6.1 Timer1 Operation in Timer Mode Timer mode is selected by clearing the TMR1CS (T1CON<1>) bit. In this mode, the input clock to the timer is Fosc/4. The synchronize control bit T1SYNC (T1CON<2>) has no effect, since the internal clock is always in sync. ### 6.2 Timer1 Counter Operation Timer1 may operate in Asynchronous or Synchronous mode, depending on the setting of the TMR1CS bit. When Timer1 is being incremented via an external source, increments occur on a rising edge. After Timer1 is enabled in Counter mode, the module must first have a falling edge before the counter begins to increment. ## 6.3 Timer1 Operation in Synchronized Counter Mode Counter mode is selected by setting bit TMR1CS. In this mode, the timer increments on every rising edge of clock input on pin RC1/T1OSI/CCP2, when bit T1OSCEN is set, or on pin RC0/T1OSO/T1CKI, when bit T1OSCEN is cleared. If T1SYNC is cleared, then the external clock input is synchronized with internal phase clocks. The synchronization is done after the prescaler stage. The prescaler stage is an asynchronous ripple counter. In this configuration, during SLEEP mode, Timer1 will not increment even if the external clock is present, since the synchronization circuit is shut-off. The prescaler, however, will continue to increment. FIGURE 6-2: TIMER1 BLOCK DIAGRAM ### 7.0 TIMER2 MODULE Timer2 is an 8-bit timer with a prescaler and a postscaler. It can be used as the PWM time-base for the PWM mode of the CCP module(s). The TMR2 register is readable and writable, and is cleared on any device RESET. The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits T2CKPS1:T2CKPS0 (T2CON<1:0>). The Timer2 module has an 8-bit period register, PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon RESET. The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt (latched in flag bit TMR2IF, (PIR1<1>)). Timer2 can be shut-off by clearing control bit TMR2ON (T2CON<2>) to minimize power consumption. Register 7-1 shows the Timer2 control register. Additional information on timer modules is available in the PICmicro™ Mid-Range MCU Family Reference Manual (DS33023). ### 7.1 Timer2 Prescaler and Postscaler The prescaler and postscaler counters are cleared when any of the following occurs: - · a write to the TMR2 register - · a write to the T2CON register - any device RESET (POR, MCLR Reset, WDT Reset or BOR) TMR2 is not cleared when T2CON is written. ### 7.2 Output of TMR2 The output of TMR2 (before the postscaler) is fed to the SSP module, which optionally uses it to generate shift clock. #### FIGURE 7-1: TIMER2 BLOCK DIAGRAM **Note 1:** TMR2 register output can be software selected by the SSP module as a baud clock. # 11.0 ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE The 8-bit analog-to-digital (A/D) converter module has five inputs for the PIC16F73/76 and eight for the PIC16F74/77. The A/D allows conversion of an analog input signal to a corresponding 8-bit digital number. The output of the sample and hold is the input into the converter, which generates the result via successive approximation. The analog reference voltage is software selectable to either the device's positive supply voltage (VDD), or the voltage level on the RA3/AN3/VREF pin. The A/D converter has a unique feature of being able to operate while the device is in SLEEP mode. To operate in SLEEP, the A/D conversion clock must be derived from the A/D's internal RC oscillator. The A/D module has three registers. These registers are: - A/D Result Register ((ADRES) - A/D Control Register 0 (ADCON0) - A/D Control Register 1 ((ADCON1) The ADCON0 register, shown in Register 11-1, controls the operation of the A/D module. The ADCON1 register, shown in Register 11-2, configures the functions of the port pins. The port pins can be configured as analog inputs (RA3 can also be a voltage reference), or as digital I/O. Additional information on using the A/D module can be found in the PICmicro™ Mid-Range MCU Family Reference Manual (DS33023) and in Application Note, AN546 (DS00546). ### REGISTER 11-1: ADCON0 REGISTER (ADDRESS 1Fh) | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | |-------|-------|-------|-------|-------|---------|-----|-------| | ADCS1 | ADCS0 | CHS2 | CHS1 | CHS0 | GO/DONE | _ | ADON | | bit 7 | | | | | | | bit 0 | bit 7-6 ADCS1:ADCS0: A/D Conversion Clock Select bits 00 = Fosc/2 01 = Fosc/8 10 = Fosc/32 11 = FRC (clock derived from the internal A/D module RC oscillator) bit 5-3 CHS2:CHS0: Analog Channel Select bits 000 = Channel 0 (RA0/AN0) 001 = Channel 1 (RA1/AN1) 010 = Channel 2 (RA2/AN2) 011 = Channel 3 (RA3/AN3) 100 = Channel 4 (RA5/AN4) 101 = Channel 5 (RE0/AN5)(1) 110 = Channel 6 (RE1/AN6)(1) 111 = Channel 7 (RE2/AN7)(1) bit 2 GO/DONE: A/D Conversion Status bit If ADON = 1: - 1 = A/D conversion in progress (setting this bit starts the A/D conversion) - 0 = A/D conversion not in progress (this bit is automatically cleared by hardware when the A/D conversion is complete) bit 1 **Unimplemented**: Read as '0' bit 0 **ADON**: A/D On bit 1 = A/D converter module is operating 0 = A/D converter module is shut-off and consumes no operating current Note 1: A/D channels 5, 6 and 7 are implemented on the PIC16F74/77 only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### REGISTER 11-2: ADCON1 REGISTER (ADDRESS 9Fh) | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-----|-----|-------|-------|-------| | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | | bit 7 | | | | | | | bit 0 | bit 7-3 Unimplemented: Read as '0' bit 2-0 PCFG2:PCFG0: A/D Port Configuration Control bits | PCFG2:PCFG0 | RA0 | RA1 | RA2 | RA5 | RA3 | RE0 <sup>(1)</sup> | RE1 <sup>(1)</sup> | RE2 <sup>(1)</sup> | VREF | |-------------|-----|-----|-----|-----|------|--------------------|--------------------|--------------------|------| | 000 | Α | Α | Α | Α | Α | Α | Α | Α | VDD | | 001 | Α | Α | Α | Α | VREF | Α | Α | Α | RA3 | | 010 | Α | Α | Α | Α | Α | D | D | D | Vdd | | 011 | Α | Α | Α | Α | VREF | D | D | D | RA3 | | 100 | Α | Α | D | D | Α | D | D | D | Vdd | | 101 | Α | Α | D | D | VREF | D | D | D | RA3 | | 11x | D | D | D | D | D | D | D | D | Vdd | A = Analog input D = Digital I/O Note 1: RE0, RE1 and RE2 are implemented on the PIC16F74/77 only. Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### 11.1 A/D Acquisition Requirements For the A/D converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 11-2. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), see Figure 11-2. The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 10 k $\Omega$ . After the analog input channel is selected (changed), the acquisition period must pass before the conversion can be started. To calculate the minimum acquisition time, TACQ, see the PICmicro<sup>TM</sup> Mid-Range MCU Family Reference Manual (DS33023). In general, however, given a maximum source impedance of 10 k $\Omega$ and at a temperature of 100°C, TACQ will be no more than 16 $\mu$ sec. FIGURE 11-2: ANALOG INPUT MODEL TABLE 11-1: TAD vs. MAXIMUM DEVICE OPERATING FREQUENCIES (STANDARD DEVICES (C)) | AD Clock | Source (TAD) | Maximum Device Frequency | |-------------------------|--------------|--------------------------| | Operation | ADCS1:ADCS0 | Max. | | 2Tosc | 0.0 | 1.25 MHz | | 8Tosc | 01 | 5 MHz | | 32Tosc | 10 | 20 MHz | | RC <sup>(1, 2, 3)</sup> | 11 | (Note 1) | - **Note 1:** The RC source has a typical TAD time of 4 $\mu$ s but can vary between 2-6 $\mu$ s. - When the device frequencies are greater than 1 MHz, the RC A/D conversion clock source is only recommended for SLEEP operation. - 3: For extended voltage devices (LC), please refer to the Electrical Specifications section. ## 12.15 Program Verification/Code Protection If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes. ### 12.16 ID Locations Four memory locations (2000h - 2003h) are designated as ID locations, where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution, but are readable and writable during program/verify. It is recommended that only the 4 Least Significant bits of the ID location are used. ### 12.17 In-Circuit Serial Programming PIC16F7X microcontrollers can be serially programmed while in the end application circuit. This is simply done, with two lines for clock and data and three other lines for power, ground, and the programming voltage (see Figure 12-13 for an example). This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. For general information of serial programming, please refer to the In-Circuit Serial Programming (ICSP™) Guide (DS30277). For specific details on programming commands and operations for the PIC16F7X devices, please refer to the latest version of the PIC16F7X FLASH Program Memory Programming Specification (DS30324). FIGURE 12-13: TYPICAL IN-CIRCUIT SERIAL PROGRAMMING CONNECTION TABLE 14-1: DEVELOPMENT TOOLS FROM MICROCHIP | | PIC12CXX | PIC14000 | PIC16C5X | PIC16C6X | PIC16CXXX | PIC16F62X | Y7381319 | PIC16C7X | PIC16C8X | PIC16F8X | PIC16C9X | PIC17C4X | PIC17C7XX | CAASOFSIG | PIC18CXX2 | 54CXX\ | 93CXX<br>SPCXX\<br>S4CXX\<br>bIC18EXXX | SPCXX/<br>SPCXX/<br>PIC18FXXX | |----------------------------------------------------------|----------|----------|-------------|----------|-------------|-------------|-------------|----------|----------|----------|----------|----------|-----------|-------------|---------------------------------------|---------------------------------------|----------------------------------------|-------------------------------| | MPLAB <sup>®</sup> Integrated<br>Development Environment | > | > | ~ | ^ | ~ | > | > | > | > | > | > | ` | • | ` | > | | > | > | | MPLAB® C17 C Compiler | | | | | | | | | | | | ^ | - | <i>&gt;</i> | | | | | | MPLAB® C18 C Compiler | | | | | | | | | | | | | | _ | ^ | <i>^ ^</i> | | | | MPASM™ Assembler/<br>MPLINK™ Object Linker | ^ | > | <b>&gt;</b> | ^ | ^ | <i>&gt;</i> | <b>&gt;</b> | > | > | > | > | • | > | * | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` | > | <b>&gt;</b> | > | | MPLAB® ICE In-Circuit Emulator | ر × | > | ^ | > | 1 | **/ | ` | ` | ` | ` | ` | ` | > | , | <i>&gt;</i> | <i>,</i> | | | | ICEPIC <sup>TM</sup> In-Circuit Emulator | > | | <b>~</b> | ^ | < | | > | > | > | | > | | | | | | | | | MPLAB® ICD In-Circuit<br>Debugger | | | | *^ | | | * | | | > | | | | | • | ` | ` | `` | | PICSTART® Plus Entry Level<br>Development Programmer | > | > | > | ^ | <i>&gt;</i> | ** | > | > | > | > | > | ` | > | > | <i>&gt;</i> | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` | | | | PRO MATE® II<br>Universal Device Programmer | > | > | > | > | > | * | > | > | > | > | > | <u> </u> | > | > | <u> </u> | > | ```` | > | | PICDEM™ 1 Demonstration<br>Board | | | > | | > | | + | | > | | | > | | | | | | | | PICDEM™ 2 Demonstration<br>Board | | | | ∤^ | | | <b>†</b> | | | | | | | > | ` <u>`</u> | > | | | | PICDEM™ 3 Demonstration<br>Board | | | | | | | | | | | > | | | | | | | | | PICDEM™ 14A Demonstration<br>Board | | > | | | | | | | | | | | | | | | | | | PICDEM™ 17 Demonstration<br>Board | | | | | | | | | | | | • | | | | | | | | KEELoo® Evaluation Kit | | | | | | | | | | | | | | | | | ` | > | | KEELoq $^{ ext{@}}$ Transponder Kit | | | | | | | | | | | | | | | | | <u> </u> | <i>&gt;</i> | | microlD™ Programmer's Kit | | | | | | | | | | | | | | | | | | <u> </u> | | 125 kHz microlD™<br>Developer's Kit | | | | | | | | | | | | | | | | | | <i>,</i> | | 125 kHz Anticollision microlD™<br>Developer's Kit | _ | | | | | | | | | | | | | | | | | <i>&gt;</i> | | 13.56 MHz Anticollision<br>microlD™ Developer's Kit | | | | | | | | | | | | | | | | | | ` | | MCP2510 CAN Developer's Kit | L | Ļ | | | | | | | | | | | _ | | _ | | | | <sup>\*</sup> Contact the Microchip Technology Inc. web site at www.microchip.com for information on how to use the MPLAB® ICD In-Circuit Debugger (DV164001) with PIC16C62, 63, 64, 65, 72, 73, 74, 76, 77. \*\* Contact Microchip Technology Inc. for availability date. † Development tool is available on select devices. ## 15.2 DC Characteristics: PIC16F73/74/76/77 (Industrial, Extended) PIC16LF73/74/76/77 (Industrial) (Continued) | DC CHA | ARACT | ERISTICS | Operating | tempe | erature | -40°0<br>-40°0 | s (unless otherwise stated) C ≤ TA ≤ +85°C for industrial C ≤ TA ≤ +125°C for extended described in DC Specification, | | | |--------------|----------------------------|--------------------------------------------------------|------------|---------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------|--|--| | | | | Section 1 | | o vbb ia | ngo ao | accombacing to opcome anom, | | | | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | | | Vol | Output Low Voltage | | | | | | | | | D080 | | I/O ports | _ | _ | 0.6 | V | IOL = $8.5 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ | | | | D083 | | OSC2/CLKOUT (RC osc config) | _ | _ | 0.6 | V | IOL = $1.6 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ | | | | | | | _ | _ | 0.6 | V | IOL = 1.2 mA, VDD = 4.5V,<br>- $40^{\circ}$ C to +125 $^{\circ}$ C | | | | | Vон | Output High Voltage | | | | | | | | | D090 | | I/O ports (Note 3) | VDD - 0.7 | _ | _ | V | IOH = $-3.0$ mA, VDD = $4.5$ V, $-40$ °C to $+125$ °C | | | | D092 | OSC2/CLKOUT (RC osc config | | | _ | _ | V | IOH = -1.3 mA, VDD = 4.5V,<br>-40°C to +125°C | | | | | | VDD - 0.7 — V IOH = -1.0 mA, VDD = 4.5 -40°C to +125°C | | | | | | | | | D150* | Vod | Open Drain High Voltage | _ | _ | 12 | V | RA4 pin | | | | | | Capacitive Loading Specs on 0 | Output Pir | าร | | | | | | | D100 | Cosc <sub>2</sub> | OSC2 pin | _ | _ | 15 | pF | In XT, HS and LP modes when external clock is used to drive OSC1 | | | | D101 | Сю | All I/O pins and OSC2 (in RC mode) | _ | _ | 50 | pF | | | | | D102 | Св | SCL, SDA in I <sup>2</sup> C mode | _ | $\mid - \mid$ | 400 | pF | | | | | | | Program FLASH Memory | | ı | | | | | | | D130 | ЕР | Endurance | 100 | 1000 | _ | E/W | 25°C at 5V | | | | D131 | VPR | VDD for Read | 2.0 | _ | 5.5 | V | | | | <sup>\*</sup> These parameters are characterized but not tested. - **Note 1:** In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16F7X be driven with external clock in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. OSC1 Q4 Q1 Q2 Q3 CLKOUT CLKOUT I/O Pin (Input) I/O Pin (Output) Old Value New Value New Value Note: Refer to Figure 15-3 for load conditions. FIGURE 15-5: CLKOUT AND I/O TIMING TABLE 15-2: CLKOUT AND I/O TIMING REQUIREMENTS | Param<br>No. | Symbol | Charact | eristic | Min | Тур† | Max | Units | Conditions | |--------------|----------|---------------------------------------|------------------------|------------|------|-------------|-------|------------| | 10* | TosH2ckL | OSC1↑ to CLKOUT↓ | | _ | 75 | 200 | ns | (Note 1) | | 11* | TosH2ckH | OSC1↑ to CLKOUT↑ | | _ | 75 | 200 | ns | (Note 1) | | 12* | TckR | CLKOUT rise time | | _ | 35 | 100 | ns | (Note 1) | | 13* | TckF | CLKOUT fall time | | _ | 35 | 100 | ns | (Note 1) | | 14* | TckL2ioV | CLKOUT↓ to Port out valid | d | _ | _ | 0.5Tcy + 20 | ns | (Note 1) | | 15* | TioV2ckH | Port in valid before CLKO | UT↑ | Tosc + 200 | _ | _ | ns | (Note 1) | | 16* | TckH2iol | Port in hold after CLKOUT | <b>-</b> ↑ | 0 | _ | _ | ns | (Note 1) | | 17* | TosH2ioV | OSC1 <sup>↑</sup> (Q1 cycle) to Port | out valid | _ | 100 | 255 | ns | | | 18* | TosH2iol | OSC1↑ (Q2 cycle) to | Standard (F) | 100 | _ | _ | ns | | | | | Port input invalid (I/O in hold time) | Extended ( <b>LF</b> ) | 200 | _ | _ | ns | | | 19* | TioV2osH | Port input valid to OSC11 | (I/O in setup time) | 0 | _ | _ | ns | | | 20* | TioR | Port output rise time | Standard (F) | _ | 10 | 40 | ns | | | | | | Extended (LF) | _ | _ | 145 | ns | | | 21* | TioF | Port output fall time | Standard (F) | _ | 10 | 40 | ns | | | | | | Extended ( <b>LF</b> ) | _ | _ | 145 | ns | | | 22††* | Tinp | INT pin high or low time | | Tcy | _ | _ | ns | | | 23††* | Trbp | RB7:RB4 change INT high | n or low time | Tcy | _ | _ | ns | | These parameters are characterized but not tested. Note 1: Measurements are taken in RC mode, where CLKOUT output is 4 x Tosc. Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>††</sup> These parameters are asynchronous events, not related to any internal clock edges. ### FIGURE 15-19: A/D CONVERSION TIMING ### **TABLE 15-13: A/D CONVERSION REQUIREMENTS** | Param<br>No. | Sym | Characteristic | | Min | Typ† | Max | Units | Conditions | |--------------|------|---------------------------------------------------|-----------|-----|--------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 130 | TAD | A/D clock period | PIC16F7X | 1.6 | _ | _ | μs | Tosc based, VREF ≥ 3.0V | | | | | PIC16LF7X | 2.0 | | _ | μs | Tosc based,<br>2.0V ≤ VREF ≤ 5.5V | | | | | PIC16F7X | 2.0 | 4.0 | 6.0 | μs | A/D RC mode | | | | | PIC16LF7X | 3.0 | 6.0 | 9.0 | μs | A/D RC mode | | 131 | TCNV | Conversion time (not including S/H time) (Note 1) | | 9 | | 9 | TAD | | | 132 | TACQ | Acquisition time | | 5* | | 1 | μs | The minimum time is the amplifier settling time. This may be used if the "new" input voltage has not changed by more than 1 LSb (i.e., 20.0 mV @ 5.12V) from the last sampled voltage (as stated on CHOLD). | | 134 | Tgo | Q4 to A/D clock start | | _ | Tosc/2 | | _ | If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed. | <sup>\*</sup> These parameters are characterized but not tested. Note 1: ADRES register may be read on the following TcY cycle. 2: See Section 11.1 for minimum conditions. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ### 44-Lead Plastic Thin Quad Flatpack (PT) 10x10x1 mm Body, 1.0/0.10 mm Lead Form (TQFP) | | Units | INCHES | | MILLIMETERS* | | | | |--------------------------|--------|--------|------|--------------|-------|-------|-------| | Dimension | Limits | MIN | MOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 44 | | | 44 | | | Pitch | р | | .031 | | | 0.80 | | | Pins per Side | n1 | | 11 | | | 11 | | | Overall Height | Α | .039 | .043 | .047 | 1.00 | 1.10 | 1.20 | | Molded Package Thickness | A2 | .037 | .039 | .041 | 0.95 | 1.00 | 1.05 | | Standoff § | A1 | .002 | .004 | .006 | 0.05 | 0.10 | 0.15 | | Foot Length | Г | .018 | .024 | .030 | 0.45 | 0.60 | 0.75 | | Footprint (Reference) | (F) | | .039 | | 1.00 | | | | Foot Angle | ф | 0 | 3.5 | 7 | 0 | 3.5 | 7 | | Overall Width | Е | .463 | .472 | .482 | 11.75 | 12.00 | 12.25 | | Overall Length | D | .463 | .472 | .482 | 11.75 | 12.00 | 12.25 | | Molded Package Width | E1 | .390 | .394 | .398 | 9.90 | 10.00 | 10.10 | | Molded Package Length | D1 | .390 | .394 | .398 | 9.90 | 10.00 | 10.10 | | Lead Thickness | С | .004 | .006 | .008 | 0.09 | 0.15 | 0.20 | | Lead Width | В | .012 | .015 | .017 | 0.30 | 0.38 | 0.44 | | Pin 1 Corner Chamfer | CH | .025 | .035 | .045 | 0.64 | 0.89 | 1.14 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | <sup>\*</sup> Controlling Parameter § Significant Characteristic Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-026 Drawing No. C04-076 ### PIC16F7X # APPENDIX C: CONVERSION CONSIDERATIONS Considerations for converting from previous versions of devices to the ones listed in this data sheet are listed in Table C-1. TABLE C-1: CONVERSION CONSIDERATIONS | Characteristic | PIC16C7X | PIC16F87X | PIC16F7X | | |----------------|--------------------------------------------------|---------------------------------------------------------|--------------------------------------------------|--| | Pins | 28/40 | 28/40 | 28/40 | | | Timers | 3 | 3 | 3 | | | Interrupts | 11 or 12 | 13 or 14 | 11 or 12 | | | Communication | PSP, USART, SSP<br>(SPI, I <sup>2</sup> C Slave) | PSP, USART, SSP<br>(SPI, I <sup>2</sup> C Master/Slave) | PSP, USART, SSP<br>(SPI, I <sup>2</sup> C Slave) | | | Frequency | 20 MHz | 20 MHz | 20 MHz | | | A/D | 8-bit | 10-bit | 8-bit | | | ССР | 2 | 2 | 2 | | | Program Memory | 4K, 8K EPROM | 4K, 8K FLASH<br>(1,000 E/W cycles) | 4K, 8K FLASH<br>(100 E/W cycles typical) | | | RAM | 192, 368 bytes | 192, 368 bytes | 192, 368 bytes | | | EEPROM Data | None | 128, 256 bytes | None | | | Other | _ | In-Circuit Debugger,<br>Low Voltage Programming | _ | | ## PIC16F7X | M | PICSTART Plus Entry Level | | |------------------------------------------------------|------------------------------------|-------------| | Master Clear (MCLR) | Development Programmer | 115 | | MCLR Reset, Normal Operation93, 95, 96 | PIE1 Register | 22 | | MCLR Reset, SLEEP | PIE2 Register | 24 | | Operation and ESD Protection94 | Pinout Descriptions | | | MCLR/VPP Pin8 | PIC16F73/PIC16F76 | 8–9 | | MCLR/VPP Pin | PIC16F74/PIC16F77 | 10—12 | | Memory Organization | PIR1 Register | 23 | | Data Memory | PIR2 Register | 24 | | Program Memory | PMADR Register | 29 | | Program Memory and Stack Maps13 | PMADRH Register | | | | POP | | | MPLAB C17 and MPLAB C18 C Compilers | POR. See Power-on Reset | | | MPLAB ICD In-Circuit Debugger | PORTA | 8, 10 | | MPLAB ICE High Performance Universal In-Circuit | Analog Port Pins | | | Emulator with MPLAB IDE114 | Associated Registers | | | MPLAB Integrated Development Environment Software113 | PORTA Register | | | | RA4/T0CKI Pin | | | MPLINK Object Linker/MPLIB Object Librarian114 | RA5/SS/AN4 Pin | 8, 10 | | 0 | TRISA Register | | | OPCODE Field Descriptions105 | PORTA Register | | | OPTION_REG Register | PORTB | | | | Associated Registers | , | | INTEDG bit | PORTB Register | | | | Pull-up Enable (RBPU bit) | | | PSA bit | RB0/INT Edge Select (INTEDG bit) | | | TOCS bit | RB0/INT Pin, External | | | | RB7:RB4 Interrupt-on-Change | | | TOSE bit | RB7:RB4 Interrupt-on-Change Enable | | | OSC1/CLKI Pin | (RBIE bit) | 100 | | OSC2/CLKO Pin | RB7:RB4 Interrupt-on-Change Flag | | | Oscillator Configuration | (RBIF bit) | 21, 33, 100 | | Oscillator Configurations | TRISB Register | | | Crystal Oscillator/Ceramic Resonators91 | PORTB Register | | | HS91, 95 | PORTC | | | LP91, 95 | Associated Registers | , | | RC91, 92, 95 | PORTC Register | | | XT | RC0/T1OSO/T1CKI Pin | | | Oscillator, WDT101 | RC1/T1OSI/CCP2 Pin | , | | P | RC2/CCP1 Pin | | | | RC3/SCK/SCL Pin | | | P (STOP) bit | RC4/SDI/SDA Pin | , | | Packaging | RC5/SDO Pin | | | Paging, Program Memory | RC6/TX/CK Pin | , | | Parallel Slave Port | RC7/RX/DT Pin | | | Associated Registers | TRISC Register | | | Parallel Slave Port (PSP) | PORTC Register | | | RE0/RD/AN5 Pin | PORTD | | | RE1/WR/AN6 Pin | Associated Registers | | | RE2/CS/AN7 Pin | Parallel Slave Port (PSP) Function | | | Select (PSPMODE bit) | PORTD Register | | | PCFG0 bit | TRISD Register | | | PCFG1 bit | PORTD Register | | | PCFG2 bit | PORTE | | | PCL Register | Analog Port Pins | | | PCLATH Register | Associated Registers | | | PCON Register | Input Buffer Full Status (IBF bit) | | | POR Bit | Input Buffer Overflow (IBOV bit) | | | PICDEM 1 Low Cost PICmicro | PORTE Register | | | Demonstration Board | <u> </u> | | | PICDEM 17 Demonstration Board | PSP Mode Select (PSPMODE bit) | | | PICDEM 2 Low Cost PIC16CXX | RE0/RD/AN5 Pin | , | | Demonstration Board | RE1/WR/AN6 Pin | , | | PICDEM 3 Low Cost PIC16CXXX | RE2/CS/AN7 Pin | | | Demonstration Board116 | TRISE Register | 37 | ### **ON-LINE SUPPORT** Microchip provides on-line support on the Microchip World Wide Web (WWW) site. The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site. ### Connecting to the Microchip Internet Web Site The Microchip web site is available by using your favorite Internet browser to attach to: #### www.microchip.com The file transfer site is available by using an FTP service to connect to: ### ftp://ftp.microchip.com The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is: - · Latest Microchip Press Releases - Technical Support Section with Frequently Asked Questions - Design Tips - · Device Errata - Job Postings - · Microchip Consultant Program Member Listing - Links to other useful web sites related to Microchip Products - Conferences for products, Development Systems, technical information and more - · Listing of seminars and events ### **Systems Information and Upgrade Hot Line** The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits. The Hot Line Numbers are: 1-800-755-2345 for U.S. and most of Canada, and 1-480-792-7302 for the rest of the world. 013001 ### PIC16F7X PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | <u>x</u> | xxx | Examples: | |---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Range | | <ul> <li>a) PIC16F77-I/P 301 = Industrial temp., PDIP package, normal VDD limits, QTP pattern #301.</li> <li>b) PIC16LF76-I/SO = Industrial temp., SOIC package, Extended VDD limits.</li> <li>c) PIC16F74-E/P = Extended temp., PDIP package, normal VDD limits.</li> </ul> | | $I = -40^{\circ}C \text{ to } +85^{\circ}C$ | (Industrial) | Note 1: F = CMOS FLASH LF = Low Power CMOS FLASH | | PT = TQFP (Thin Quad<br>SO = SOIC | d Flatpack) | 2: T = in tape and reel - SOIC, PLCC, SSOP, TQFP packages only. | | QTP, SQTP, Code or Special I<br>(blank otherwise) | Requirements | | | | PIC16F7X <sup>(1)</sup> , PIC16F7XT <sup>(1)</sup> ; PIC16LF7X <sup>(1)</sup> , PIC16LF7XT <sup>(1)</sup> I = -40°C to +85°C E = -40°C to +125°C ML = MLF (Micro Lead PT = TQFP (Thin Qua SO = SOIC SP = Skinny Plastic DI P = PDIP L = PLCC SS = SSOP QTP, SQTP, Code or Special | PIC16F7X <sup>(1)</sup> , PIC16F7XT <sup>(1)</sup> ; VDD range 4.0V to 5.5V PIC16LF7X <sup>(1)</sup> , PIC16LF7XT <sup>(1)</sup> ; VDD range 2.0V to 5.5V I = -40°C to +85°C (Industrial) E = -40°C to +125°C (Extended) ML = MLF (Micro Lead Frame) PT = TQFP (Thin Quad Flatpack) SO = SOIC SP = Skinny Plastic DIP P = PDIP L = PLCC SS = SSOP QTP, SQTP, Code or Special Requirements | ### **Sales and Support** #### Data Sheets Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - 1. Your local Microchip sales office - 2. The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277 - 3. The Microchip Worldwide Site (www.microchip.com) Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. ### **New Customer Notification System** Register on our web site (www.microchip.com/cn) to receive the most current information on our products.