



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | PIC                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 20MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 33                                                                      |
| Program Memory Size        | 14KB (8K x 14)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 368 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                               |
| Data Converters            | A/D 8x8b                                                                |
| Oscillator Type            | External                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                |
| Supplier Device Package    | 40-PDIP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf77-i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC16F7X





# TABLE 1-3:PIC16F74 AND PIC16F77 PINOUT DESCRIPTION

| Pin Name          | DIP<br>Pin# | PLCC<br>Pin# | QFP<br>Pin# | I/O/P<br>Type | Buffer<br>Type  | Description                                              |
|-------------------|-------------|--------------|-------------|---------------|-----------------|----------------------------------------------------------|
| OSC1/CLKI         | 13          | 14           | 30          |               | ST/CMOS(4)      | Oscillator crystal or external clock input.              |
| OSC1              |             |              |             | I             |                 | Oscillator crystal input or external clock source input. |
|                   |             |              |             |               |                 | ST buffer when configured in RC mode. Otherwise          |
| CLKI              |             |              |             | I             |                 | CMOS.                                                    |
|                   |             |              |             |               |                 | function OSC1 (see OSC1/CLKL OSC2/CLKO pins)             |
| OSC2/CLKO         | 14          | 15           | 31          |               |                 | Oscillator crystal or clock output.                      |
| OSC2              |             |              |             | 0             |                 | Oscillator crystal output.                               |
|                   |             |              |             |               |                 | Connects to crystal or resonator in Crystal Oscillator   |
|                   |             |              |             |               |                 | mode.                                                    |
| CLKO              |             |              |             | 0             |                 | In RC mode, OSC2 pin outputs CLKO, which has 1/4         |
|                   |             |              |             |               |                 | the frequency of OSC1 and denotes the instruction        |
|                   |             |              | 40          |               | 07              |                                                          |
|                   | 1           | 2            | 18          |               | 51              | Master Clear (Input) or programming voltage (output).    |
| WIGER             |             |              |             | 1             |                 | RESET to the device                                      |
| Vpp               |             |              |             | Р             |                 | Programming voltage input.                               |
|                   |             |              |             |               |                 | PORTA is a bi-directional I/O port.                      |
| RA0/AN0           | 2           | 3            | 19          |               | TTL             |                                                          |
| RA0               |             | _            |             | I/O           |                 | Digital I/O.                                             |
| AN0               |             |              |             | I             |                 | Analog input 0.                                          |
| RA1/AN1           | 3           | 4            | 20          |               | TTL             |                                                          |
| RA1               |             |              |             | I/O           |                 | Digital I/O.                                             |
| AN1               |             |              |             | I             |                 | Analog input 1.                                          |
| RA2/AN2           | 4           | 5            | 21          |               | TTL             |                                                          |
| RA2               |             |              |             | 1/0           |                 | Digital I/O.                                             |
|                   | _           |              |             | 1             |                 | Analog Input 2.                                          |
| RA3/AN3/VREF      | 5           | 6            | 22          | 1/0           | 116             | Digital I/O                                              |
| AN3               |             |              |             | 1/0           |                 | Analog input 3                                           |
| VREF              |             |              |             | i             |                 | A/D reference voltage input.                             |
| RA4/T0CKI         | 6           | 7            | 23          |               | ST              |                                                          |
| RA4               |             |              |             | I/O           |                 | Digital I/O – Open drain when configured as output.      |
| TOCKI             |             |              |             | I             |                 | Timer0 external clock input.                             |
| RA5/SS/AN4        | 7           | 8            | 24          |               | TTL             |                                                          |
| RA5               |             |              |             | I/O           |                 | Digital I/O.                                             |
| SS                |             |              |             |               |                 | SPI slave select input.                                  |
| AN4               |             |              |             |               |                 | Analog input 4.                                          |
| Legend: I = input |             | 0 = 0        | utput       | 1/0           | D = input/outpu | It P = power                                             |

— = Not used TTL = TTL input ST = Schmitt Trigger input

Note 1: This buffer is a Schmitt Trigger input when configured as an external interrupt.

2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.

**3:** This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel Slave Port mode (for interfacing to a microprocessor bus).

4: This buffer is a Schmitt Trigger input when configured in RC Oscillator mode and a CMOS input otherwise.

#### 2.2.2.1 STATUS Register

The STATUS register contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC, or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable, therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as  $000u \ u1uu$  (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect the Z, C, or DC bits from the STATUS register. For other instructions not affecting any status bits, see the "Instruction Set Summary."

Note 1: The <u>C</u> and <u>DC</u> bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the <u>SUBLW</u> and <u>SUBWF</u> instructions for examples.

## REGISTER 2-1: STATUS REGISTER (ADDRESS 03h, 83h, 103h, 183h)

|         | R/W-0                                                                                                                                                                                                                  | R/W-0                                                                                                                                                                                                                                            | R/W-0                                          | R-1                                             | R-1                               | R/W-x             | R/W-x | R/W-x |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------|-----------------------------------|-------------------|-------|-------|--|--|--|--|
|         | IRP                                                                                                                                                                                                                    | RP1                                                                                                                                                                                                                                              | RP0                                            | TO                                              | PD                                | Z                 | DC    | С     |  |  |  |  |
|         | bit 7                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                  |                                                |                                                 |                                   |                   |       | bit 0 |  |  |  |  |
| bit 7   | <b>IRP:</b> Regis<br>1 = Bank 2<br>0 = Bank 0                                                                                                                                                                          | ster Bank Sele<br>2, 3 (100h - 1F<br>0, 1 (00h - FFt                                                                                                                                                                                             | ect bit (used f<br>Fh)<br>n)                   | or indirect ac                                  | ldressing)                        |                   |       |       |  |  |  |  |
| bit 6-5 | <b>RP1:RP0</b> :<br>11 = Bank<br>10 = Bank<br>01 = Bank<br>00 = Bank<br>Each bank                                                                                                                                      | Register Banl<br>3 (180h - 1FF<br>2 (100h - 17F<br>1 (80h - FFh)<br>0 (00h - 7Fh)<br>s is 128 bytes                                                                                                                                              | k Select bits<br>⁻h)<br>⁻h)                    | (used for dire                                  | ect addressi                      | ng)               |       |       |  |  |  |  |
| bit 4   | TO: Time-out bit 1 = After power-up, CLRWDT instruction, or SLEEP instruction 0 = A WDT time-out occurred PD: Power down bit                                                                                           |                                                                                                                                                                                                                                                  |                                                |                                                 |                                   |                   |       |       |  |  |  |  |
| bit 3   | <b>PD</b> : Power-down bit 1 = After power-up or by the CLRWDT instruction 0 = By execution of the SLEEP instruction                                                                                                   |                                                                                                                                                                                                                                                  |                                                |                                                 |                                   |                   |       |       |  |  |  |  |
| bit 2   | z: Zero bit<br>1 = The re<br>0 = The re                                                                                                                                                                                | sult of an arith<br>sult of an arith                                                                                                                                                                                                             | nmetic or logi<br>nmetic or logi               | c operation is                                  | s zero<br>s not zero              |                   |       |       |  |  |  |  |
| bit 1   | <b>DC</b> : Digit o<br>1 = A carry<br>0 = No car                                                                                                                                                                       | carry/borrow b<br>y-out from the<br>ry-out from th                                                                                                                                                                                               | it (ADDWF, AD<br>4th low orde<br>e 4th low ord | DLW,SUBL<br>r bit of the re<br>ler bit of the r | w,SUBWF(<br>sult occurre<br>esult | instructions<br>d | 3)    |       |  |  |  |  |
| bit 0   | <b>C</b> : Carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions)<br>1 = A carry-out from the Most Significant bit of the result occurred<br>0 = No carry-out from the Most Significant bit of the result occurred |                                                                                                                                                                                                                                                  |                                                |                                                 |                                   |                   |       |       |  |  |  |  |
|         | Legend:                                                                                                                                                                                                                | Note: For borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low order bit of the source register. |                                                |                                                 |                                   |                   |       |       |  |  |  |  |

| - n = Value at POR reset | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |
|--------------------------|------------------|----------------------|--------------------|
| R = Readable bit         | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| Legend:                  |                  |                      |                    |

NOTES:

# 6.0 TIMER1 MODULE

The Timer1 module is a 16-bit timer/counter consisting of two 8-bit registers (TMR1H and TMR1L), which are readable and writable. The TMR1 Register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The TMR1 Interrupt, if enabled, is generated on overflow, which is latched in interrupt flag bit TMR1IF (PIR1<0>). This interrupt can be enabled/disabled by setting/clearing TMR1 interrupt enable bit TMR1IE (PIE1<0>).

Timer1 can operate in one of two modes:

- As a timer
- · As a counter

The operating mode is determined by the clock select bit, TMR1CS (T1CON<1>).

In Timer mode, Timer1 increments every instruction cycle. In Counter mode, it increments on every rising edge of the external clock input.

Timer1 can be enabled/disabled by setting/clearing control bit TMR1ON (T1CON<0>).

Timer1 also has an internal "RESET input". This RESET can be generated by either of the two CCP modules as the special event trigger (see Sections 8.1 and 8.2). Register 6-1 shows the Timer1 Control register.

When the Timer1 oscillator is enabled (T1OSCEN is set), the RC1/T1OSI/CCP2 and RC0/T1OSO/T1CKI pins become inputs. That is, the TRISC<1:0> value is ignored and these pins read as '0'.

Additional information on timer modules is available in the PICmicro<sup>™</sup> Mid-Range MCU Family Reference Manual (DS33023).

## REGISTER 6-1: T1CON: TIMER1 CONTROL REGISTER (ADDRESS 10h)

|         | U-0                                                                                                          | U-0                          | R/W-0                | R/W-0         | R/W-0           | R/W-0                            | R/W-0        | R/W-0   |  |  |  |
|---------|--------------------------------------------------------------------------------------------------------------|------------------------------|----------------------|---------------|-----------------|----------------------------------|--------------|---------|--|--|--|
|         | _                                                                                                            | —                            | T1CKPS1              | T1CKPS0       | T1OSCEN         | T1SYNC                           | TMR1CS       | TMR10N  |  |  |  |
|         | bit 7                                                                                                        |                              |                      |               |                 |                                  |              | bit 0   |  |  |  |
|         |                                                                                                              |                              |                      |               |                 |                                  |              |         |  |  |  |
| bit 7-6 | Unimplem                                                                                                     | nented: Rea                  | ad as '0'            |               |                 |                                  |              |         |  |  |  |
| bit 5-4 | T1CKPS1                                                                                                      | :T1CKPS0:                    | Timer1 Inpu          | ut Clock Pres | scale Select I  | bits                             |              |         |  |  |  |
|         | 11 <b>= 1:8 P</b>                                                                                            | rescale valu                 | he                   |               |                 |                                  |              |         |  |  |  |
|         | 10 = 1:4 P                                                                                                   | rescale valu                 | Je                   |               |                 |                                  |              |         |  |  |  |
|         | 01 = 1:2 P<br>00 = 1:1 P                                                                                     | rescale vali<br>rescale vali | re<br>Te             |               |                 |                                  |              |         |  |  |  |
| bit 3   | bit 3 T1OSCEN: Timer1 Oscillator Enable Control bit                                                          |                              |                      |               |                 |                                  |              |         |  |  |  |
|         | 1 = Oscilla                                                                                                  | ator is enabl                | ed                   |               |                 |                                  |              |         |  |  |  |
|         | 0 = Oscilla                                                                                                  | ator is shut-o               | off (the oscill      | ator inverter | is turned off   | to eliminate                     | power draii  | ר)      |  |  |  |
| bit 2   | T1SYNC: Timer1 External Clock Input Synchronization Control bit                                              |                              |                      |               |                 |                                  |              |         |  |  |  |
|         | <u>TMR1CS = 1:</u>                                                                                           |                              |                      |               |                 |                                  |              |         |  |  |  |
|         | 1 = Do not                                                                                                   | t synchroniz                 | e external c         | lock input    |                 |                                  |              |         |  |  |  |
|         | 0 = Synch                                                                                                    | ronize exter                 | nal clock inp        | out           |                 |                                  |              |         |  |  |  |
|         | $\frac{\text{TMR1CS} = 0}{\text{This states of the interval states at the interval state of the TMR4OO = 0}$ |                              |                      |               |                 |                                  |              |         |  |  |  |
|         |                                                                                                              | ignorea. Tin                 | neri uses th         |               | JCK when TW     | $ \mathbf{R} ^{1}\mathbf{CS}=0.$ |              |         |  |  |  |
| Dit 1   | TMR1CS: Timer1 Clock Source Select bit                                                                       |                              |                      |               |                 |                                  |              |         |  |  |  |
|         | 1 = Extern<br>0 = Interna                                                                                    | al clock from                | m pin RC0/T<br>sc/4) | 1050/110      | (I (on the risi | ng edge)                         |              |         |  |  |  |
| bit 0   | TMR10N:                                                                                                      | Timer1 On                    | bit                  |               |                 |                                  |              |         |  |  |  |
|         | 1 = Enable                                                                                                   | es Timer1                    |                      |               |                 |                                  |              |         |  |  |  |
|         | 0 = Stops                                                                                                    | Timer1                       |                      |               |                 |                                  |              |         |  |  |  |
|         |                                                                                                              |                              |                      |               |                 |                                  |              |         |  |  |  |
|         | Legend:                                                                                                      |                              |                      |               |                 |                                  |              |         |  |  |  |
|         | R = Reada                                                                                                    | able bit                     | W = V                | Nritable bit  | U = Unin        | nplemented                       | bit, read as | '0'     |  |  |  |
|         | - n = Value                                                                                                  | e at POR re                  | set '1' = l          | Bit is set    | '0' = Bit i     | s cleared                        | x = Bit is ι | Inknown |  |  |  |

# 8.3 Capture Mode

In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RC2/CCP1. An event is defined as one of the following and is configured by CCPxCON<3:0>:

- · Every falling edge
- · Every rising edge
- Every 4th rising edge
- Every 16th rising edge

An event is selected by control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set. The interrupt flag must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value is overwritten by the new captured value.

## 8.3.1 CCP PIN CONFIGURATION

In Capture mode, the RC2/CCP1 pin should be configured as an input by setting the TRISC<2> bit.

**Note:** If the RC2/CCP1 pin is configured as an output, a write to the port can cause a capture condition.

#### FIGURE 8-1: CAPTURE MODE OPERATION BLOCK DIAGRAM



## 8.3.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work.

## 8.3.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit CCP1IE (PIE1<2>) clear to avoid false interrupts and should clear the flag bit CCP1IF following any such change in operating mode.

## 8.3.4 CCP PRESCALER

There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any RESET will clear the prescaler counter.

Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore, the first capture may be from a non-zero prescaler. Example 8-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt.

#### EXAMPLE 8-1: CHANGING BETWEEN CAPTURE PRESCALERS

| CLRF  | CCP1CON     | ;Turn CCP module off    |
|-------|-------------|-------------------------|
| MOVLW | NEW_CAPT_PS | ;Load the W reg with    |
|       |             | ;the new prescaler      |
|       |             | ;move value and CCP ON  |
| MOVWF | CCP1CON     | ;Load CCP1CON with this |
|       |             | ;value                  |

# 8.4 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the RC2/CCP1 pin is:

- Driven high
- Driven low
- Remains unchanged

The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the same time, interrupt flag bit CCP1IF is set.



#### COMPARE MODE OPERATION BLOCK DIAGRAM



Special Event Trigger will:

- clear TMR1H and TMR1L registers
- NOT set interrupt flag bit TMR1F (PIR1<0>)
- (for CCP2 only) set the GO/DONE bit (ADCON0<2>)

# 8.5 PWM Mode (PWM)

In Pulse Width Modulation mode, the CCPx pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTC data latch, the TRISC<2> bit must be cleared to make the CCP1 pin an output.

| Note: | Clearing the CCP1CON register will force  |
|-------|-------------------------------------------|
|       | the CCP1 PWM output latch to the default  |
|       | low level. This is not the PORTC I/O data |
|       | latch.                                    |

Figure 8-3 shows a simplified block diagram of the CCP module in PWM mode.

For a step-by-step procedure on how to set up the CCP module for PWM operation, see Section 8.5.3.

#### FIGURE 8-3: SIMPLIFIED PWM BLOCK DIAGRAM



A PWM output (Figure 8-4) has a time-base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period (1/period).



#### 8.5.1 PWM PERIOD

The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following formula:

 $PWM period = [(PR2) + 1] \cdot 4 \cdot Tosc \cdot (TMR2 prescale value)$ 

PWM frequency is defined as 1 / [PWM period].

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set)
- The PWM duty cycle is latched from CCPR1L into CCPR1H

Note: The Timer2 postscaler (see Section 8.3) is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output.

## 8.5.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available. The CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The following equation is used to calculate the PWM duty cycle in time:

```
PWM duty cycle = (CCPR1L:CCP1CON<5:4>)•
TOSC • (TMR2 prescale value)
```

CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into CCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read only register.

The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation.

When the CCPR1H and 2-bit latch match TMR2, concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared.

The maximum PWM resolution (bits) for a given PWM frequency is given by the formula:

Resolution = 
$$\frac{\log(\frac{FOSC}{FPWM})}{\log(2)}$$
 bits

Note: If the PWM duty cycle value is longer than the PWM period, the CCP1 pin will not be cleared.

#### 8.5.3 SETUP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for PWM operation:

- 1. Set the PWM period by writing to the PR2 register.
- 2. Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits.
- 3. Make the CCP1 pin an output by clearing the TRISC<2> bit.
- 4. Set the TMR2 prescale value and enable Timer2 by writing to T2CON.
- 5. Configure the CCP1 module for PWM operation.

# TABLE 8-4: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 20 MHz)

| PWM Frequency             | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|---------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1         | 1         | 1         |
| PR2 Value                 | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits) | 10       | 10       | 10        | 8         | 7         | 5.5       |

#### TABLE 8-5: REGISTERS ASSOCIATED WITH PWM AND TIMER2

| Address               | Name    | Bit 7                | Bit 6                               | Bit 5       | Bit 4     | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Valu<br>PC<br>BC | e on:<br>)R,<br>)R | Valu<br>all o<br>RES | e on<br>ther<br>ETS |
|-----------------------|---------|----------------------|-------------------------------------|-------------|-----------|---------|--------|---------|---------|------------------|--------------------|----------------------|---------------------|
| 0Bh,8Bh,<br>10Bh,18Bh | INTCON  | GIE                  | PEIE                                | TMR0IE      | INTE      | RBIE    | TMR0IF | INTF    | RBIF    | 0000             | 000x               | 0000                 | 000u                |
| 0Ch                   | PIR1    | PSPIF <sup>(1)</sup> | ADIF                                | RCIF        | TXIF      | SSPIF   | CCP1IF | TMR2IF  | TMR1IF  | 0000             | 0000               | 0000                 | 0000                |
| 0Dh                   | PIR2    | —                    | _                                   | _           | _         | —       | —      | _       | CCP2IF  |                  | 0                  |                      | 0                   |
| 8Ch                   | PIE1    | PSPIE <sup>(1)</sup> | ADIE                                | RCIE        | TXIE      | SSPIE   | CCP1IE | TMR2IE  | TMR1IE  | 0000             | 0000               | 0000                 | 0000                |
| 8Dh                   | PIE2    | _                    | _                                   | —           | -         | —       | —      | -       | CCP2IE  |                  | 0                  |                      | 0                   |
| 87h                   | TRISC   | PORTC [              | Data Directi                        | on Register |           |         |        |         |         | 1111             | 1111               | 1111                 | 1111                |
| 11h                   | TMR2    | Timer2 M             | odule Regi                          | ster        |           |         |        |         |         | 0000             | 0000               | 0000                 | 0000                |
| 92h                   | PR2     | Timer2 M             | odule Peric                         | d Register  |           |         |        |         |         | 1111             | 1111               | 1111                 | 1111                |
| 12h                   | T2CON   | —                    | TOUTPS3                             | TOUTPS2     | TOUTPS1   | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000             | 0000               | -000                 | 0000                |
| 15h                   | CCPR1L  | Capture/0            | Compare/P                           | WM Regist   | er1 (LSB) |         |        |         |         | xxxx             | xxxx               | uuuu                 | uuuu                |
| 16h                   | CCPR1H  | Capture/0            | Compare/P                           | WM Regist   | er1 (MSB) |         |        |         |         | xxxx             | xxxx               | uuuu                 | uuuu                |
| 17h                   | CCP1CON | —                    | _                                   | CCP1X       | CCP1Y     | CCP1M3  | CCP1M2 | CCP1M1  | CCP1M0  | 00               | 0000               | 00                   | 0000                |
| 1Bh                   | CCPR2L  | Capture/0            | Capture/Compare/PWM Register2 (LSB) |             |           |         |        |         |         | xxxx             | xxxx               | uuuu                 | uuuu                |
| 1Ch                   | CCPR2H  | Capture/0            | Capture/Compare/PWM Register2 (MSB) |             |           |         |        |         |         | xxxx             | xxxx               | uuuu                 | uuuu                |
| 1Dh                   | CCP2CON | —                    | _                                   | CCP2X       | CCP2Y     | CCP2M3  | CCP2M2 | CCP2M1  | CCP2M0  | 00               | 0000               | 00                   | 0000                |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PWM and Timer2.

Note 1: Bits PSPIE and PSPIF are reserved on the PIC16F73/76; always maintain these bits clear.

# 9.0 SYNCHRONOUS SERIAL PORT (SSP) MODULE

# 9.1 SSP Module Overview

The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be Serial EEPROMs, shift registers, display drivers, A/D converters, etc. The SSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C)

An overview of I<sup>2</sup>C operations and additional information on the SSP module can be found in the PICmicro<sup>™</sup> Mid-Range MCU Family Reference Manual (DS33023).

Refer to Application Note AN578, "Use of the SSP Module in the I<sup>2</sup>C Multi-Master Environment" (DS00578).

# 9.2 SPI Mode

This section contains register definitions and operational characteristics of the SPI module. Additional information on the SPI module can be found in the PICmicro<sup>™</sup> Mid-Range MCU Family Reference Manual (DS33023A).

SPI mode allows 8 bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used:

- Serial Data Out (SDO) RC5/SDO
- Serial Data In (SDI) RC4/SDI/SDA
- Serial Clock (SCK) RC3/SCK/SCL

Additionally, a fourth pin may be used when in a Slave mode of operation:

Slave Select (SS) RA5/SS/AN4

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON register (SSPCON<5:0>) and SSPSTAT<7:6>. These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- Slave mode (SCK is the clock input)
- Clock Polarity (IDLE state of SCK)
- Clock edge (output data on rising/falling edge of SCK)
- Clock Rate (Master mode only)
- Slave Select mode (Slave mode only)

# PIC16F7X











© 2002 Microchip Technology Inc.

The following steps should be followed for doing an A/D conversion:

- 1. Configure the A/D module:
  - Configure analog pins, voltage reference, and digital I/O (ADCON1)
  - Select A/D conversion clock (ADCON0)
  - Turn on A/D module (ADCON0)
- 2. Configure the A/D interrupt (if desired):
  - Clear ADIF bit
  - Set ADIE bit
  - Set PEIE bit
  - Set GIE bit
- 3. Select an A/D input channel (ADCON0).

- 4. Wait for at least an appropriate acquisition period.
- 5. Start conversion:Set GO/DONE bit (ADCON0)
- 6. Wait for the A/D conversion to complete, by either:
  - Polling for the GO/DONE bit to be cleared (interrupts disabled)

OR

- Waiting for the A/D interrupt
- 7. Read A/D result register (ADRES), and clear bit ADIF if required.
- 8. For next conversion, go to step 3 or step 4, as required.



## FIGURE 11-1: A/D BLOCK DIAGRAM

# PIC16F7X





# FIGURE 15-2: PIC16LF7X VOLTAGE-FREQUENCY GRAPH



| Param<br>No. | Symbol                | Characteristic                                        | Min                                           | Тур†        | Max      | Units     | Conditions |  |
|--------------|-----------------------|-------------------------------------------------------|-----------------------------------------------|-------------|----------|-----------|------------|--|
| 70*          | TssL2scH,<br>TssL2scL | $\overline{SS}$ ↓ to SCK↓ or SCK↑ input               | Тсү                                           |             | —        | ns        |            |  |
| 71*          | TscH                  | SCK input high time (Slave mod                        | e)                                            | TCY + 20    | _        | —         | ns         |  |
| 72*          | TscL                  | SCK input low time (Slave mode                        | e)                                            | TCY + 20    | _        |           | ns         |  |
| 73*          | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to S                     | SCK edge                                      | 100         | _        | _         | ns         |  |
| 74*          | TscH2diL,<br>TscL2diL | Hold time of SDI data input to S                      | 100                                           | _           | _        | ns        |            |  |
| 75*          | TdoR                  | SDO data output rise time                             | Standard( <b>F</b> )<br>Extended( <b>LF</b> ) | _           | 10<br>25 | 25<br>50  | ns<br>ns   |  |
| 76*          | TdoF                  | SDO data output fall time                             | ·                                             | —           | 10       | 25        | ns         |  |
| 77*          | TssH2doZ              | SS↑ to SDO output hi-impedanc                         | е                                             | 10          | _        | 50        | ns         |  |
| 78*          | TscR                  | SCK output rise time<br>(Master mode)                 | Standard( <b>F</b> )<br>Extended( <b>LF</b> ) | _           | 10<br>25 | 25<br>50  | ns<br>ns   |  |
| 79*          | TscF                  | SCK output fall time (Master mo                       | de)                                           | _           | 10       | 25        | ns         |  |
| 80*          | TscH2doV,<br>TscL2doV | SDO data output valid after<br>SCK edge               | Standard( <b>F</b> )<br>Extended( <b>LF</b> ) | —           |          | 50<br>145 | ns<br>ns   |  |
| 81*          | TdoV2scH,<br>TdoV2scL | SDO data output setup to SCK e                        | edge                                          | Тсу         |          | _         | ns         |  |
| 82*          | TssL2doV              | SDO data output valid after $\overline{SS}\downarrow$ | _                                             |             | 50       | ns        |            |  |
| 83*          | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                                   |                                               | 1.5Tcy + 40 |          | —         | ns         |  |

#### TABLE 15-7: SPI MODE REQUIREMENTS

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 15-15: I<sup>2</sup>C BUS START/STOP BITS TIMING







#### TABLE 15-10: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Param<br>No. | Symbol   | Characte                                        | Min                  | Тур† | Max | Units | Conditions |  |
|--------------|----------|-------------------------------------------------|----------------------|------|-----|-------|------------|--|
| 120          | TckH2dtV | <u>SYNC XMIT (MASTER &amp;</u><br><u>SLAVE)</u> | Standard( <b>F</b> ) | _    | _   | 80    | ns         |  |
|              |          | Clock high to data out valid                    | Extended(LF)         |      | —   | 100   | ns         |  |
| 121          | Tckrf    | Clock out rise time and fall                    | Standard( <b>F</b> ) | —    | —   | 45    | ns         |  |
|              |          | time (Master mode)                              | Extended(LF)         | —    | —   | 50    | ns         |  |
| 122          | Tdtrf    | Data out rise time and fall                     | Standard( <b>F</b> ) |      | _   | 45    | ns         |  |
|              |          | time                                            | Extended(LF)         | _    | _   | 50    | ns         |  |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.





## TABLE 15-11: USART SYNCHRONOUS RECEIVE REQUIREMENTS

| Parameter<br>No. | Symbol   | Characteristic                                                                | Min | Тур† | Max | Units | Conditions |
|------------------|----------|-------------------------------------------------------------------------------|-----|------|-----|-------|------------|
| 125              | TdtV2ckL | <u>SYNC RCV (MASTER &amp; SLAVE)</u><br>Data setup before CK↓ (DT setup time) | 15  | _    | _   | ns    |            |
| 126              | TckL2dtl | Data hold after CK $\downarrow$ (DT hold time)                                | 15  | —    | _   | ns    |            |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.





# TABLE 15-13: A/D CONVERSION REQUIREMENTS

| Param<br>No. | Sym  | Characteristic                                        |           | Min | Тур†   | Max | Units | Conditions                                                                                                                                                                                                                       |
|--------------|------|-------------------------------------------------------|-----------|-----|--------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 130          | Tad  | A/D clock period                                      | PIC16F7X  | 1.6 | _      |     | μs    | Tosc based, VREF $\geq$ 3.0V                                                                                                                                                                                                     |
|              |      |                                                       | PIC16LF7X | 2.0 | _      |     | μs    | Tosc based, $2.0V \le VREF \le 5.5V$                                                                                                                                                                                             |
|              |      |                                                       | PIC16F7X  | 2.0 | 4.0    | 6.0 | μs    | A/D RC mode                                                                                                                                                                                                                      |
|              |      |                                                       | PIC16LF7X | 3.0 | 6.0    | 9.0 | μs    | A/D RC mode                                                                                                                                                                                                                      |
| 131          | TCNV | Conversion time (not ind<br>S/H time) <b>(Note 1)</b> | 9         |     | 9      | Tad |       |                                                                                                                                                                                                                                  |
| 132          | TACQ | Acquisition time                                      |           | 5*  | _      | _   | μs    | The minimum time is the<br>amplifier settling time. This<br>may be used if the "new" input<br>voltage has not changed by<br>more than 1 LSb (i.e.,<br>20.0 mV @ 5.12V) from the<br>last sampled voltage (as<br>stated on CHOLD). |
| 134          | TGO  | Q4 to A/D clock start                                 |           | _   | Tosc/2 | _   |       | If the A/D clock source is selected as RC, a time of TCY is added before the A/D clock starts. This allows the SLEEP instruction to be executed.                                                                                 |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** ADRES register may be read on the following TCY cycle.

2: See Section 11.1 for minimum conditions.

# 17.0 PACKAGING INFORMATION

# 17.1 Package Marking Information



#### 28-Lead SOIC



Example



# Example



# 28-Lead SSOP



28-Lead MLF



# Example



# Example



| Legenc | I: XXX<br>Y<br>YY<br>WW<br>NNN                                                                                                                                                                                            | Customer specific information*<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code |  |  |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Note:  | <ul> <li>In the event the full Microchip part number cannot be marked on one line, it<br/>be carried over to the next line thus limiting the number of available charac<br/>for customer specific information.</li> </ul> |                                                                                                                                                                                                         |  |  |  |  |

\* Standard PICmicro device marking consists of Microchip part number, year code, week code, and traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

#### 17.2 **Package Details**

The following sections give the technical details of the packages.

# 28-Lead Skinny Plastic Dual In-line (SP) – 300 mil (PDIP)



|                            | Units  | INCHES* |       |       | MILLIMETERS |       |       |  |
|----------------------------|--------|---------|-------|-------|-------------|-------|-------|--|
| Dimension                  | Limits | MIN     | NOM   | MAX   | MIN         | NOM   | MAX   |  |
| Number of Pins             | n      |         | 28    |       |             | 28    |       |  |
| Pitch                      | р      |         | .100  |       |             | 2.54  |       |  |
| Top to Seating Plane       | Α      | .140    | .150  | .160  | 3.56        | 3.81  | 4.06  |  |
| Molded Package Thickness   | A2     | .125    | .130  | .135  | 3.18        | 3.30  | 3.43  |  |
| Base to Seating Plane      | A1     | .015    |       |       | 0.38        |       |       |  |
| Shoulder to Shoulder Width | Е      | .300    | .310  | .325  | 7.62        | 7.87  | 8.26  |  |
| Molded Package Width       | E1     | .275    | .285  | .295  | 6.99        | 7.24  | 7.49  |  |
| Overall Length             | D      | 1.345   | 1.365 | 1.385 | 34.16       | 34.67 | 35.18 |  |
| Tip to Seating Plane       | L      | .125    | .130  | .135  | 3.18        | 3.30  | 3.43  |  |
| Lead Thickness             | С      | .008    | .012  | .015  | 0.20        | 0.29  | 0.38  |  |
| Upper Lead Width           | B1     | .040    | .053  | .065  | 1.02        | 1.33  | 1.65  |  |
| Lower Lead Width           | В      | .016    | .019  | .022  | 0.41        | 0.48  | 0.56  |  |
| Overall Row Spacing §      | eB     | .320    | .350  | .430  | 8.13        | 8.89  | 10.92 |  |
| Mold Draft Angle Top       | α      | 5       | 10    | 15    | 5           | 10    | 15    |  |
| Mold Draft Angle Bottom    | β      | 5       | 10    | 15    | 5           | 10    | 15    |  |

\* Controlling Parameter

§ Significant Characteristic

Dimension D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed

.010" (0.254mm) per side. JEDEC Equivalent: MO-095

Drawing No. C04-070

Notes:

28-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)



|                          | Units  | INCHES* |      |      | N     | MILLIMETERS |       |  |
|--------------------------|--------|---------|------|------|-------|-------------|-------|--|
| Dimension                | Limits | MIN     | NOM  | MAX  | MIN   | NOM         | MAX   |  |
| Number of Pins           | n      |         | 28   |      |       | 28          |       |  |
| Pitch                    | р      |         | .050 |      |       | 1.27        |       |  |
| Overall Height           | Α      | .093    | .099 | .104 | 2.36  | 2.50        | 2.64  |  |
| Molded Package Thickness | A2     | .088    | .091 | .094 | 2.24  | 2.31        | 2.39  |  |
| Standoff §               | A1     | .004    | .008 | .012 | 0.10  | 0.20        | 0.30  |  |
| Overall Width            | E      | .394    | .407 | .420 | 10.01 | 10.34       | 10.67 |  |
| Molded Package Width     | E1     | .288    | .295 | .299 | 7.32  | 7.49        | 7.59  |  |
| Overall Length           | D      | .695    | .704 | .712 | 17.65 | 17.87       | 18.08 |  |
| Chamfer Distance         | h      | .010    | .020 | .029 | 0.25  | 0.50        | 0.74  |  |
| Foot Length              | L      | .016    | .033 | .050 | 0.41  | 0.84        | 1.27  |  |
| Foot Angle Top           | φ      | 0       | 4    | 8    | 0     | 4           | 8     |  |
| Lead Thickness           | С      | .009    | .011 | .013 | 0.23  | 0.28        | 0.33  |  |
| Lead Width               | В      | .014    | .017 | .020 | 0.36  | 0.42        | 0.51  |  |
| Mold Draft Angle Top     | α      | 0       | 12   | 15   | 0     | 12          | 15    |  |
| Mold Draft Angle Bottom  | β      | 0       | 12   | 15   | 0     | 12          | 15    |  |

\* Controlling Parameter

§ Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

JEDEC Equivalent: MS-013 Drawing No. C04-052

5