

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                             |
| Core Size                  | 32-Bit Single-Core                                                          |
| Speed                      | 48MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART                          |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                             |
| Number of I/O              | 53                                                                          |
| Program Memory Size        | 1MB (1M × 8)                                                                |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 128K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V                                                                |
| Data Converters            | A/D 8x12b; D/A 2x12b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 64-VFQFN Exposed Pad                                                        |
| Supplier Device Package    | 64-QFN (9x9)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32gg940f1024g-e-qfn64r |
|                            |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.1.3 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the EFM32GG microcontroller. The flash memory is readable and writable from both the Cortex-M3 and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1.

## 2.1.4 Direct Memory Access Controller (DMA)

The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230  $\mu$ DMA controller licensed from ARM.

## 2.1.5 Reset Management Unit (RMU)

The RMU is responsible for handling the reset functionality of the EFM32GG.

### 2.1.6 Energy Management Unit (EMU)

The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32GG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks.

### 2.1.7 Clock Management Unit (CMU)

The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32GG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive.

## 2.1.8 Watchdog (WDOG)

The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure.

## 2.1.9 Peripheral Reflex System (PRS)

The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS.

## 2.1.10 Universal Serial Bus Controller (USB)

The USB is a full-speed USB 2.0 compliant OTG host/device controller. The USB can be used in Device, On-the-go (OTG) Dual Role Device or Host-only configuration. In OTG mode the USB supports both Host Negotiation Protocol (HNP) and Session Request Protocol (SRP). The device supports both full-speed (12MBit/s) and low speed (1.5MBit/s) operation. The USB device includes an internal dedicated

Descriptor-Based Scatter/Gather DMA and supports up to 6 OUT endpoints and 6 IN endpoints, in addition to endpoint 0. The on-chip PHY includes all OTG features, except for the voltage booster for supplying 5V to VBUS when operating as host.

## 2.1.11 Inter-Integrated Circuit Interface (I2C)

The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C-bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the I<sup>2</sup>C module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes.

# 2.1.12 Universal Synchronous/Asynchronous Receiver/Transmitter (US-ART)

The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, IrDA and I2S devices.

## 2.1.13 Pre-Programmed USB/UART Bootloader

The bootloader presented in application note AN0042 is pre-programmed in the device at factory. The bootloader enables users to program the EFM32 through a UART or a USB CDC class virtual UART without the need for a debugger. The autobaud feature, interface and commands are described further in the application note.

# 2.1.14 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption.

## 2.1.15 Timer/Counter (TIMER)

The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output. TIMER0 also includes a Dead-Time Insertion module suitable for motor control applications.

## 2.1.16 Real Time Counter (RTC)

The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down.

## 2.1.17 Backup Real Time Counter (BURTC)

The Backup Real Time Counter (BURTC) contains a 32-bit counter and is clocked either by a 32.768 kHz crystal oscillator, a 32.768 kHz RC oscillator or a 1 kHz ULFRCO. The BURTC is available in all Energy Modes and it can also run in backup mode, making it operational even if the main power should drain out.

available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget.

### 2.1.26 Backup Power Domain

The backup power domain is a separate power domain containing a Backup Real Time Counter, BURTC, and a set of retention registers, available in all energy modes. This power domain can be configured to automatically change power source to a backup battery when the main power drains out. The backup power domain enables the EFM32GG940 to keep track of time and retain data, even if the main power source should drain out.

## 2.1.27 Advanced Encryption Standard Accelerator (AES)

The AES accelerator performs AES encryption and decryption with 128-bit or 256-bit keys. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys and 75 HFCORECLK cycles with 256-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations, i.e. 8- or 16-bit operations are not supported.

## 2.1.28 General Purpose Input/Output (GPIO)

In the EFM32GG940, there are 52 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals.

## 2.1.29 Liquid Crystal Display Driver (LCD)

The LCD driver is capable of driving a segmented LCD display with up to 8x18 segments. A voltage boost function enables it to provide the LCD display with higher voltage than the supply voltage for the device. In addition, an animation feature can run custom animations on the LCD display without any CPU intervention. The LCD driver can also remain active even in Energy Mode 2 and provides a Frame Counter interrupt that can wake-up the device on a regular basis for updating data.

## **2.2 Configuration Summary**

The features of the EFM32GG940 is a subset of the feature set described in the EFM32GG Reference Manual. Table 2.1 (p. 7) describes device specific implementation of the features.

| Module    | Configuration      | Pin Connections                  |
|-----------|--------------------|----------------------------------|
| Cortex-M3 | Full configuration | NA                               |
| DBG       | Full configuration | DBG_SWCLK, DBG_SWDIO,<br>DBG_SWO |
| MSC       | Full configuration | NA                               |
| DMA       | Full configuration | NA                               |
| RMU       | Full configuration | NA                               |
| EMU       | Full configuration | NA                               |

#### Table 2.1. Configuration Summary

## **3 Electrical Characteristics**

## **3.1 Test Conditions**

### **3.1.1 Typical Values**

The typical data are based on  $T_{AMB}$ =25°C and  $V_{DD}$ =3.0 V, as defined in Table 3.2 (p. 10), unless otherwise specified.

### 3.1.2 Minimum and Maximum Values

The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 10), unless otherwise specified.

## **3.2 Absolute Maximum Ratings**

The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 10) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 10).

#### Table 3.1. Absolute Maximum Ratings

| Symbol             | Parameter                         | Condition                              | Min  | Тур | Max                  | Unit |
|--------------------|-----------------------------------|----------------------------------------|------|-----|----------------------|------|
| T <sub>STG</sub>   | Storage tempera-<br>ture range    |                                        | -40  |     | 150                  | °C   |
| Τ <sub>S</sub>     | Maximum soldering temperature     | Latest IPC/JEDEC J-STD-020<br>Standard |      |     | 260                  | °C   |
| V <sub>DDMAX</sub> | External main sup-<br>ply voltage |                                        | 0    |     | 3.8                  | V    |
| VIOPIN             | Voltage on any I/O<br>pin         |                                        | -0.3 |     | V <sub>DD</sub> +0.3 | V    |
|                    | Current per I/O pin<br>(sink)     |                                        |      |     | 100                  | mA   |
| IIOMAX             | Current per I/O pin<br>(source)   |                                        |      |     | -100                 | mA   |

## **3.3 General Operating Conditions**

## 3.3.1 General Operating Conditions

#### Table 3.2. General Operating Conditions

| Symbol            | Parameter                    | Min  | Тур | Max | Unit |
|-------------------|------------------------------|------|-----|-----|------|
| T <sub>AMB</sub>  | Ambient temperature range    | -40  |     | 85  | °C   |
| V <sub>DDOP</sub> | Operating supply voltage     | 1.98 |     | 3.8 | V    |
| f <sub>APB</sub>  | Internal APB clock frequency |      |     | 48  | MHz  |
| f <sub>AHB</sub>  | Internal AHB clock frequency |      |     | 48  | MHz  |



#### Figure 3.5. Typical High-Level Output Current, 2V Supply Voltage



GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH



#### Figure 3.7. Typical High-Level Output Current, 3V Supply Voltage



GPIO\_Px\_CTRL DRIVEMODE = STANDARD





| Symbol                 | Parameter                                              | Condition                                                                | Min                 | Тур   | Max | Unit                |
|------------------------|--------------------------------------------------------|--------------------------------------------------------------------------|---------------------|-------|-----|---------------------|
|                        |                                                        | 200 kSamples/s, 12 bit, differ-<br>ential, 2xV <sub>DD</sub> reference   |                     | 69    |     | dB                  |
|                        |                                                        | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence     |                     | 64    |     | dBc                 |
|                        |                                                        | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V reference           |                     | 76    |     | dBc                 |
|                        |                                                        | 1 MSamples/s, 12 bit, single ended, $V_{DD}$ reference                   |                     | 73    |     | dBc                 |
|                        |                                                        | 1 MSamples/s, 12 bit, differen-<br>tial, internal 1.25V reference        |                     | 66    |     | dBc                 |
|                        |                                                        | 1 MSamples/s, 12 bit, differen-<br>tial, internal 2.5V reference         |                     | 77    |     | dBc                 |
|                        |                                                        | 1 MSamples/s, 12 bit, differential, $V_{DD}$ reference                   |                     | 76    |     | dBc                 |
|                        |                                                        | 1 MSamples/s, 12 bit, differen-<br>tial, 2xV <sub>DD</sub> reference     |                     | 75    |     | dBc                 |
| SEDD                   | Spurious-Free Dy-                                      | 1 MSamples/s, 12 bit, differen-<br>tial, 5V reference                    |                     | 69    |     | dBc                 |
| SFDR <sub>ADC</sub>    | namic Range (SF-<br>DR)                                | 200 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |                     | 75    |     | dBc                 |
|                        |                                                        | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference            |                     | 75    |     | dBc                 |
|                        |                                                        | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference          |                     | 76    |     | dBc                 |
|                        |                                                        | 200 kSamples/s, 12 bit, differ-<br>ential, internal 1.25V reference      |                     | 79    |     | dBc                 |
|                        |                                                        | 200 kSamples/s, 12 bit, differ-<br>ential, internal 2.5V reference       |                     | 79    |     | dBc                 |
|                        |                                                        | 200 kSamples/s, 12 bit, differ-<br>ential, 5V reference                  |                     | 78    |     | dBc                 |
|                        |                                                        | 200 kSamples/s, 12 bit, differ-<br>ential, V <sub>DD</sub> reference     | 68                  | 79    |     | dBc                 |
|                        |                                                        | 200 kSamples/s, 12 bit, differ-<br>ential, 2xV <sub>DD</sub> reference   |                     | 79    |     | dBc                 |
| VADCOFFSET             | Offset voltage                                         | After calibration, single ended                                          |                     | 0.3   |     | mV                  |
| V ADCOFFSET            | Chisel Voltage                                         | After calibration, differential                                          | -3                  | 0.3   | 3   | mV                  |
|                        |                                                        |                                                                          |                     | -1.92 |     | mV/°C               |
| TGRAD <sub>ADCTH</sub> | Thermometer out-<br>put gradient                       |                                                                          |                     | -6.3  |     | ADC<br>Codes/<br>°C |
| DNL <sub>ADC</sub>     | Differential non-lin-<br>earity (DNL)                  | V <sub>DD</sub> = 3.0 V, external 2.5V reference                         | -1                  | ±0.7  | 4   | LSB                 |
| INL <sub>ADC</sub>     | Integral non-linear-<br>ity (INL), End point<br>method |                                                                          |                     | LSB   |     |                     |
| MC <sub>ADC</sub>      | No missing codes                                       |                                                                          | 11.999 <sup>1</sup> | 12    |     | bits                |



Figure 3.18. Differential Non-Linearity (DNL)



Figure 3.22. ADC Absolute Offset, Common Mode = Vdd /2



Figure 3.23. ADC Dynamic Performance vs Temperature for all ADC References, Vdd = 3V





#### Figure 3.24. ADC Temperature sensor readout



## 3.11 Digital Analog Converter (DAC)

#### Table 3.15. DAC

| Symbol                 | Parameter                           | Condition                                                                | Min              | Тур              | Max              | Unit            |
|------------------------|-------------------------------------|--------------------------------------------------------------------------|------------------|------------------|------------------|-----------------|
| M                      | Output voltage                      | VDD voltage reference, single ended                                      | 0                |                  | V <sub>DD</sub>  | V               |
| V <sub>DACOUT</sub>    | range                               | VDD voltage reference, differ-<br>ential                                 | -V <sub>DD</sub> |                  | V <sub>DD</sub>  | V               |
| V <sub>DACCM</sub>     | Output common<br>mode voltage range |                                                                          | 0                |                  | V <sub>DD</sub>  | V               |
|                        | Active current in-                  | 500 kSamples/s, 12 bit                                                   |                  | 400 <sup>1</sup> | 600 <sup>1</sup> | μA              |
| I <sub>DAC</sub>       | cluding references                  | 100 kSamples/s, 12 bit                                                   |                  | 200 <sup>1</sup> | 260 <sup>1</sup> | μA              |
|                        | for 2 channels                      | 1 kSamples/s 12 bit NORMAL                                               |                  | 17 <sup>1</sup>  | 25 <sup>1</sup>  | μA              |
| SR <sub>DAC</sub>      | Sample rate                         |                                                                          |                  |                  | 500              | ksam-<br>ples/s |
|                        | DAC clock frequen-                  | Continuous Mode                                                          |                  |                  | 1000             | kHz             |
| f <sub>DAC</sub>       |                                     | Sample/Hold Mode                                                         |                  |                  | 250              | kHz             |
|                        |                                     | Sample/Off Mode                                                          |                  |                  | 250              | kHz             |
| CYC <sub>DACCONV</sub> | Clock cyckles per conversion        |                                                                          |                  | 2                |                  |                 |
| t <sub>DACCONV</sub>   | Conversion time                     |                                                                          | 2                |                  |                  | μs              |
| t <sub>DACSETTLE</sub> | Settling time                       |                                                                          |                  | 5                |                  | μs              |
|                        |                                     | 500 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |                  | 58               |                  | dB              |
| $SNR_{DAC}$            | Signal to Noise Ra-<br>tio (SNR)    | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |                  | 59               |                  | dB              |
|                        |                                     | 500 kSamples/s, 12 bit, differ-<br>ential, internal 1.25V reference      |                  | 58               |                  | dB              |



| Symbol                 | Parameter                               | Condition                                                                | Min | Тур | Max | Unit |
|------------------------|-----------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
|                        |                                         | 500 kSamples/s, 12 bit, differ-<br>ential, internal 2.5V reference       |     | 58  |     | dB   |
|                        |                                         | 500 kSamples/s, 12 bit, differential, $V_{DD}$ reference                 |     | 59  |     | dB   |
|                        |                                         | 500 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |     | 57  |     | dB   |
|                        | Signal to Noise-                        | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 54  |     | dB   |
| SNDR <sub>DAC</sub>    | pulse Distortion Ra-<br>tio (SNDR)      | 500 kSamples/s, 12 bit, differ-<br>ential, internal 1.25V reference      |     | 56  |     | dB   |
|                        |                                         | 500 kSamples/s, 12 bit, differ-<br>ential, internal 2.5V reference       |     | 53  |     | dB   |
|                        |                                         | 500 kSamples/s, 12 bit, differential, $V_{\text{DD}}$ reference          |     | 55  |     | dB   |
|                        | Quarters Free                           | 500 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |     | 62  |     | dBc  |
|                        |                                         | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 56  |     | dBc  |
| SFDR <sub>DAC</sub>    | Spurious-Free<br>Dynamic<br>Range(SFDR) | 500 kSamples/s, 12 bit, differ-<br>ential, internal 1.25V reference      |     | 61  |     | dBc  |
|                        |                                         | 500 kSamples/s, 12 bit, differ-<br>ential, internal 2.5V reference       |     | 55  |     | dBc  |
|                        |                                         | 500 kSamples/s, 12 bit, differential, $V_{\text{DD}}$ reference          |     | 60  |     | dBc  |
| N/                     | Offect veltage                          | After calibration, single ended                                          |     | 2   | 12  | mV   |
| V <sub>DACOFFSET</sub> | Offset voltage                          | After calibration, differential                                          |     | 2   |     | mV   |
| DNL <sub>DAC</sub>     | Differential non-lin-<br>earity         |                                                                          |     | ±1  |     | LSB  |
| INL <sub>DAC</sub>     | Integral non-lineari-<br>ty             |                                                                          |     | ±5  |     | LSB  |
| MC <sub>DAC</sub>      | No missing codes                        |                                                                          |     | 12  |     | bits |

<sup>1</sup>Measured with a static input code and no loading on the output.

## 3.12 Operational Amplifier (OPAMP)

The electrical characteristics for the Operational Amplifiers are based on simulations.

#### Table 3.16. OPAMP

| Symbol | Parameter      | Condition                                                | Min | Тур | Max | Unit |
|--------|----------------|----------------------------------------------------------|-----|-----|-----|------|
|        |                | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0, Unity<br>Gain | 350 | 405 | μA  |      |
|        | Active Current | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1, Unity<br>Gain |     | 95  | 115 | μA   |



**EFM<sup>®</sup>32** 



Figure 3.28. OPAMP Voltage Noise Spectral Density (Unity Gain) Vout=1V



Figure 3.29. OPAMP Voltage Noise Spectral Density (Non-Unity Gain)



## 3.14 Voltage Comparator (VCMP)

#### Table 3.18. VCMP

| Symbol                  | Parameter                             | Condition                                                             | Min  | Тур             | Мах | Unit |
|-------------------------|---------------------------------------|-----------------------------------------------------------------------|------|-----------------|-----|------|
| V <sub>VCMPIN</sub>     | Input voltage range                   |                                                                       |      | V <sub>DD</sub> |     | V    |
| V <sub>VCMPCM</sub>     | VCMP Common<br>Mode voltage range     |                                                                       |      | V <sub>DD</sub> |     | V    |
| 1                       | Active current                        | BIASPROG=0b0000 and<br>HALFBIAS=1 in VCMPn_CTRL<br>register           |      | 0.3             | 0.6 | μA   |
| IVCMP                   |                                       | BIASPROG=0b1111 and<br>HALFBIAS=0 in VCMPn_CTRL<br>register. LPREF=0. |      | 22              | 30  | μA   |
| t <sub>VCMPREF</sub>    | Startup time refer-<br>ence generator | NORMAL                                                                |      | 10              |     | μs   |
| M                       | Offect veltage                        | Single ended                                                          | -230 | -40             | 190 | mV   |
| V <sub>VCMPOFFSET</sub> | Offset voltage                        | Differential                                                          |      | 10              |     | mV   |
| V <sub>VCMPHYST</sub>   | VCMP hysteresis                       |                                                                       |      | 40              |     | mV   |
| t <sub>VCMPSTART</sub>  | Startup time                          |                                                                       |      |                 | 10  | μs   |

The  $V_{DD}$  trigger level can be configured by setting the TRIGLEVEL field of the VCMP\_CTRL register in accordance with the following equation:

VCMP Trigger Level as a Function of Level Setting

V<sub>DD Trigger Level</sub>=1.667V+0.034 ×TRIGLEVEL

(3.2)

#### Figure 3.32. SPI Slave Timing



#### Table 3.24. SPI Slave Timing

| Symbol                                | Parameter          | Min                               | Тур | Мах                               | Unit |
|---------------------------------------|--------------------|-----------------------------------|-----|-----------------------------------|------|
| t <sub>SCLK_sl</sub> <sup>12</sup>    | SCKL period        | 2 * t <sub>HFPER-</sub><br>CLK    |     |                                   | ns   |
| t <sub>SCLK_hi</sub> <sup>12</sup>    | SCLK high period   | 3 * t <sub>HFPER-</sub><br>CLK    |     |                                   | ns   |
| t <sub>SCLK_lo</sub> <sup>12</sup>    | SCLK low period    | 3 * t <sub>HFPER-</sub><br>CLK    |     |                                   | ns   |
| t <sub>CS_ACT_MI</sub> <sup>1 2</sup> | CS active to MISO  | 4.00                              |     | 30.00                             | ns   |
| t <sub>CS_DIS_MI</sub> <sup>12</sup>  | CS disable to MISO | 4.00                              |     | 30.00                             | ns   |
| t <sub>SU_MO</sub> <sup>12</sup>      | MOSI setup time    | 4.00                              |     |                                   | ns   |
| t <sub>H_MO</sub> <sup>12</sup>       | MOSI hold time     | 2 + 2* t <sub>HF-</sub><br>PERCLK |     |                                   | ns   |
| t <sub>SCLK_MI</sub> <sup>12</sup>    | SCLK to MISO       | 9 + t <sub>HFPER-</sub><br>CLK    |     | 36 + 2*t <sub>HF-</sub><br>PERCLK | ns   |

<sup>1</sup>Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0)

 $^2\text{Measurement}$  done at 10% and 90% of  $\text{V}_{\text{DD}}$  (figure shows 50% of  $\text{V}_{\text{DD}})$ 

## 3.18 USB

The USB hardware in the EFM32GG940 passes all tests for USB 2.0 Full Speed certification. See the test-report distributed with application note "AN0046 - USB Hardware Design Guide".

## **3.19 Digital Peripherals**

#### Table 3.25. Digital Peripherals

| Symbol              | Parameter      | Condition                               | Min | Тур | Max | Unit       |  |
|---------------------|----------------|-----------------------------------------|-----|-----|-----|------------|--|
| IUSART              | USART current  | USART idle current, clock en-<br>abled  |     | 4.9 |     | µA/<br>MHz |  |
| I <sub>UART</sub>   | UART current   | UART idle current, clock en-<br>abled   |     |     |     |            |  |
| I <sub>LEUART</sub> | LEUART current | LEUART idle current, clock en-<br>abled |     | 140 |     | nA         |  |
| I <sub>I2C</sub>    | I2C current    | I2C idle current, clock enabled         |     | 6.1 |     | μΑ/<br>MHz |  |

## **EFM°32**

#### ...the world's most energy friendly microcontrollers

| Alternate     |      |      | LOC  | ATION |     |     |   |                                                                                                               |
|---------------|------|------|------|-------|-----|-----|---|---------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3     | 4   | 5   | 6 | Description                                                                                                   |
| LES_ALTEX0    | PD6  |      |      |       |     |     |   | LESENSE alternate exite output 0.                                                                             |
| LES_ALTEX1    | PD7  |      |      |       |     |     |   | LESENSE alternate exite output 1.                                                                             |
| LES_ALTEX2    | PA3  |      |      |       |     |     |   | LESENSE alternate exite output 2.                                                                             |
| LES_ALTEX3    | PA4  |      |      |       |     |     |   | LESENSE alternate exite output 3.                                                                             |
| LES_ALTEX4    | PA5  |      |      |       |     |     |   | LESENSE alternate exite output 4.                                                                             |
| LES_ALTEX5    | PE11 |      |      |       |     |     |   | LESENSE alternate exite output 5.                                                                             |
| LES_ALTEX6    | PE12 |      |      |       |     |     |   | LESENSE alternate exite output 6.                                                                             |
| LES_ALTEX7    | PE13 |      |      |       |     |     |   | LESENSE alternate exite output 7.                                                                             |
| LES_CH4       | PC4  |      |      |       |     |     |   | LESENSE channel 4.                                                                                            |
| LES_CH5       | PC5  |      |      |       |     |     |   | LESENSE channel 5.                                                                                            |
| LES_CH6       | PC6  |      |      |       |     |     |   | LESENSE channel 6.                                                                                            |
| LES_CH7       | PC7  |      |      |       |     |     |   | LESENSE channel 7.                                                                                            |
| LETIM0_OUT0   | PD6  | PB11 | PF0  | PC4   |     |     |   | Low Energy Timer LETIM0, output channel 0.                                                                    |
| LETIM0_OUT1   | PD7  | PB12 | PF1  | PC5   |     |     |   | Low Energy Timer LETIM0, output channel 1.                                                                    |
| LEU0_RX       | PD5  | PB14 | PE15 | PF1   | PA0 |     |   | LEUARTO Receive input.                                                                                        |
| LEU0_TX       | PD4  | PB13 | PE14 | PF0   | PF2 |     |   | LEUART0 Transmit output. Also used as receive input in half duplex communication.                             |
| LEU1_RX       | PC7  | PA6  |      |       |     |     |   | LEUART1 Receive input.                                                                                        |
| LEU1_TX       | PC6  | PA5  |      |       |     |     |   | LEUART1 Transmit output. Also used as receive input in half duplex communication.                             |
| LFXTAL_N      | PB8  |      |      |       |     |     |   | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. |
| LFXTAL_P      | PB7  |      |      |       |     |     |   | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                    |
| PCNT0_S0IN    |      |      |      | PD6   |     |     |   | Pulse Counter PCNT0 input number 0.                                                                           |
| PCNT0_S1IN    |      |      |      | PD7   |     |     |   | Pulse Counter PCNT0 input number 1.                                                                           |
| PCNT1_S0IN    | PC4  | PB3  |      |       |     |     |   | Pulse Counter PCNT1 input number 0.                                                                           |
| PCNT1_S1IN    | PC5  | PB4  |      |       |     |     |   | Pulse Counter PCNT1 input number 1.                                                                           |
| PCNT2_S0IN    | PD0  | PE8  |      |       |     |     |   | Pulse Counter PCNT2 input number 0.                                                                           |
| PCNT2_S1IN    | PD1  | PE9  |      |       |     |     |   | Pulse Counter PCNT2 input number 1.                                                                           |
| PRS_CH0       | PA0  |      |      |       |     |     |   | Peripheral Reflex System PRS, channel 0.                                                                      |
| PRS_CH1       | PA1  |      |      |       |     |     |   | Peripheral Reflex System PRS, channel 1.                                                                      |
| PRS_CH2       |      | PF5  |      |       |     |     |   | Peripheral Reflex System PRS, channel 2.                                                                      |
| PRS_CH3       |      | PE8  |      |       |     |     |   | Peripheral Reflex System PRS, channel 3.                                                                      |
| TIM0_CC0      | PA0  | PA0  |      | PD1   | PA0 | PF0 |   | Timer 0 Capture Compare input / output channel 0.                                                             |
| TIM0_CC1      | PA1  | PA1  |      | PD2   |     | PF1 |   | Timer 0 Capture Compare input / output channel 1.                                                             |
| TIM0_CC2      | PA2  | PA2  |      | PD3   |     | PF2 |   | Timer 0 Capture Compare input / output channel 2.                                                             |
| TIM0_CDTI0    | PA3  |      |      |       |     |     |   | Timer 0 Complimentary Deat Time Insertion channel 0.                                                          |
| TIM0_CDTI1    | PA4  |      |      |       |     |     |   | Timer 0 Complimentary Deat Time Insertion channel 1.                                                          |
| TIM0_CDTI2    | PA5  |      | PF5  |       | PC4 | PF5 |   | Timer 0 Complimentary Deat Time Insertion channel 2.                                                          |
| TIM1_CC0      |      | PE10 |      | PB7   | PD6 |     |   | Timer 1 Capture Compare input / output channel 0.                                                             |
| TIM1_CC1      |      | PE11 |      | PB8   | PD7 |     |   | Timer 1 Capture Compare input / output channel 1.                                                             |
| TIM1_CC2      |      | PE12 |      | PB11  |     |     |   | Timer 1 Capture Compare input / output channel 2.                                                             |
| TIM2_CC0      |      | PA12 |      |       |     |     |   | Timer 2 Capture Compare input / output channel 0.                                                             |

## **EFM<sup>®</sup>32**

#### ...the world's most energy friendly microcontrollers

| Alternate     |           |      | LOC | ATION |      |      |   |                                                                                                                                                              |
|---------------|-----------|------|-----|-------|------|------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0         | 1    | 2   | 3     | 4    | 5    | 6 | Description                                                                                                                                                  |
| TIM2_CC1      |           | PA13 |     |       |      |      |   | Timer 2 Capture Compare input / output channel 1.                                                                                                            |
| TIM2_CC2      |           | PA14 |     |       |      |      |   | Timer 2 Capture Compare input / output channel 2.                                                                                                            |
| TIM3_CC0      | PE14      |      |     |       |      |      |   | Timer 3 Capture Compare input / output channel 0.                                                                                                            |
| TIM3_CC1      | PE15      |      |     |       |      |      |   | Timer 3 Capture Compare input / output channel 1.                                                                                                            |
| TIM3_CC2      | PA15      |      |     |       |      |      |   | Timer 3 Capture Compare input / output channel 2.                                                                                                            |
| US0_CLK       | PE12      | PE5  |     |       | PB13 | PB13 |   | USART0 clock input / output.                                                                                                                                 |
| US0_CS        | PE13      | PE4  |     |       | PB14 | PB14 |   | USART0 chip select input / output.                                                                                                                           |
| US0_RX        | PE11      | PE6  |     | PE12  | PB8  |      |   | USART0 Asynchronous Receive.<br>USART0 Synchronous mode Master Input / Slave Output<br>(MISO).                                                               |
| US0_TX        | PE10      | PE7  |     | PE13  | PB7  |      |   | USART0 Asynchronous Transmit.Also used as receive in-<br>put in half duplex communication.<br>USART0 Synchronous mode Master Output / Slave Input<br>(MOSI). |
| US1_CLK       | PB7       | PD2  | PF0 |       |      |      |   | USART1 clock input / output.                                                                                                                                 |
| US1_CS        | PB8       | PD3  | PF1 |       |      |      |   | USART1 chip select input / output.                                                                                                                           |
|               |           |      |     |       |      |      |   | USART1 Asynchronous Receive.                                                                                                                                 |
| US1_RX        |           | PD1  | PD6 |       |      |      |   | USART1 Synchronous mode Master Input / Slave Output (MISO).                                                                                                  |
| US1_TX        |           | PD0  | PD7 |       |      |      |   | USART1 Asynchronous Transmit.Also used as receive in-<br>put in half duplex communication.<br>USART1 Synchronous mode Master Output / Slave Input<br>(MOSI). |
| US2_CLK       | PC4       | PB5  |     |       |      |      |   | USART2 clock input / output.                                                                                                                                 |
| US2_CS        | PC5       | PB6  |     |       |      |      |   | USART2 chip select input / output.                                                                                                                           |
| US2_RX        |           | PB4  |     |       |      |      |   | USART2 Asynchronous Receive.<br>USART2 Synchronous mode Master Input / Slave Output<br>(MISO).                                                               |
| US2_TX        |           | PB3  |     |       |      |      |   | USART2 Asynchronous Transmit.Also used as receive in-<br>put in half duplex communication.<br>USART2 Synchronous mode Master Output / Slave Input<br>(MOSI). |
| USB_DM        | PF10      |      |     |       |      |      |   | USB D- pin.                                                                                                                                                  |
| USB_DMPU      | PD2       |      | 1   |       |      |      |   | USB D- Pullup control.                                                                                                                                       |
| USB_DP        | PF11      |      |     |       |      |      |   | USB D+ pin.                                                                                                                                                  |
| USB_ID        | PF12      |      |     |       |      |      |   | USB ID pin. Used in OTG mode.                                                                                                                                |
| USB_VBUS      | USB_VBUS  |      |     |       |      |      |   | USB 5 V VBUS input.                                                                                                                                          |
| USB_VBUSEN    | PF5       |      |     |       |      |      |   | USB 5 V VBUS enable.                                                                                                                                         |
| USB_VREGI     | USB_VREGI |      |     |       |      |      |   | USB Input to internal 3.3 V regulator                                                                                                                        |
| USB_VREGO     | USB_VREGO |      |     |       |      |      |   | USB Decoupling for internal 3.3 V USB regulator and reg-<br>ulator output                                                                                    |

## **4.3 GPIO Pinout Overview**

The specific GPIO pins available in *EFM32GG940* is shown in Table 4.3 (p. 59). Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0.

#### Table 4.3. GPIO Pinout

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin<br>9 | Pin<br>8 | Pin<br>7 | Pin<br>6 | Pin<br>5 | Pin<br>4 | Pin<br>3 | Pin<br>2 | Pin<br>1 | Pin<br>0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Port A | PA15      | PA14      | PA13      | PA12      | -         | -         | -        | -        | -        | PA6      | PA5      | PA4      | PA3      | PA2      | PA1      | PA0      |
| Port B | -         | PB14      | PB13      | PB12      | PB11      | -         | -        | PB8      | PB7      | PB6      | PB5      | PB4      | PB3      | -        | -        | -        |
| Port C | -         | -         | -         | -         | -         | -         | -        | -        | PC7      | PC6      | PC5      | PC4      | -        | -        | -        | -        |
| Port D | -         | -         | -         | -         | -         | -         | -        | PD8      | PD7      | PD6      | PD5      | PD4      | PD3      | PD2      | PD1      | PD0      |
| Port E | PE15      | PE14      | PE13      | PE12      | PE11      | PE10      | PE9      | PE8      | PE7      | PE6      | PE5      | PE4      | -        | -        | -        | -        |
| Port F | -         | -         | -         | PF12      | PF11      | PF10      | -        | -        | -        | -        | PF5      | -        | -        | PF2      | PF1      | PF0      |

## 4.4 Opamp Pinout Overview

The specific opamp terminals available in EFM32GG940 is shown in Figure 4.2 (p. 59).

#### Figure 4.2. Opamp Pinout





#### Figure 5.3. QFN64 PCB Stencil Design



Table 5.3. QFN64 PCB Stencil Design Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Dim. (mm) |
|--------|-----------|--------|-----------|
| а      | 0.75      | е      | 8.90      |
| b      | 0.22      | Х      | 2.70      |
| с      | 0.50      | У      | 2.70      |
| d      | 8.90      | Z      | 0.80      |

- 1. The drawings are not to scale.
- 2. All dimensions are in millimeters.
- 3. All drawings are subject to change without notice.
- 4. The PCB Land Pattern drawing is in compliance with IPC-7351B.
- 5. Stencil thickness 0.125 mm.
- 6. For detailed pin-positioning, see Figure 4.3 (p. 60) .

## **5.2 Soldering Information**

The latest IPC/JEDEC J-STD-020 recommendations for Pb-Free reflow soldering should be followed.

Place as many and as small as possible vias underneath each of the solder patches under the ground pad.

## A Disclaimer and Trademarks

## A.1 Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

## A.2 Trademark Information

Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISO-modem®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.

## List of Tables

| 1.1. Ordering Information                                                        | . 2 |
|----------------------------------------------------------------------------------|-----|
| 2.1. Configuration Summary                                                       | . 7 |
| 3.1. Absolute Maximum Ratings                                                    |     |
| 3.2. General Operating Conditions                                                |     |
| 3.3. Current Consumption                                                         |     |
| 3.4. Energy Modes Transitions                                                    |     |
| 3.5. Power Management                                                            | 14  |
| 3.6. Flash                                                                       |     |
| 3.7. GPIO                                                                        |     |
| 3.8. LFXO                                                                        |     |
| 3.9. HFXO                                                                        |     |
| 3.10. LFRCO                                                                      |     |
| 3.11. HFRCO                                                                      |     |
| 3.12. AUXHFRCO                                                                   |     |
| 3.13. ULFRCO                                                                     |     |
| 3.14. ADC                                                                        |     |
| 3.15. DAC                                                                        |     |
| 3.16. OPAMP                                                                      |     |
| 3.17. ACMP                                                                       |     |
| 3.18. VCMP                                                                       |     |
| 3.19. LCD                                                                        |     |
| 3.20. I2C Standard-mode (Sm)                                                     |     |
| 3.21. I2C Fast-mode (Fm)                                                         | 47  |
| 3.22. I2C Fast-mode Plus (Fm+)                                                   | 48  |
| 3.23. SPI Master Timing                                                          | 48  |
| 3.24. SPI Slave Timing                                                           |     |
| 3.25. Digital Peripherals                                                        |     |
| 4.1. Device Pinout                                                               |     |
| <ul><li>4.2. Alternate functionality overview</li><li>4.3. GPIO Pinout</li></ul> | 54  |
|                                                                                  |     |
| 4.4. QFN64 (Dimensions in mm)                                                    | 60  |
| 5.1. QFN64 PCB Land Pattern Dimensions (Dimensions in mm)                        |     |
| 5.2. QFN64 PCB Solder Mask Dimensions (Dimensions in mm)                         |     |
| 5.3. QFN64 PCB Stencil Design Dimensions (Dimensions in mm)                      | 63  |