



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                    |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | HC08                                                                   |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 8MHz                                                                   |
| Connectivity               | I²C, IRSCI, SCI, SPI                                                   |
| Peripherals                | LED, LVD, POR, PWM                                                     |
| Number of I/O              | 32                                                                     |
| Program Memory Size        | 16KB (16K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 1K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                            |
| Data Converters            | A/D 8x10b                                                              |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 44-QFP                                                                 |
| Supplier Device Package    | 44-QFP (10x10)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908ap16acfbe |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



\_\_\_\_\_

#### **Monitor ROM**

| Addr.  | Register Name                           |        | Bit 7        | 6       | 5       | 4          | 3       | 2         | 1          | Bit 0     |
|--------|-----------------------------------------|--------|--------------|---------|---------|------------|---------|-----------|------------|-----------|
|        | MMIIC Data Receive                      | Read:  | MMRD7        | MMRD6   | MMRD5   | MMRD4      | MMRD3   | MMRD2     | MMRD1      | MMRD0     |
| \$004D | Register                                | Write: |              |         |         |            |         |           |            |           |
|        | (MMDRR)                                 | Reset: | 0            | 0       | 0       | 0          | 0       | 0         | 0          | 0         |
|        | MMIIC CRC Data Register                 | Read:  | MMCRCD7      | MMCRCD6 | MMCRCD5 | MMCRCD4    | MMCRCD3 | MMCRCD2   | MMCRCD1    | MMCRCD0   |
| \$004E | (MMCRDR)                                | Write: |              |         |         |            |         |           |            |           |
|        |                                         | Reset: | 0            | 0       | 0       | 0          | 0       | 0         | 0          | 0         |
|        | MMIIC Frequency Divider                 | Read:  | 0            | 0       | 0       | 0          | 0       |           |            |           |
| \$004F | Register                                | Write: |              |         |         |            |         | IVIIVIDRZ |            | IVIIVIDRU |
|        | (MMFDR)                                 | Reset: | 0            | 0       | 0       | 0          | 0       | 1         | 0          | 0         |
|        |                                         | Read:  | П            | Р       | Р       | Р          | Р       | Р         | Р          | Р         |
| \$0050 | Reserved                                | Write: |              | n       | n       | n          | n       | n         | n –        | ň         |
|        |                                         | Reset: |              |         |         |            |         |           | 1          |           |
|        | Timebase Control Register               | Read:  | TBIF         | трро    |         | трро       | 0       | тріг      | TRON       | Р         |
| \$0051 | (TBCR)                                  | Write: |              | IDRZ    | IDRI    | IDRU       | TACK    | IDIE      |            | ň         |
|        |                                         | Reset: | 0            | 0       | 0       | 0          | 0       | 0         | 0          | 0         |
|        |                                         | Read:  |              |         |         |            |         |           |            |           |
| \$0052 | Unimplemented                           | Write: |              |         |         |            |         |           |            |           |
|        |                                         | Reset: |              |         |         |            |         |           |            |           |
|        |                                         | Read:  |              |         |         |            |         |           |            |           |
| \$0053 | Unimplemented                           | Write: |              |         |         |            |         |           |            |           |
|        |                                         | Reset: |              |         |         |            |         |           |            |           |
|        |                                         | Read:  |              |         |         |            |         |           |            |           |
| \$0054 | Unimplemented                           | Write: |              |         |         |            |         |           |            |           |
|        |                                         | Reset: |              |         |         |            |         |           |            |           |
|        |                                         | Read:  |              |         |         |            |         |           |            |           |
| \$0055 | Unimplemented                           | Write: |              |         |         |            |         |           |            |           |
|        |                                         | Reset: |              |         |         |            |         |           |            |           |
|        |                                         | Read:  |              |         |         |            |         |           |            |           |
| \$0056 | Unimplemented                           | Write: |              |         |         |            |         |           |            |           |
|        |                                         | Reset: |              |         |         |            |         |           |            |           |
|        | ADC Status and Control                  | Read:  | COCO         | ΔΙΕΝ    |         |            |         |           |            |           |
| \$0057 | Register                                | Write: |              |         | Aboo    | ADOIN      | ADOI 10 | ADOINZ    | ADOIN      | ADOIN     |
|        | (ADSCR)                                 | Reset: | 0            | 0       | 0       | 1          | 1       | 1         | 1          | 1         |
|        | ADC Clask Control Deviator              | Read:  |              |         |         |            | MODE1   |           | 0          | 0         |
| \$0058 | (ADICLK)                                | Write: |              |         | ABIVO   | ABIOLIN    | MODEI   | MODEO     |            | R         |
|        | ( , , , , , , , , , , , , , , , , , , , | Reset: | 0            | 0       | 0       | 0          | 0       | 0         | 0          | 0         |
|        | ADC Data Pagistar Ligh 0                | Read:  | ADx          | ADx     | ADx     | ADx        | ADx     | ADx       | ADx        | ADx       |
| \$0059 | (ADRH0)                                 | Write: | R            | R       | R       | R          | R       | R         | R          | R         |
|        | ( - )                                   | Reset: | 0            | 0       | 0       | 0          | 0       | 0         | 0          | 0         |
|        | U = Unaffected                          |        | X = Indeterm | ninate  |         | = Unimplem | ented   | R         | = Reserved |           |

Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 9)



#### Table 4-1. Instruction Set Summary

| Source                                                                                         | Operation                           | Description                                                                                                                                                                                             | Effect of CCR |   |   |    | on |    | dress<br>lode                                       | code                                             | erand                                     | Cycles                          |
|------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---|---|----|----|----|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|---------------------------------|
| Form                                                                                           |                                     |                                                                                                                                                                                                         | v             | н | I | Ν  | z  | С  | ΡĞ                                                  | ор                                               | ð                                         | ි<br>ට                          |
| LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M                       | X ← (M)                                                                                                                                                                                                 | 0             | _ | _ | \$ | \$ | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP                                   | Logical Shift Left<br>(Same as ASL) | C - 0<br>b7 b0                                                                                                                                                                                          | \$            | _ | _ | \$ | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5           |
| LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP                                   | Logical Shift Right                 | $0 \rightarrow \boxed[b7]{b0} \rightarrow C$                                                                                                                                                            | \$            | _ | _ | 0  | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 34<br>44<br>54<br>64<br>74<br>9E64               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5           |
| MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr                                        | Move                                | $\begin{array}{l} (M)_{Destination} \leftarrow (M)_{Source} \\ H: X \leftarrow (H: X) + 1 \; (IX {+} D,  DIX {+}) \end{array}$                                                                          | 0             | _ | _ | \$ | \$ | _  | DD<br>DIX+<br>IMD<br>IX+D                           | 4E<br>5E<br>6E<br>7E                             | dd dd<br>dd<br>ii dd<br>dd                | 5<br>4<br>4<br>4                |
| MUL                                                                                            | Unsigned multiply                   | $X:A \gets (X) \times (A)$                                                                                                                                                                              | -             | 0 | - | -  | -  | 0  | INH                                                 | 42                                               |                                           | 5                               |
| NEG <i>opr</i><br>NEGA<br>NEGX<br>NEG <i>opr</i> ,X<br>NEG <i>,X</i><br>NEG <i>opr</i> ,SP     | Negate (Two's Complement)           | $\begin{split} M &\leftarrow -(M) = \$00 - (M) \\ A &\leftarrow -(A) = \$00 - (A) \\ X &\leftarrow -(X) = \$00 - (X) \\ M &\leftarrow -(M) = \$00 - (M) \\ M &\leftarrow -(M) = \$00 - (M) \end{split}$ | \$            | _ | _ | \$ | \$ | \$ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 30<br>40<br>50<br>60<br>70<br>9E60               | dd<br>ff<br>ff                            | 4<br>1<br>4<br>3<br>5           |
| NOP                                                                                            | No Operation                        | None                                                                                                                                                                                                    | -             | - | - | -  | -  | -  | INH                                                 | 9D                                               |                                           | 1                               |
| NSA                                                                                            | Nibble Swap A                       | $A \leftarrow (A[3:0]:A[7:4])$                                                                                                                                                                          | _             | - | - | _  | -  | -  | INH                                                 | 62                                               |                                           | 3                               |
| ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M                | A ← (A)   (M)                                                                                                                                                                                           | 0             | _ | _ | \$ | \$ | _  | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| PSHA                                                                                           | Push A onto Stack                   | Push (A); SP $\leftarrow$ (SP) – 1                                                                                                                                                                      | -             | _ | _ | _  | _  | -  | INH                                                 | 87                                               |                                           | 2                               |
| PSHH                                                                                           | Push H onto Stack                   | Push (H); SP $\leftarrow$ (SP) – 1                                                                                                                                                                      | -             | - | _ | _  | _  | -  | INH                                                 | 8B                                               |                                           | 2                               |
| PSHX                                                                                           | Push X onto Stack                   | Push (X); SP $\leftarrow$ (SP) – 1                                                                                                                                                                      | _             | - | _ | -  | -  | -  | INH                                                 | 89                                               |                                           | 2                               |
| PULA                                                                                           | Pull A from Stack                   | $SP \leftarrow (SP + 1); Pull (A)$                                                                                                                                                                      | -             | - | - | -  | -  | -  | INH                                                 | 86                                               |                                           | 2                               |



**Central Processor Unit (CPU)** 





Clock Generator Module (CGM)

#### NOTE

Route  $V_{SSA}$  carefully for maximum noise immunity and place bypass capacitors as close as possible to the package.

## 6.4.4 Oscillator Output Frequency Signal (CGMXCLK)

CGMXCLK is the oscillator output signal. It runs at the full speed of the oscillator, and is generated directly from the crystal oscillator circuit, the RC oscillator circuit, or the internal oscillator circuit.

## 6.4.5 CGM Reference Clock (CGMRCLK)

CGMRCLK is a buffered version of CGMXCLK, this clock is the reference clock for the phase-locked-loop circuit.

## 6.4.6 CGM VCO Clock Output (CGMVCLK)

CGMVCLK is the clock output from the VCO.

## 6.4.7 CGM Base Clock Output (CGMOUT)

CGMOUT is the clock output of the CGM. This signal goes to the SIM, which generates the MCU clocks. CGMOUT is a 50 percent duty cycle clock running at twice the bus frequency. CGMOUT is software programmable to be either the oscillator output, CGMXCLK, divided by two or the divided VCO clock, CGMPCLK, divided by two.

## 6.4.8 CGM CPU Interrupt (CGMINT)

CGMINT is the interrupt signal generated by the PLL lock detector.

# 6.5 CGM Registers

The following registers control and monitor operation of the CGM:

- PLL control register (PCTL) (See 6.5.1 PLL Control Register.)
- PLL bandwidth control register (PBWC) (See 6.5.2 PLL Bandwidth Control Register.)
- PLL multiplier select registers (PMSH and PMSL) (See 6.5.3 PLL Multiplier Select Registers.)
- PLL VCO range select register (PMRS) (See 6.5.4 PLL VCO Range Select Register.)
- PLL reference divider select register (PMDS) (See 6.5.5 PLL Reference Divider Select Register.)



System Integration Module (SIM)

## 7.7.1 SIM Break Status Register

The SIM break status register (SBSR) contains a flag to indicate that a break caused an exit from stop mode or wait mode.



Figure 7-20. SIM Break Status Register (SBSR)

#### SBSW — SIM Break Stop/Wait

SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it.

1 = Wait mode was exited by break interrupt.

0 = Wait mode was not exited by break interrupt.

#### **Functional Description**





Figure 8-2. Low-Voltage Monitor Mode Entry Flowchart

In monitor mode, the MCU uses different vectors for reset, SWI (software interrupt), and break interrupt than those for user mode. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code.

#### NOTE

Exiting monitor mode after it has been initiated by having a blank reset vector requires a power-on reset (POR). Pulling RST low will not exit monitor mode in this situation.

Table 8-2 summarizes the differences between user mode and monitor mode vectors.

|         | Functions               |                        |                         |                        |                       |                      |  |  |  |  |  |  |
|---------|-------------------------|------------------------|-------------------------|------------------------|-----------------------|----------------------|--|--|--|--|--|--|
| Modes   | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | Break<br>Vector<br>High | Break<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low |  |  |  |  |  |  |
| User    | \$FFFE                  | \$FFFF                 | \$FFFC                  | \$FFFD                 | \$FFFC                | \$FFFD               |  |  |  |  |  |  |
| Monitor | \$FEFE                  | \$FEFF                 | \$FEFC                  | \$FEFD                 | \$FEFC                | \$FEFD               |  |  |  |  |  |  |

Table 8-2. Mode Differences (Vectors)

#### 8.3.2 Data Format

Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. Transmit and receive baud rates must be identical.



Figure 8-3. Monitor Data Format



Monitor Mode (MON)

|         |         | ORG      | RAM    |     |                            |
|---------|---------|----------|--------|-----|----------------------------|
|         | :       |          |        |     |                            |
| FILE_PT | 'R:     |          |        |     |                            |
| BUS_SPD | )       | DS.B     | 1      | ;   | Indicates 4x bus frequency |
| DATASIZ | Е       | DS.B     | 1      | ;   | Data size to be programmed |
| START_A | DDR     | DS.W     | 1      | ;   | FLASH start address        |
| DATAARR | AY      | DS.B     | 64     | ;   | Reserved data array        |
|         |         |          |        |     |                            |
| PRGRNGE |         | EQU      | \$FC34 |     |                            |
| FLASH_S | TART    | EQU      | \$EE00 |     |                            |
|         |         |          |        |     |                            |
|         |         | ORG      | FLASH  |     |                            |
| INITIAL | ISATION | ſ:       |        |     |                            |
|         | MOV     | #20,     | BUS_SI | PD. |                            |
|         | MOV     | #64,     | DATASI | ΖI  | Ε                          |
|         | LDHX    | #FLASH_S | START  |     |                            |
|         | STHX    | START_AD | DDR    |     |                            |
|         | RTS     |          |        |     |                            |
| MAIN:   |         |          |        |     |                            |
|         | BSR     | INITIALI | SATION |     |                            |
|         | :       |          |        |     |                            |
|         | :       |          |        |     |                            |
|         | LDHX    | #FILE_PI | 'R     |     |                            |
|         | JSR     | PRGRNGE  |        |     |                            |

#### 8.5.2 ERARNGE

ERARNGE is used to erase a range of locations in FLASH.

| Routine Name        | ERARNGE                                                                                             |
|---------------------|-----------------------------------------------------------------------------------------------------|
| Routine Description | Erase a page or the entire array                                                                    |
| Calling Address     | \$FCE4                                                                                              |
| Stack Used          | 9 bytes                                                                                             |
| Data Block Format   | Bus speed (BUS_SPD)<br>Data size (DATASIZE)<br>Starting address (ADDRH)<br>Starting address (ADDRL) |

#### Table 8-12. ERARNGE Routine

There are two sizes of erase ranges: a page or the entire array. The ERARNGE will erase the page (512 consecutive bytes) in FLASH specified by the address ADDRH:ADDRL. This address can be any address within the page. Calling ERARNGE with ADDRH:ADDRL equal to \$FFFF will erase the entire FLASH array (mass erase). Therefore, care must be taken when calling this routine to prevent an accidental mass erase.

The ERARNGE routine do not use a data array. The DATASIZE byte is a dummy byte that is also not used.



```
I/O Registers
```



Figure 9-11. CHxMAX Latency

#### 9.9.5 TIM Channel Registers

These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown.

In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read.

In output compare mode (MSxB:MSxA  $\neq$  0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written.

Address: T1CH0H, \$0026 and T2CH0H, \$0031

|                 | Bit 7                     | 6  | 5  | 4  | 3  | 2  | 1 | Bit 0 |  |
|-----------------|---------------------------|----|----|----|----|----|---|-------|--|
| Read:<br>Write: | Bit 15                    | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 |  |
| Reset:          | Indeterminate after reset |    |    |    |    |    |   |       |  |

Figure 9-12. TIM Channel 0 Register High (TCH0H)

Address: T1CH0L, \$0027 and T2CH0L \$0032

|                 | Bit 7                     | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 |
|-----------------|---------------------------|---|---|---|---|---|---|-------|
| Read:<br>Write: | Bit 7                     | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 |
| Reset:          | Indeterminate after reset |   |   |   |   |   |   |       |

Figure 9-13. TIM Channel 0 Register Low (TCH0L)





Figure 9-14. TIM Channel 1 Register High (TCH1H)



# **11.4 Functional Description**

Figure 11-2 shows the structure of the SCI module. The SCI allows full-duplex, asynchronous, NRZ serial communication among the MCU and remote devices, including other MCUs. The transmitter and receiver of the SCI operate independently, although they use the same baud rate generator. During normal operation, the CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data.

The baud rate clock source for the SCI can be selected via the configuration bit, SCIBDSRC, of the CONFIG2 register (\$001D).







Serial Communications Interface Module (SCI)



 $\left|\frac{170 - 176}{170}\right| \times 100 = 3.53\%$ 

#### 12.5.3.6 Receiver Wakeup

So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in IRSCC2 puts the receiver into a standby state during which receiver interrupts are disabled.

Depending on the state of the WAKE bit in IRSCC1, either of two conditions on the RxD pin can bring the receiver out of the standby state:

- Address mark An address mark is a logic 1 in the most significant bit position of a received character. When the WAKE bit is set, an address mark wakes the receiver from the standby state by clearing the RWU bit. The address mark also sets the SCI receiver full bit, SCRF. Software can then compare the character containing the address mark to the user-defined address of the receiver. If they are the same, the receiver remains awake and processes the characters that follow. If they are not the same, software can set the RWU bit and put the receiver back into the standby state.
- Idle input line condition When the WAKE bit is clear, an idle character on the RxD pin wakes the
  receiver from the standby state by clearing the RWU bit. The idle character that wakes the receiver
  does not set the receiver idle bit, IDLE, or the SCI receiver full bit, SCRF. The idle line type bit,
  ILTY, determines whether the receiver begins counting logic 1s as idle character bits after the start
  bit or after the stop bit.

#### NOTE

Clearing the WAKE bit after the RxD pin has been idle may cause the receiver to wake up immediately.

#### 12.5.3.7 Receiver Interrupts

The following sources can generate CPU interrupt requests from the SCI receiver:

- SCI receiver full (SCRF) The SCRF bit in IRSCS1 indicates that the receive shift register has transferred a character to the IRSCDR. SCRF can generate a receiver interrupt request. Setting the SCI receive interrupt enable bit, SCRIE, in IRSCC2 enables the SCRF bit to generate receiver CPU interrupts.
- Idle input (IDLE) The IDLE bit in IRSCS1 indicates that 10 or 11 consecutive logic 1s shifted in from the RxD pin. The idle line interrupt enable bit, ILIE, in IRSCC2 enables the IDLE bit to generate CPU interrupt requests.

#### 12.5.3.8 Error Interrupts

The following receiver error flags in IRSCS1 can generate CPU interrupt requests:

- Receiver overrun (OR) The OR bit indicates that the receive shift register shifted in a new character before the previous character was read from the IRSCDR. The previous character remains in the IRSCDR, and the new character is lost. The overrun interrupt enable bit, ORIE, in IRSCC3 enables OR to generate SCI error CPU interrupt requests.
- Noise flag (NF) The NF bit is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, in IRSCC3 enables NF to generate SCI error CPU interrupt requests.



This read/write bit controls the timing relationship between the serial clock and SPI data. (See Figure 13-4 and Figure 13-6.) To transmit data between SPI modules, the SPI modules must have identical CPHA values. When CPHA = 0, the  $\overline{SS}$  pin of the slave SPI module must be set to logic 1 between bytes. (See Figure 13-12.) Reset sets the CPHA bit.





#### MMRW — MMIIC Master Read/Write

This bit is transmitted out as bit 0 of the calling address when the module sets the MMAST bit to enter master mode. The MMRW bit determines the transfer direction of the data bytes that follows. When it is "1", the module is in master receive mode. When it is "0", the module is in master transmit mode. Reset clears this bit.

1 = Master mode receive

0 = Master mode transmit

#### MMCRCEF — MMIIC CRC Error Flag

This flag is set when a CRC error is detected, and cleared when no CRC error is detected. The MMCRCEF is only meaningful after receiving a PEC data. This flag is unaffected by reset.

1 = CRC error detected on PEC byte

0 = No CRC error detected on PEC byte

#### 14.6.4 MMIIC Status Register (MMSR)



Figure 14-7. MMIIC Status Register (MMSR)

#### MMRXIF — MMIIC Receive Interrupt Flag

This flag is set after the data receive register (MMDRR) is loaded with a new received data. Once the MMDRR is loaded with received data, no more received data can be loaded to the MMDRR register until the CPU reads the data from the MMDRR to clear MMRXBF flag. MMRXIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset; or when the MMEN = 0.

1 = New data in data receive register (MMDRR)

0 = No data received

#### MMTXIF — MMIIC Transmit Interrupt Flag

This flag is set when data in the data transmit register (MMDTR) is downloaded to the output circuit, and that new data can be written to the MMDTR. MMTXIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or when the MMEN = 0.

- 1 = Data transfer completed
- 0 = Data transfer in progress

#### MMATCH — MMIIC Address Match Flag

This flag is set when the received data in the data receive register (MMDRR) is a calling address which matches with the address or its extended addresses (MMEXTAD = 1) specified in the address register (MMADR). The MMATCH flag is set at the 9th clock of the calling address and will be cleared on the 9th clock of the next receiving data. Note: slave transmits do not clear MMATCH.

1 = Received address matches MMADR

0 = Received address does not match



#### Multi-Master IIC Interface (MMIIC)

## 14.8.4 Write Byte/Word

| START          | Slave Address     | W  | ACK | Command Code | ACK | Data Byte     | ACK | STOP           |     |      |
|----------------|-------------------|----|-----|--------------|-----|---------------|-----|----------------|-----|------|
| (a) Write Byte | Protocol          |    |     |              |     |               |     |                |     |      |
| START          | Slave Address     | W  | ACK | Command Code | ACK | Data Byte     | ACK | PEC            | ACK | STOP |
| (b) Write Byte | Protocol with PEC |    |     |              |     |               |     |                |     |      |
| START          | Slave Address     | W  | ACK | Command Code | ACK | Data Byte Low | ACK | Data Byte High | ACK | STOP |
| (c) Write Word | Protocol          |    |     |              |     |               |     |                |     |      |
| START          | Slave Address     | W  | ACK | Command Code | ACK | Data Byte Low | ACK | Data Byte High | ACK |      |
| PEC            | ACK               | ST | OP  |              |     |               |     |                |     |      |
| (d) Write Word | Protocol with PEC | ;  |     |              |     |               |     |                |     |      |



## 14.8.5 Read Byte/Word

| START         | Slave Address     | W ACK | Command Code | ACK | START | Slave Address | R | ACK | Data Byte     | NAK | STOP |
|---------------|-------------------|-------|--------------|-----|-------|---------------|---|-----|---------------|-----|------|
| (a) Read Byte | Protocol          |       |              |     |       |               |   |     |               |     |      |
| OTADT         | Clave Address     |       | Command Code |     | OTADT |               | D | ACK | Data Puta     | ACK |      |
| START         | Slave Audress     | W ACK | Command Code | ACK | SIANI | Slave Address | n | AON | Dala Dyle     | AON |      |
| PEC           | NAK               | STOP  |              |     |       |               |   |     |               |     |      |
| (b) Read Byte | Protocol with PEC |       |              |     |       |               |   |     |               |     |      |
|               |                   |       |              |     |       |               | _ |     |               |     |      |
| START         | Slave Address     | W ACK | Command Code | ACK | START | Slave Address | R | ACK | Data Byte Low | ACK |      |
| Data Byte     | High NAK          | STOP  |              |     |       |               |   |     |               |     |      |
| (c) Read Word | Protocol          |       |              |     |       |               |   |     |               |     |      |
| START         | Slave Address     | W ACK | Command Code | ACK | START | Slave Address | R | ACK | Data Byte Low | ACK |      |
| Data Byte     | High ACK          | PEC   | NAK ST       | OP  |       |               |   |     |               |     |      |

(d) Read Word Protocol with PEC





# Chapter 17 External Interrupt (IRQ)

# 17.1 Introduction

The external interrupt (IRQ) module provides two maskable interrupt inputs: IRQ1 and IRQ2.

# 17.2 Features

Features of the IRQ module include:

- A dedicated external interrupt pin, IRQ1
- An external interrupt pin shared with a port pin, PTC0/IRQ2
- Separate IRQ interrupt control bits for IRQ1 and IRQ2
- Programmable edge-only or edge and level interrupt sensitivity
- Automatic interrupt acknowledge
- Internal pullup resistor, with disable option on IRQ2

#### NOTE

References to either IRQ1 or IRQ2 may be made in the following text by omitting the IRQ number. For example, IRQF may refer generically to IRQ1F and IRQ2F, and IMASK may refer to IMASK1 and IMASK2.

| Addr.  | Register Name           |        | Bit 7 | 6          | 5     | 4 | 3     | 2    | 1        | Bit 0 |
|--------|-------------------------|--------|-------|------------|-------|---|-------|------|----------|-------|
|        | IRQ2 Status and Control | Read:  | 0     |            | 0     | 0 | IRQ2F | 0    | IMAGKO   | MODEO |
| \$001C | Register                | Write: |       | FUCUEIND   |       |   |       | ACK2 | IIVIAGRZ | WODEZ |
|        | (INTSCR2)               | Reset: | 0     | 0          | 0     | 0 | 0     | 0    | 0        | 0     |
|        | IRQ1 Status and Control | Read:  | 0     | 0          | 0     | 0 | IRQ1F | 0    | IMACKI   |       |
| \$001E | Register                | Write: |       |            |       |   |       | ACK1 | INASKI   | NUDET |
|        | (INTSCR1)               | Reset: | 0     | 0          | 0     | 0 | 0     | 0    | 0        | 0     |
|        |                         | [      |       | = Unimplem | ented |   |       |      |          |       |

#### Figure 17-1. External Interrupt I/O Register Summary

# **17.3 Functional Description**

A logic 0 applied to the external interrupt pin can latch a CPU interrupt request. Figure 17-2 and Figure 17-3 shows the structure of the IRQ module.

Interrupt signals on the IRQ pin are latched into the IRQ latch. An interrupt latch remains set until one of the following actions occurs:

• Vector fetch — A vector fetch automatically generates an interrupt acknowledge signal that clears the latch that caused the vector fetch.



External Interrupt (IRQ)

#### NOTE

When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine.

The IRQ1 pin has a permanent internal pullup device connected, while the IRQ2 pin has an optional pullup device that can be enabled or disabled by the PUC0ENB bit in the INTSCR2 register.

# 17.5 IRQ Module During Break Interrupts

The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear the latch during the break state. (See Chapter 21 Break Module (BRK).)

To allow software to clear the IRQ latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect CPU interrupt flags during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the ACK bit in the IRQ status and control register during the break state has no effect on the IRQ interrupt flags.

# 17.6 IRQ Registers

Each IRQ is controlled and monitored by an status and control register.

- IRQ1 Status and Control Register \$001E
- IRQ2 Status and Control Register \$001C

## 17.6.1 IRQ1 Status and Control Register

The IRQ1 status and control register (INTSCR1) controls and monitors operation of IRQ1. The INTSCR1 has the following functions:

- Shows the state of the IRQ1 flag
- Clears the IRQ1 latch
- Masks IRQ1 interrupt request
- Controls triggering sensitivity of the IRQ1 interrupt pin



Figure 17-4. IRQ1 Status and Control Register (INTSCR1)

### IRQ1F — IRQ1 Flag Bit

This read-only status bit is high when the IRQ1 interrupt is pending.

1 = IRQ1 interrupt pending

 $0 = \overline{IRQ1}$  interrupt not pending

### ACK1 — IRQ1 Interrupt Request Acknowledge Bit

Writing a logic 1 to this write-only bit clears the IRQ1 latch. ACK1 always reads as logic 0. Reset clears ACK1.



External Interrupt (IRQ)



**Electrical Specifications** 

| Table 22-4 | DC Electrical | Characteristics | (5V) |
|------------|---------------|-----------------|------|
|------------|---------------|-----------------|------|

| Characteristic <sup>(1)</sup>      | Symbol              | Min  | Typ <sup>(2)</sup> | Max  | Unit |
|------------------------------------|---------------------|------|--------------------|------|------|
| Low-voltage inhibit, trip voltage2 | V <sub>TRIPF2</sub> | 2.25 | 2.45               | 2.65 | V    |
| V <sub>REG</sub> <sup>(10)</sup>   | V <sub>REG</sub>    | 2.25 | 2.50               | 2.75 | V    |

1.  $V_{DD}$  = 4.5 to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted. 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only.

3. Run (operating) I<sub>DD</sub> measured using external 32MHz clock to OSC1; all inputs 0.2 V from rail; no dc loads; less than 100pF on all outputs; C<sub>L</sub> = 20 pF on OSC2; all ports configured as inputs; OSC2 capacitance linearly affects run I<sub>DD</sub>; measured with all modules enabled.

4. Wait I<sub>DD</sub> measured using external 32MHz to OSC1; all inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs.  $C_L = 20$  pF on OSC2; all ports configured as inputs; OSC2 capacitance linearly affects wait I<sub>DD</sub>.

5. STOP IDD measured using external 8MHz clock to OSC1; no port pins sourcing current.

6. STOP IDD measured with OSC1 grounded; no port pins sourcing current.

7. Maximum is highest voltage that POR is guaranteed. The rearm voltage is triggered by V<sub>REG</sub>.

8. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached.

9.  $R_{PU1}$  and  $R_{PU2}$  are measured at  $V_{DD} = 5.0V$ 

10. Measured from  $V_{DD} = V_{TRIPF1}$  (Min) to 5.5 V.

# 22.6 5V Control Timing

#### Table 22-5. Control Timing (5V)

| Characteristic <sup>(1)</sup>               | Symbol          | Min | Max | Unit |
|---------------------------------------------|-----------------|-----|-----|------|
| Internal operating frequency <sup>(2)</sup> | f <sub>OP</sub> | _   | 8   | MHz  |
| RST input pulse width low <sup>(3)</sup>    | t <sub>RL</sub> | 100 | _   | ns   |

1.  $V_{DD}$  = 4.5 to 5.5 Vdc,  $V_{SS}$  = 0 Vdc; timing shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless otherwise noted.

2. Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this information.

3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset.



# Chapter 23 Mechanical Specifications

# 23.1 Introduction

This section gives the dimensions for:

- 48-pin plastic low-profile quad flat pack (case #932)
- 44-pin plastic quad flat pack (case #824A)
- 42-pin shrink dual in-line package (case #858)