# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                        |
|----------------------------|-----------------------------------------------------------------|
| Core Processor             | CIP-51 8051                                                     |
| Core Size                  | 8-Bit                                                           |
| Speed                      | 25MHz                                                           |
| Connectivity               | SMBus (2-Wire/I²C), SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT              |
| Number of I/O              | 17                                                              |
| Program Memory Size        | 8KB (8K x 8)                                                    |
| Program Memory Type        | FLASH                                                           |
| EEPROM Size                | -                                                               |
| RAM Size                   | 512 x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                     |
| Data Converters            | A/D 10x12b                                                      |
| Oscillator Type            | Internal                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                               |
| Mounting Type              | Surface Mount                                                   |
| Package / Case             | 24-SSOP (0.154", 3.90mm Width)                                  |
| Supplier Device Package    | 24-QSOP                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f986-gur |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Table of Contents**

| 1. | System Overview                                                            | 17  |
|----|----------------------------------------------------------------------------|-----|
|    | 1.1. CIP-51 <sup>™</sup> Microcontroller Core                              | 25  |
|    | 1.1.1. Fully 8051 Compatible                                               | 25  |
|    | 1.1.2. Improved Throughput                                                 | 25  |
|    | 1.1.3. Additional Features                                                 | 25  |
|    | 1.2. Port Input/Output                                                     | 26  |
|    | 1.3. Serial Ports                                                          | 27  |
|    | 1.4. Programmable Counter Array                                            | 27  |
|    | 1.5. SAR ADC with 16-bit Auto-Averaging Accumulator and Autonomous Low Pow | /er |
|    | Burst Mode                                                                 | 28  |
|    | 1.6. Programmable Current Reference (IREF0)                                | 29  |
|    | 1.7. Comparator                                                            | 29  |
| 2. | Ordering Information                                                       | 31  |
| 3. | Pinout and Package Definitions                                             | 32  |
| 4. | Electrical Characteristics                                                 | 48  |
|    | 4.1. Absolute Maximum Specifications                                       | 48  |
|    | 4.2. Electrical Characteristics                                            | 49  |
| 5. | SAR ADC with 16-bit Auto-Averaging Accumulator and Autonomous Low Pow      | /er |
|    | Burst Mode                                                                 | 66  |
|    | 5.1. Output Code Formatting                                                | 67  |
|    | 5.2. Modes of Operation                                                    | 68  |
|    | 5.2.1. Starting a Conversion                                               | 68  |
|    | 5.2.2. Tracking Modes                                                      | 69  |
|    | 5.2.3. Burst Mode                                                          | 70  |
|    | 5.2.4. Settling Time Requirements                                          | 71  |
|    | 5.2.5. Gain Setting                                                        | 72  |
|    | 5.3. 8-Bit Mode                                                            | 72  |
|    | 5.4. 12-Bit Mode (C8051F980/6 and C8051F990/6 devices only)                | 72  |
|    | 5.5. Low Power Mode                                                        | 72  |
|    | 5.6. Programmable Window Detector                                          | 80  |
|    | 5.6.1. Window Detector In Single-Ended Mode                                | 82  |
|    | 5.6.2. ADC0 Specifications                                                 | 82  |
|    | 5.7. ADC0 Analog Multiplexer                                               | 83  |
|    | 5.8. Temperature Sensor                                                    | 85  |
|    | 5.8.1. Calibration                                                         | 86  |
|    | 5.9. Voltage and Ground Reference Options                                  | 88  |
|    | 5.10.External Voltage Reference                                            | 89  |
|    | 5.11.Internal Voltage Reference                                            | 89  |
|    | 5.12.Analog Ground Reference                                               | 89  |
|    | 5.13.Temperature Sensor Enable                                             | 89  |
|    | 5.14.Voltage Reference Electrical Specifications                           | 90  |
| 6. | Programmable Current Reference (IREF0)                                     | 91  |
|    | 6.1. PWM Enhanced Mode                                                     | 91  |



| Dimension | Min      | Мах  |  |  |
|-----------|----------|------|--|--|
| D         | 2.71 REF |      |  |  |
| D2        | 1.60     | 1.80 |  |  |
| е         | 0.50     | BSC  |  |  |
| Е         | 2.71 REF |      |  |  |
| E2        | 1.60     | 1.80 |  |  |
| f         | 2.53 REF |      |  |  |
| GD        | 2.10     | —    |  |  |
| GE        | 2.10     | —    |  |  |
| W         | —        | 0.34 |  |  |
| Х         | —        | 0.28 |  |  |
| Y         | 0.61 REF |      |  |  |
| ZE        | _        | 3.31 |  |  |
| ZD        | _        | 3.31 |  |  |

#### Table 3.3. PCB Land Pattern

Notes:

#### General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on IPC-SM-782 guidelines.
- **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

#### Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be  $60 \ \mu m$  minimum, all the way around the pad.

#### Stencil Design

- **1.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- **4.** A 1.45 x 1.45 mm square aperture should be used for the center pad. This provides approximately 70% solder paste coverage on the pad, which is optimum to assure correct component stand-off.

#### **Card Assembly**

- 1. A No-Clean, Type-3 solder paste is recommended.
- 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



## SFR Definition 5.6. ADC0H: ADC0 Data Word High Byte

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | ADC0[15:8] |   |   |   |   |   |   |   |
| Туре  | R/W        |   |   |   |   |   |   |   |
| Reset | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Page = 0x0; SFR Address = 0xBE

| Bit   | Name                         | Description                                                                                                                                                       | Read                                                                                                               | Write                                                                                       |  |  |  |  |  |
|-------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7:0   | ADC0[15:8]                   | ADC0 Data Word High<br>Byte.                                                                                                                                      | Most Significant Byte of the<br>16-bit ADC0 Accumulator<br>formatted according to the<br>settings in AD0SJST[2:0]. | Set the most significant<br>byte of the 16-bit ADC0<br>Accumulator to the value<br>written. |  |  |  |  |  |
| Note: | If Accumulator should not be | If Accumulator shifting is enabled, the most significant bits of the value read will be zeros. This register should not be written when the SYNC bit is set to 1. |                                                                                                                    |                                                                                             |  |  |  |  |  |

## SFR Definition 5.7. ADC0L: ADC0 Data Word Low Byte

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|---|---|---|---|---|---|---|
| Name  | ADC0[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W       |   |   |   |   |   |   |   |
| Reset | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Page = 0x0; SFR Address = 0xBD;

| Bit   | Name                                                                                                                                                                                                                | Description                 | Read                                                                                                                | Write                                                                                        |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|--|--|--|
| 7:0   | ADC0[7:0]                                                                                                                                                                                                           | ADC0 Data Word Low<br>Byte. | Least Significant Byte of the<br>16-bit ADC0 Accumulator<br>formatted according to the<br>settings in AD0SJST[2:0]. | Set the least significant<br>byte of the 16-bit ADC0<br>Accumulator to the value<br>written. |  |  |  |  |
| Note: | If Accumulator shifting is enabled, the most significant bits of the value read will be the least significant bits of the accumulator high byte. This register should not be written when the SYNC bit is set to 1. |                             |                                                                                                                     |                                                                                              |  |  |  |  |



## SFR Definition 6.2. IREF0CF: Current Reference Configuration

| Bit   | 7     | 6   | 5   | 4   | 3   | 2   | 1          | 0 |
|-------|-------|-----|-----|-----|-----|-----|------------|---|
| Name  | PWMEN |     |     |     |     |     | PWMSS[2:0] |   |
| Туре  | R/W   | R/W | R/W | R/W | R/W | R/W |            |   |
| Reset | 0     | 0   | 0   | 0   | 0   | 0   | 0          | 0 |

#### SFR Page = All; SFR Address = 0xB9

| Bit | Name       | Function                                                           |
|-----|------------|--------------------------------------------------------------------|
| 7   | PWMEN      | PWM Enhanced Mode Enable.                                          |
|     |            | Enables the PWM Enhanced Mode.                                     |
|     |            | 0: PWM Enhanced Mode disabled.                                     |
|     |            | 1: PWM Enhanced Mode enabled.                                      |
| 6:3 | Unused     | Read = 0000b, Write = don't care.                                  |
| 2:0 | PWMSS[2:0] | PWM Source Select.                                                 |
|     |            | Selects the PCA channel to use for the fine-tuning control signal. |
|     |            | 000: CEX0 selected as fine-tuning control signal.                  |
|     |            | 001: CEX1 selected as fine-tuning control signal.                  |
|     |            | 010: CEX2 selected as fine-tuning control signal.                  |
|     |            | All Other Values: Reserved.                                        |

### 6.2. IREF0 Specifications

See Table 4.13 on page 62 for a detailed listing of IREF0 specifications.



## C8051F99x-C8051F98x

## 8.9. Automatic Scanning (Method 2—CS0SMEN = 1)

When CS0SMEN is enabled, CS0 uses an alternate autoscanning method that uses the contents of CS0SCAN0 and CS0SCAN1 to determine which channels to include in the scan. This maximizes flexibility for application development and can result in more power efficient scanning. The following procedure can be used to configure the device for Automatic Scanning with CS0SMEN = 1.

- 1. Set the CS0SMEN bit to 1.
- 2. Select the start of conversion mode (CS0CM[2:0]) if not already configured. Mode 101b is the mode of choice for most systems.
- 3. Configure the CS0SCAN0 and CS0SCAN1 registers to enable channels in the scan.
- 4. Configure the CS0THH:CS0THL digital comparator threshold and polarity.
- 5. Enable wake from suspend on end of scan (CS0WOI = 1) if this functionality is desired.
- 6. Set CS0SS to point to the first channel in the scan. Note: CS0SS uses the same bit mapping as the CS0MX register.
- 7. Issue a start of conversion (BUSY = 1).
- 8. Enable the CS0 Wakeup Source and place the device in Suspend mode (optional).

If using Mode 101b, scanning will stop once a "touch" has been detected using the digital comparator. The CS0MX register will contain the channel mux value of the channel that caused the interrupt. Setting the busy bit when servicing the interrupt will cause the scan to continue where it left off. Scanning will also stop after all channels have been sampled and no "touches" have been detected. If the CS0WOI bit is set, a wake from suspend event will be generated. Note: When automatic scanning is enabled, the contents of the CS0MX register are only valid when the digital comparator interrupt is set and BUSY = 0.

### 8.10. CS0 Comparator

The CS0 comparator compares the latest capacitive sense conversion result with the value stored in CS0THH:CS0THL. If the result is less than or equal to the stored value, the CS0CMPF bit(CS0CN:0) is set to 0. If the result is greater than the stored value, CS0CMPF is set to 1.

If the CS0 conversion accumulator is configured to accumulate multiple conversions, a comparison will not be made until the last conversion has been accumulated.

An interrupt will be generated if CS0 greater-than comparator interrupts are enabled by setting the ECSDC bit (EIE2.5) when the comparator sets CS0CMPF to 1.

If auto-scan is running when the comparator sets the CS0CMPF bit, no further auto-scan initiated conversions will start until firmware sets CS0BUSY to 1.

A CS0 greater-than comparator event can wake a device from suspend mode. This feature is useful in systems configured to continuously sample one or more capacitive sense channels. The device will remain in the low-power suspend state until the captured value of one of the scanned channels causes a CS0 greater-than comparator event to occur. It is not necessary to have CS0 comparator interrupts enabled in order to wake a device from suspend with a greater-than event.

For a summary of behavior with different CS0 comparator, auto-scan, and auto accumulator settings, please see Table 8.1.



## C8051F99x-C8051F98x

## SFR Definition 8.2. CS0CF: Capacitive Sense Configuration

| Bit   | 7              | 6          | 5 | 4 | 3              | 2           | 1   | 0 |
|-------|----------------|------------|---|---|----------------|-------------|-----|---|
| Name  | <b>CS0SMEN</b> | CS0CM[2:0] |   |   | <b>CSOMCEN</b> | CS0ACU[2:0] |     |   |
| Туре  | R/W            | R/W        |   |   | R              |             | R/W |   |
| Reset | 0              | 0          | 0 | 0 | 0              | 0           | 0   | 0 |

#### SFR Page = 0x0; SFR Address = 0xAA

| Bit | Name           | Description                                                                                         |
|-----|----------------|-----------------------------------------------------------------------------------------------------|
| 7   | <b>CS0SMEN</b> | CS0 Channel Scan Masking Enable.                                                                    |
|     |                | 0: The CS0SCAN0 and CS0SCAN1 register contents are ignored.                                         |
|     |                | 1: The CS0SCAN0 and CS0SCAN1 registers are used to determine which                                  |
|     |                |                                                                                                     |
| 6:4 | CS0CM[2:0]     | CS0 Start of Conversion Mode Select.                                                                |
|     |                | 000: Conversion initiated on every write of 1 to CS0BUSY.                                           |
|     |                | 001: Conversion initiated on overflow of Timer 0.                                                   |
|     |                | 010: Conversion initiated on overflow of Timer 2.                                                   |
|     |                | 011: Conversion initiated on overflow of Timer 1.                                                   |
|     |                | 100: Conversion initiated on overflow of Timer 3.                                                   |
|     |                | When CS0SMEN = 0                                                                                    |
|     |                | 101: Reserved.                                                                                      |
|     |                | 110: Conversion initiated continuously on the channel selected by CS0MX after writing 1 to CS0BUSY. |
|     |                | 111: Conversions initiated continuously on channels from CS0SS to CS0SE after                       |
|     |                | writing 1 to CS0BUSY.                                                                               |
|     |                | When CS0SMEN = 1                                                                                    |
|     |                | 101: Single Scan Mode, scans the channels selected by CS0SCAN0/1 once.                              |
|     |                | 110: Conversion initiated continuously on the channel selected by CS0MX after                       |
|     |                | writing 1 to CS0BUSY.                                                                               |
|     |                | 111: Auto Scan Mode, continuously scans the channels selected by                                    |
|     |                | CS0SCAN0/1.                                                                                         |
| 3   | <b>CSOMCEN</b> | CS0 Multiple Channel Enable.                                                                        |
|     |                | 0: Multiple channel feature is disabled.                                                            |
|     |                | 1: Channels selected by CS0SCAN0/1 are internally shorted together and the                          |
|     |                | combined node is selected as the CS0 input. This mode can be used to detect a                       |
|     |                | capacitance change on multiple channels using a single conversion.                                  |
| 2:0 | CS0ACU[2:0]    | CS0 Accumulator Mode Select.                                                                        |
|     |                | 000: Accumulate 1 sample.                                                                           |
|     |                | 001: Accumulate 4 samples.                                                                          |
|     |                | 010: Accumulate 8 samples.                                                                          |
|     |                | 011: Accumulate 16 samples                                                                          |
|     |                | 100: Accumulate 32 samples.                                                                         |
|     |                | 101: Accumulate 64 samples.                                                                         |
|     |                | 11x: Reserved.                                                                                      |



| SFR Definition 8.7. CS0SS: Capacitive Sense Auto-Sca | n Start Channel |
|------------------------------------------------------|-----------------|
|------------------------------------------------------|-----------------|

| Bit   | 7 | 6 | 5 | 4          | 3   | 2   | 1   | 0   |
|-------|---|---|---|------------|-----|-----|-----|-----|
| Name  |   |   |   | CS0SS[4:0] |     |     |     |     |
| Туре  | R | R | R | R/W        | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0          | 0   | 0   | 0   | 0   |

SFR Page = 0x0; SFR Address = 0xDD

| Bit | Name       | Description                                                                                                                                                                                                                                                                                          |
|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Unused     | Read = 000b; Write = Don't care                                                                                                                                                                                                                                                                      |
| 4:0 | CS0SS[4:0] | Starting Channel for Auto-Scan.                                                                                                                                                                                                                                                                      |
|     |            | Sets the first CS0 channel to be selected by the mux for Capacitive Sense conver-<br>sion when auto-scan is enabled and active. All channels detailed in CS0MX SFR<br>Definition 8.15 are possible choices for this register.<br>When auto-scan is enabled, a write to CS0SS will also update CS0MX. |

## SFR Definition 8.8. CS0SE: Capacitive Sense Auto-Scan End Channel

| Bit   | 7 | 6 | 5 | 4          | 3   | 2   | 1   | 0   |
|-------|---|---|---|------------|-----|-----|-----|-----|
| Name  |   |   |   | CS0SE[4:0] |     |     |     |     |
| Туре  | R | R | R | R/W        | R/W | R/W | R/W | R/W |
| Reset | 0 | 0 | 0 | 0          | 0   | 0   | 0   | 0   |

#### SFR Page = 0x0; SFR Address = 0xDE

| Bit | Name       | Description                                                                                                                                                                                                                  |
|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Unused     | Read = 000b; Write = Don't care                                                                                                                                                                                              |
| 4:0 | CS0SE[4:0] | Ending Channel for Auto-Scan.                                                                                                                                                                                                |
|     |            | Sets the last CS0 channel to be selected by the mux for Capacitive Sense conver-<br>sion when auto-scan is enabled and active. All channels detailed in CS0MX SFR<br>Definition 8.15 are possible choices for this register. |



## **13.3.** Interrupt Priorities

Each interrupt source can be individually programmed to one of two priority levels: low or high. A low priority interrupt service routine can be preempted by a high priority interrupt. A high priority interrupt cannot be preempted. If a high priority interrupt preempts a low priority interrupt, the low priority interrupt will finish execution after the high priority interrupt completes. Each interrupt has an associated interrupt priority bit in in the Interrupt Priority and Extended Interrupt Priority registers used to configure its priority level. Low priority is the default.

If two interrupts are recognized simultaneously, the interrupt with the higher priority is serviced first. If both interrupts have the same priority level, a fixed priority order is used to arbitrate. See Table 13.1 on page 140 to determine the fixed priority order used to arbitrate between simultaneously recognized interrupts.

### 13.4. Interrupt Latency

Interrupt response time depends on the state of the CPU when the interrupt occurs. Pending interrupts are sampled and priority decoded each system clock cycle. Therefore, the fastest possible response time is 7 system clock cycles: 1 clock cycle to detect the interrupt, 1 clock cycle to execute a single instruction, and 5 clock cycles to complete the LCALL to the ISR. If an interrupt is pending when a RETI is executed, a single instruction is executed before an LCALL is made to service the pending interrupt. Therefore, the maximum response time for an interrupt (when no other interrupt is currently being serviced or the new interrupt is of greater priority) occurs when the CPU is performing an RETI instruction followed by a DIV as the next instruction. In this case, the response time is 19 system clock cycles: 1 clock cycle to detect the interrupt, 5 clock cycles to execute the RETI, 8 clock cycles to complete the DIV instruction and 5 clock cycles to execute the LCALL to the ISR. If the CPU is executing an ISR for an interrupt with equal or higher priority, the new interrupt will not be serviced until the current ISR completes, including the RETI and following instruction.



## 16. Cyclic Redundancy Check Unit (CRC0)

C8051F99x-C8051F98x devices include a cyclic redundancy check unit (CRC0) that can perform a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data written to the CRC0IN register. CRC0 posts the 16-bit result to an internal register. The internal result register may be accessed indirectly using the CRC0PNT bits and CRC0DAT register, as shown in Figure 16.1. CRC0 also has a bit reverse register for quick data manipulation.



Figure 16.1. CRC0 Block Diagram

## 16.1. CRC Algorithm

The C8051F99x-C8051F98x CRC unit generates a CRC result equivalent to the following algorithm:

- XOR the input with the most-significant bits of the current CRC result. If this is the first iteration of the CRC unit, the current CRC result will be the set initial value (0x0000 or 0xFFFF).
- 2a. If the MSB of the CRC result is set, shift the CRC result and XOR the result with the selected polynomial.
- 2b. If the MSB of the CRC result is not set, shift the CRC result.

Repeat Steps 2a/2b for the number of input bits (8). The algorithm is also described in the following example.



## **19. Clocking Sources**

C8051F99x-C8051F98x devices include a programmable precision internal oscillator, an external oscillator drive circuit, a low power internal oscillator, and a SmaRTClock real time clock oscillator. The precision internal oscillator can be enabled/disabled and calibrated using the OSCICN and OSCICL registers, as shown in Figure 19.1. The external oscillator can be configured using the OSCXCN register. The low power internal oscillator is automatically enabled and disabled when selected and deselected as a clock source. SmaRTClock operation is described in the SmaRTClock oscillator chapter.

The system clock (SYSCLK) can be derived from the precision internal oscillator, external oscillator, low power internal oscillator divided by 8, or SmaRTClock oscillator. The global clock divider can generate a system clock that is 1, 2, 4, 8, 16, 32, 64, or 128 times slower that the selected input clock source. Oscillator electrical specifications can be found in the Electrical Specifications Chapter.



Figure 19.1. Clocking Sources Block Diagram

The proper way of changing the system clock when both the clock source and the clock divide value are being changed is as follows:

If switching from a fast "undivided" clock to a slower "undivided" clock:

- 1. Change the clock divide value.
- 2. Poll for CLKRDY > 1.
- 3. Change the clock source.
- If switching from a slow "undivided" clock to a faster "undivided" clock:
- 1. Change the clock source.
- 2. Change the clock divide value.
- 3. Poll for CLKRDY > 1.



#### 20.2.5. Automatic Gain Control (Crystal Mode Only) and SmaRTClock Bias Doubling

Automatic Gain Control allows the SmaRTClock oscillator to trim the oscillation amplitude of a crystal in order to achieve the lowest possible power consumption. Automatic Gain Control automatically detects when the oscillation amplitude has reached a point where it safe to reduce the drive current, therefore, it may be enabled during crystal startup. It is recommended to enable Automatic Gain Control in most systems which use the SmaRTClock oscillator in Crystal Mode. The following are recommended crystal specifications and operating conditions when Automatic Gain Control is enabled:

- ESR < 50 kΩ</p>
- Load Capacitance < 10 pF</li>
- Supply Voltage < 3.0 V</li>
- Temperature > -20 °C

When using Automatic Gain Control, it is recommended to perform an oscillation robustness test to ensure that the chosen crystal will oscillate under the worst case condition to which the system will be exposed. The worst case condition that should result in the least robust oscillation is at the following system conditions: lowest temperature, highest supply voltage, highest ESR, highest load capacitance, and lowest bias current (AGC enabled, Bias Double Disabled).

To perform the oscillation robustness test, the SmaRTClock oscillator should be enabled and selected as the system clock source. Next, the SYSCLK signal should be routed to a port pin configured as a push-pull digital output. The positive duty cycle of the output clock can be used as an indicator of oscillation robustness. As shown in Figure 20.2, duty cycles less than 55% indicate a robust oscillation. As the duty cycle approaches 60%, oscillation becomes less reliable and the risk of clock failure increases. Increasing the bias current (by disabling AGC) will always improve oscillation robustness and will reduce the output clock's duty cycle. This test should be performed at the worst case system conditions, as results at very low temperatures or high supply voltage will vary from results taken at room temperature or low supply voltage.





As an alternative to performing the oscillation robustness test, Automatic Gain Control may be disabled at the cost of increased power consumption (approximately 200 nA). Disabling Automatic Gain Control will provide the crystal oscillator with higher immunity against external factors which may lead to clock failure. Automatic Gain Control must be disabled if using the SmaRTClock oscillator in self-oscillate mode.

Table 20.3 shows a summary of the oscillator bias settings. The SmaRTClock Bias Doubling feature allows the self-oscillation frequency to be increased (almost doubled) and allows a higher crystal drive strength in crystal mode. High crystal drive strength is recommended when the crystal is exposed to poor environmental conditions such as excessive moisture. SmaRTClock Bias Doubling is enabled by setting BIASX2 (RTC0XCN.5) to 1.



| Mode           | Setting                  | Power<br>Consumption |
|----------------|--------------------------|----------------------|
| Crystal        | Bias Double Off, AGC On  | Lowest<br>600 nA     |
|                | Bias Double Off, AGC Off | Low<br>800 nA        |
|                | Bias Double On, AGC On   | High                 |
|                | Bias Double On, AGC Off  | Highest              |
| Self-Oscillate | Bias Double Off          | Low                  |
|                | Bias Double On           | High                 |

## Table 20.3. SmaRTClock Bias Settings



#### 20.3.2. Setting a SmaRTClock Alarm

The SmaRTClock alarm function compares the 32-bit value of SmaRTClock Timer to the value of the ALARMn registers. An alarm event is triggered if the SmaRTClock timer is **equal to** the ALARMn registers. If Auto Reset is enabled, the 32-bit timer will be cleared to zero one SmaRTClock cycle after the alarm event.

The SmaRTClock alarm event can be configured to reset the MCU, wake it up from a low power mode, or generate an interrupt. See Section "13. Interrupt Handler" on page 138, Section "15. Power Management" on page 162, and Section "18. Reset Sources" on page 181 for more information.

The following steps can be used to set up a SmaRTClock Alarm:

- 1. Disable SmaRTClock Alarm Events (RTC0AEN = 0).
- 2. Set the ALARMn registers to the desired value.
- 3. Enable SmaRTClock Alarm Events (RTC0AEN = 1).

#### Notes:

- 1. The ALRM bit, which is used as the SmaRTClock Alarm Event flag, is cleared by disabling SmaRTClock Alarm Events (RTC0AEN = 0).
- If AutoReset is disabled, disabling (RTC0AEN = 0) then Re-enabling Alarm Events (RTC0AEN = 1) after a SmaRTClock Alarm without modifying ALARMn registers will automatically schedule the next alarm after 2^32 SmaRTClock cycles (approximately 36 hours using a 32.768 kHz crystal).
- 3. The SmaRTClock Alarm Event flag will remain asserted for a maximum of one SmaRTClock cycle. See Section "15. Power Management" on page 162 for information on how to capture a SmaRTClock Alarm event using a flag which is not automatically cleared by hardware.



## SFR Definition 22.2. SMB0CN: SMBus Control

| Bit   | 7      | 6      | 5   | 4   | 3     | 2       | 1   | 0   |
|-------|--------|--------|-----|-----|-------|---------|-----|-----|
| Name  | MASTER | TXMODE | STA | STO | ACKRQ | ARBLOST | ACK | SI  |
| Туре  | R      | R      | R/W | R/W | R     | R       | R/W | R/W |
| Reset | 0      | 0      | 0   | 0   | 0     | 0       | 0   | 0   |

#### SFR Page = 0x0; SFR Address = 0xC0; Bit-Addressable

| Bit | Name    | Description                                                                                                                                                                                               | Read                                                                                                                       | Write                                                                                                                                                                                |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MASTER  | SMBus Master/Slave<br>Indicator. This read-only bit<br>indicates when the SMBus is<br>operating as a master.                                                                                              | 0: SMBus operating in<br>slave mode.<br>1: SMBus operating in<br>master mode.                                              | N/A                                                                                                                                                                                  |
| 6   | TXMODE  | SMBus Transmit Mode<br>Indicator. This read-only bit<br>indicates when the SMBus is<br>operating as a transmitter.                                                                                        | 0: SMBus in Receiver<br>Mode.<br>1: SMBus in Transmitter<br>Mode.                                                          | N/A                                                                                                                                                                                  |
| 5   | STA     | SMBus Start Flag.                                                                                                                                                                                         | 0: No Start or repeated<br>Start detected.<br>1: Start or repeated Start<br>detected.                                      | 0: No Start generated.<br>1: When Configured as a<br>Master, initiates a START<br>or repeated START.                                                                                 |
| 4   | STO     | SMBus Stop Flag.                                                                                                                                                                                          | 0: No Stop condition<br>detected.<br>1: Stop condition detected<br>(if in Slave Mode) or pend-<br>ing (if in Master Mode). | 0: No STOP condition is<br>transmitted.<br>1: When configured as a<br>Master, causes a STOP<br>condition to be transmit-<br>ted after the next ACK<br>cycle.<br>Cleared by Hardware. |
| 3   | ACKRQ   | SMBus Acknowledge<br>Request.                                                                                                                                                                             | 0: No Ack requested<br>1: ACK requested                                                                                    | N/A                                                                                                                                                                                  |
| 2   | ARBLOST | SMBus Arbitration Lost<br>Indicator.                                                                                                                                                                      | 0: No arbitration error.<br>1: Arbitration Lost                                                                            | N/A                                                                                                                                                                                  |
| 1   | ACK     | SMBus Acknowledge.                                                                                                                                                                                        | 0: NACK received.<br>1: ACK received.                                                                                      | 0: Send NACK<br>1: Send ACK                                                                                                                                                          |
| 0   | SI      | SMBus Interrupt Flag.<br>This bit is set by hardware<br>under the conditions listed in<br>Table 15.3. SI must be cleared<br>by software. While SI is set,<br>SCL is held low and the<br>SMBus is stalled. | <b>0: No interrupt pending</b><br>1: Interrupt Pending                                                                     | <ul><li>0: Clear interrupt, and initiate next state machine event.</li><li>1: Force interrupt.</li></ul>                                                                             |



## 22.5. SMBus Transfer Modes

The SMBus interface may be configured to operate as master and/or slave. At any particular time, it will be operating in one of the following four modes: Master Transmitter, Master Receiver, Slave Transmitter, or Slave Receiver. The SMBus interface enters Master Mode any time a START is generated, and remains in Master Mode until it loses an arbitration or generates a STOP. An SMBus interrupt is generated at the end of all SMBus byte frames. Note that the position of the ACK interrupt when operating as a receiver depends on whether hardware ACK generation is enabled. As a receiver, the interrupt for an ACK occurs **before** the ACK with hardware ACK generation disabled, and **after** the ACK when hardware ACK generation is enabled. As a transmitter, interrupts occur **after** the ACK, regardless of whether hardware ACK generation is enabled or not.

#### 22.5.1. Write Sequence (Master)

During a write sequence, an SMBus master writes data to a slave device. The master in this transfer will be a transmitter during the address byte, and a transmitter during all data bytes. The SMBus interface generates the START condition and transmits the first byte containing the address of the target slave and the data direction bit. In this case the data direction bit (R/W) will be logic 0 (WRITE). The master then transmits one or more bytes of serial data. After each byte is transmitted, an acknowledge bit is generated by the slave. The transfer is ended when the STO bit is set and a STOP is generated. Note that the interface will switch to Master Receiver Mode if SMB0DAT is not written following a Master Transmitter interrupt. Figure 22.5 shows a typical master write sequence. Two transmit data bytes are shown, though any number of bytes may be transmitted. Notice that all of the 'data byte transferred' interrupts occur **after** the ACK cycle in this mode, regardless of whether hardware ACK generation is enabled.



Figure 22.5. Typical Master Write Sequence



## 23.2. Operational Modes

UART0 provides standard asynchronous, full duplex communication. The UART mode (8-bit or 9-bit) is selected by the S0MODE bit (SCON0.7). Typical UART connection options are shown below.



Figure 23.3. UART Interconnect Diagram

#### 23.2.1. 8-Bit UART

8-Bit UART mode uses a total of 10 bits per data byte: one start bit, eight data bits (LSB first), and one stop bit. Data are transmitted LSB first from the TX0 pin and received at the RX0 pin. On receive, the eight data bits are stored in SBUF0 and the stop bit goes into RB80 (SCON0.2).

Data transmission begins when software writes a data byte to the SBUF0 register. The TI0 Transmit Interrupt Flag (SCON0.1) is set at the end of the transmission (the beginning of the stop-bit time). Data reception can begin any time after the REN0 Receive Enable bit (SCON0.4) is set to logic 1. After the stop bit is received, the data byte will be loaded into the SBUF0 receive register if the following conditions are met: RI0 must be logic 0, and if MCE0 is logic 1, the stop bit must be logic 1. In the event of a receive data overrun, the first received 8 bits are latched into the SBUF0 receive register and the following overrun data bits are lost.

If these conditions are met, the eight bits of data is stored in SBUF0, the stop bit is stored in RB80 and the RI0 flag is set. If these conditions are not met, SBUF0 and RB80 will not be loaded and the RI0 flag will not be set. An interrupt will occur if enabled when either TI0 or RI0 is set.



Figure 23.4. 8-Bit UART Timing Diagram



## SFR Definition 23.1. SCON0: Serial Port 0 Control

| Bit   | 7      | 6 | 5    | 4    | 3    | 2    | 1   | 0   |
|-------|--------|---|------|------|------|------|-----|-----|
| Name  | SOMODE |   | MCE0 | REN0 | TB80 | RB80 | TI0 | RI0 |
| Туре  | R/W    | R | R/W  | R/W  | R/W  | R/W  | R/W | R/W |
| Reset | 0      | 1 | 0    | 0    | 0    | 0    | 0   | 0   |

SFR Page = 0x0; SFR Address = 0x98; Bit-Addressable

| Bit | Name   | Function                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SOMODE | Serial Port 0 Operation Mode.<br>Selects the UART0 Operation Mode.<br>0: 8-bit UART with Variable Baud Rate.<br>1: 9-bit UART with Variable Baud Rate.                                                                                                                                                                                                                                                         |
| 6   | Unused | Read = 1b. Write = Don't Care.                                                                                                                                                                                                                                                                                                                                                                                 |
| 5   | MCE0   | Multiprocessor Communication Enable.                                                                                                                                                                                                                                                                                                                                                                           |
|     |        | <ul> <li>For Mode 0 (8-bit UART): Checks for valid stop bit.</li> <li>0: Logic level of stop bit is ignored.</li> <li>1: RI0 will only be activated if stop bit is logic level 1.</li> <li>For Mode 1 (9-bit UART): Multiprocessor Communications Enable.</li> <li>0: Logic level of ninth bit is ignored.</li> <li>1: RI0 is set and an interrupt is generated only when the ninth bit is logic 1.</li> </ul> |
| 4   | REN0   | Receive Enable.<br>0: UART0 reception disabled.<br>1: UART0 reception enabled.                                                                                                                                                                                                                                                                                                                                 |
| 3   | TB80   | Ninth Transmission Bit.<br>The logic level of this bit will be sent as the ninth transmission bit in 9-bit UART Mode<br>(Mode 1). Unused in 8-bit mode (Mode 0).                                                                                                                                                                                                                                               |
| 2   | RB80   | Ninth Receive Bit.<br>RB80 is assigned the value of the STOP bit in Mode 0; it is assigned the value of the<br>9th data bit in Mode 1.                                                                                                                                                                                                                                                                         |
| 1   | TIO    | <b>Transmit Interrupt Flag.</b><br>Set by hardware when a byte of data has been transmitted by UART0 (after the 8th bit in 8-bit UART Mode, or at the beginning of the STOP bit in 9-bit UART Mode). When the UART0 interrupt is enabled, setting this bit causes the CPU to vector to the UART0 interrupt service routine. This bit must be cleared manually by software.                                     |
| 0   | RIO    | <b>Receive Interrupt Flag.</b><br>Set to 1 by hardware when a byte of data has been received by UART0 (set at the STOP bit sampling time). When the UART0 interrupt is enabled, setting this bit to 1 causes the CPU to vector to the UART0 interrupt service routine. This bit must be cleared manually by software.                                                                                          |



#### 25.1.4. Mode 3: Two 8-bit Counter/Timers (Timer 0 Only)

In Mode 3, Timer 0 is configured as two separate 8-bit counter/timers held in TL0 and TH0. The counter/timer in TL0 is controlled using the Timer 0 control/status bits in TCON and TMOD: TR0, C/T0, GATE0 and TF0. TL0 can use either the system clock or an external input signal as its timebase. The TH0 register is restricted to a timer function sourced by the system clock or prescaled clock. TH0 is enabled using the Timer 1 run control bit TR1. TH0 sets the Timer 1 overflow flag TF1 on overflow and thus controls the Timer 1 interrupt.

Timer 1 is inactive in Mode 3. When Timer 0 is operating in Mode 3, Timer 1 can be operated in Modes 0, 1 or 2, but cannot be clocked by external signals nor set the TF1 flag and generate an interrupt. However, the Timer 1 overflow can be used to generate baud rates for the SMBus and/or UART, and/or initiate ADC conversions. While Timer 0 is operating in Mode 3, Timer 1 run control is handled through its mode settings. To run Timer 1 while Timer 0 is in Mode 3, set the Timer 1 Mode as 0, 1, or 2. To disable Timer 1, configure it for Mode 3.



Figure 25.3. T0 Mode 3 Block Diagram



## C8051F99x-C8051F98x

Where  $F_{PCA}$  is the frequency of the clock selected by the CPS2–0 bits in the PCA mode register, PCA0MD. The lower byte of the capture/compare module is compared to the PCA counter low byte; on a match, CEXn is toggled and the offset held in the high byte is added to the matched value in PCA0CPLn. Frequency Output Mode is enabled by setting the ECOMn, TOGn, and PWMn bits in the PCA0CPMn register. Note that the MATn bit should normally be set to 0 in this mode. If the MATn bit is set to 1, the CCFn flag for the channel will be set when the 16-bit PCA0 counter and the 16-bit capture/compare register for the channel are equal.



Figure 26.7. PCA Frequency Output Mode

#### 26.3.5. 8-bit, 9-bit, 10-bit and 11-bit Pulse Width Modulator Modes

Each module can be used independently to generate a pulse width modulated (PWM) output on its associated CEXn pin. The frequency of the output is dependent on the timebase for the PCA counter/timer, and the setting of the PWM cycle length (8, 9, 10 or 11-bits). For backwards-compatibility with the 8-bit PWM mode available on other devices, the 8-bit PWM mode operates slightly different than 9, 10 and 11-bit PWM modes. It is important to note that all channels configured for 8/9/10/11-bit PWM mode will use the same cycle length. It is not possible to configure one channel for 8-bit PWM mode and another for 11-bit mode (for example). However, other PCA channels can be configured to Pin Capture, High-Speed Output, Software Timer, Frequency Output, or 16-bit PWM mode independently.



## C8051F99x-C8051F98x

The 8-bit offset held in PCA0CPH2 is compared to the upper byte of the 16-bit PCA counter. This offset value is the number of PCA0L overflows before a reset. Up to 256 PCA clocks may pass before the first PCA0L overflow occurs, depending on the value of the PCA0L when the update is performed. The total offset is then given (in PCA clocks) by Equation 26.5, where PCA0L is the value of the PCA0L register at the time of the update.

 $Offset = (256 \times PCA0CPL2) + (256 - PCA0L)$ 

#### Equation 26.5. Watchdog Timer Offset in PCA Clocks

The WDT reset is generated when PCA0L overflows while there is a match between PCA0CPH2 and PCA0H. Software may force a WDT reset by writing a 1 to the CCF2 flag (PCA0CN.2) while the WDT is enabled.

#### 26.4.2. Watchdog Timer Usage

To configure the WDT, perform the following tasks:

- 1. Disable the WDT by writing a 0 to the WDTE bit.
- 2. Select the desired PCA clock source (with the CPS2–CPS0 bits).
- 3. Load PCA0CPL2 with the desired WDT update offset value.
- 4. Configure the PCA Idle mode (set CIDL if the WDT should be suspended while the CPU is in Idle mode).
- 5. Enable the WDT by setting the WDTE bit to 1.
- 6. Reset the WDT timer by writing to PCA0CPH2.

The PCA clock source and Idle mode select cannot be changed while the WDT is enabled. The watchdog timer is enabled by setting the WDTE or WDLCK bits in the PCA0MD register. When WDLCK is set, the WDT cannot be disabled until the next system reset. If WDLCK is not set, the WDT is disabled by clearing the WDTE bit.

The WDT is enabled following any reset. The PCA0 counter clock defaults to the system clock divided by 12, PCA0L defaults to 0x00, and PCA0CPL2 defaults to 0x00. Using Equation 26.5, this results in a WDT timeout interval of 256 PCA clock cycles, or 3072 system clock cycles. Table 26.3 lists some example timeout intervals for typical system clocks.

| System Clock (Hz)                                                                                                                                                                                             | PCA0CPL2 | Timeout Interval (ms) |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------|--|--|--|
| 24,500,000                                                                                                                                                                                                    | 255      | 32.1                  |  |  |  |
| 24,500,000                                                                                                                                                                                                    | 128      | 16.2                  |  |  |  |
| 24,500,000                                                                                                                                                                                                    | 32       | 4.1                   |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                                                                                                                        | 255      | 257                   |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                                                                                                                        | 128      | 129.5                 |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                                                                                                                        | 32       | 33.1                  |  |  |  |
| 32,000                                                                                                                                                                                                        | 255      | 24576                 |  |  |  |
| 32,000                                                                                                                                                                                                        | 128      | 12384                 |  |  |  |
| 32,000                                                                                                                                                                                                        | 32       | 3168                  |  |  |  |
| <ul> <li>Notes:</li> <li>1. Assumes SYSCLK/12 as the PCA clock source, and a PCA0L value of 0x00 at the update time.</li> <li>2. Internal SYSCLK react fragments. Internal Optiliates divided by 8</li> </ul> |          |                       |  |  |  |

#### Table 26.3. Watchdog Timer Timeout Intervals<sup>1</sup>

