

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                       |
|----------------------------|----------------------------------------------------------------|
| Core Processor             | CIP-51 8051                                                    |
| Core Size                  | 8-Bit                                                          |
| Speed                      | 25MHz                                                          |
| Connectivity               | SMBus (2-Wire/I²C), SPI, UART/USART                            |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                          |
| Number of I/O              | 17                                                             |
| Program Memory Size        | 8KB (8K x 8)                                                   |
| Program Memory Type        | FLASH                                                          |
| EEPROM Size                | -                                                              |
| RAM Size                   | 512 x 8                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                    |
| Data Converters            | -                                                              |
| Oscillator Type            | Internal                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                              |
| Mounting Type              | Surface Mount                                                  |
| Package / Case             | 24-WFQFN Exposed Pad                                           |
| Supplier Device Package    | 24-QFN (4x4)                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f987-gm |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## List of Figures

| Figure 1.1. C8051F980 Block Diagram                                                          | 18 |
|----------------------------------------------------------------------------------------------|----|
| Figure 1.2. C8051F981 Block Diagram                                                          | 18 |
| Figure 1.3. C8051F982 Block Diagram                                                          | 19 |
| Figure 1.4. C8051F983 Block Diagram                                                          | 19 |
| Figure 1.5. C8051F985 Block Diagram                                                          | 20 |
| Figure 1.6. C8051F986 Block Diagram                                                          | 20 |
| Figure 1.7. C8051F987 Block Diagram                                                          | 21 |
| Figure 1.8. C8051F988 Block Diagram                                                          | 21 |
| Figure 1.9. C8051F989 Block Diagram                                                          | 22 |
| Figure 1.10. C8051F990 Block Diagram                                                         | 22 |
| Figure 1.11. C8051F991 Block Diagram                                                         | 23 |
| Figure 1.12. C8051F996 Block Diagram                                                         | 23 |
| Figure 1.13. C8051F997 Block Diagram                                                         | 24 |
| Figure 1.14. Port I/O Functional Block Diagram                                               | 26 |
| Figure 1.15. PCA Block Diagram                                                               | 27 |
| Figure 1.16. ADC0 Functional Block Diagram                                                   | 28 |
| Figure 1.17. ADC0 Multiplexer Block Diagram                                                  | 29 |
| Figure 1.18. Comparator 0 Functional Block Diagram                                           | 30 |
| Figure 3.1. QFN-20 Pinout Diagram (Top View)                                                 | 35 |
| Figure 3.2. QFN-24 Pinout Diagram (Top View)                                                 | 36 |
| Figure 3.3. QSOP-24 Pinout Diagram (Top View)                                                | 37 |
| Figure 3.4. QFN-20 Package Marking Diagram                                                   | 38 |
| Figure 3.5. QFN-24 Package Marking Diagram                                                   | 38 |
| Figure 3.6. QSOP-24 Package Marking Diagram                                                  | 39 |
| Figure 3.7. QFN-20 Package Drawing                                                           | 40 |
| Figure 3.8. Typical QFN-20 Landing Diagram                                                   | 41 |
| Figure 3.9. QFN-24 Package Drawing                                                           | 43 |
| Figure 3.10. Typical QFN-24 Landing Diagram                                                  | 44 |
| Figure 3.11. QSOP-24 Package Diagram                                                         | 46 |
| Figure 3.12. QSOP-24 Landing Diagram                                                         | 47 |
| Figure 4.1. Active Mode Current (External CMOS Clock)                                        | 52 |
| Figure 4.2. Idle Mode Current (External CMOS Clock)                                          | 53 |
| Figure 4.3. Typical VOH Curves, 1.8–3.6 V                                                    | 55 |
| Figure 4.4. Typical VOL Curves, 1.8–3.6 V                                                    | 56 |
| Figure 5.1. ADC0 Functional Block Diagram                                                    | 66 |
| Figure 5.2. 10-Bit ADC Track and Conversion Example Timing (BURSTEN = 0)                     | 69 |
| Figure 5.3. Burst Mode Tracking Example with Repeat Count Set to 4                           | 70 |
| Figure 5.4. ADC0 Equivalent Input Circuits                                                   | 71 |
| Figure 5.5. ADC Window Compare Example: Right-Justified Single-Ended Data                    | 82 |
| Figure 5.6. ADC Window Compare Example: Left-Justified Single-Ended Data                     | 82 |
| Figure 5.7. ADC0 Multiplexer Block Diagram                                                   | 83 |
| Figure 5.8. Temperature Sensor Transfer Function                                             | 85 |
| Figure 5.9. Temperature Sensor Error with 1-Point Calibration ( $V_{REF} = 1.65 \text{ V}$ ) | 86 |



|                                                                                                  | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | rmal Power           | Mode                    | L                    | ow Power N           | lode                    |  |  |
|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------|----------------------|----------------------|-------------------------|--|--|
|                                                                                                  | 8 bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10 bit               | 12 bit                  | 8 bit                | 10 bit               | 12 bit                  |  |  |
| Highest nominal<br>SAR clock<br>frequency                                                        | 8.17 MHz<br>(24.5/3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 8.17 MHz<br>(24.5/3) | 6.67 MHz<br>(20.0/3)    | 4.08 MHz<br>(24.5/6) | 4.08 MHz<br>(24.5/6) | 4.00 MHz<br>(20.0/5)    |  |  |
| Total number of<br>conversion<br>clocks required                                                 | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 13                   | 52 (13 x 4)             | 11                   | 13                   | 52 (13*4)               |  |  |
| Total tracking<br>time (min)                                                                     | 1.5 µs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1.5 µs               | 4.8 µs<br>(1.5+3 x 1.1) | 1.5 µs               | 1.5 µs               | 4.8 μs<br>(1.5+3 x 1.1) |  |  |
| Total time for one conversion                                                                    | 2.85 µs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3.09 µs              | 12.6 µs                 | 4.19 µs              | 4.68 µs              | 17.8 µs                 |  |  |
| ADC Throughput                                                                                   | 351 ksps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 323 ksps             | 79 ksps                 | 238 ksps             | 214 ksps             | 56 ksps                 |  |  |
| Energy per conversion                                                                            | 8.2 nJ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8.9 nJ               | 36.5 nJ                 | 6.5 nJ               | 7.3 nJ               | 27.7 nJ                 |  |  |
| Note: This table assu<br>low power oscil<br>nominal frequen<br>frequencies of 2<br>the given SAR | Note: This table assumes that the 24.5 MHz precision oscillator is used for 8- and 10-bit modes, and the 20 MHz low power oscillator is used for 12-bit mode. The values in the table assume that the oscillators run at their nominal frequencies. The maximum SAR clock values given in Table 4.10 allow for maximum oscillation frequencies of 25.0 MHz and 22 MHz for the precision and low-power oscillators, respectively, when using the divider values. SAR clock divider values calculations are for the ADC subsystem only and do not include |                      |                         |                      |                      |                         |  |  |

# Table 5.1. Representative Conversion Times and Energy Consumption for the SARADC with 1.65 V High-Speed VREF

CPU current. 12-bit mode is only available on C8051F980/6 and C8051F990/6 devices.



## SFR Definition 5.5. ADC0TK: ADC0 Burst Mode Track Time

| Bit   | 7        | 6 | 5 | 4          | 3 | 2 | 1 | 0 |  |
|-------|----------|---|---|------------|---|---|---|---|--|
| Name  | Reserved |   |   | AD0TK[5:0] |   |   |   |   |  |
| Туре  | R        | R |   | R/W        |   |   |   |   |  |
| Reset | 0        | 0 | 0 | 1          | 1 | 1 | 1 | 0 |  |

#### SFR Page = All; SFR Address = 0xBC

| Bit   | Name           | Function                                                                                                                                                                                                                                                                                         |
|-------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | Reserved       | Read = 0b; Write = Must Write 0b.                                                                                                                                                                                                                                                                |
| 6     | Unused         | Read = 0b; Write = Don't Care.                                                                                                                                                                                                                                                                   |
| 5:0   | AD0TK[5:0]     | ADC0 Burst Mode Track Time.<br>Sets the time delay between consecutive conversions performed in Burst Mode.<br>The ADC0 Burst Mode Track time is programmed according to the following equa-<br>tion:<br>$AD0TK = 63 - \left(\frac{Ttrack}{50ns} - 1\right)$<br>or<br>Ttrack = (64 - AD0TK) 50ns |
| Notes | If AD0TM is se | et to 1, an additional 3 SAR clock cycles of Track time will be inserted prior to starting the                                                                                                                                                                                                   |

1. If AD0TM is set to 1, an additional 3 SAR clock cycles of Track time will be inserted prior to starting the conversion.

2. The Burst Mode Track delay is not inserted prior to the first conversion. The required tracking time for the first conversion should be met by the Burst Mode Power-Up Time.



## SFR Definition 8.1. CS0CN: Capacitive Sense Control

| Bit                                | 7        | 6                                                                             | 6         5         4         3         2         1         0                                                                                                                                                                 |                                                             |                                             |                                |                           |          |  |
|------------------------------------|----------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------|--------------------------------|---------------------------|----------|--|
| Nam                                | e CS0EN  | CS0EOS                                                                        | CS0INT                                                                                                                                                                                                                        | CS0BUSY                                                     | CS0CMPEN                                    | Reserved                       | CS0PME                    | CS0CMPF  |  |
| Туре                               | R/W      | R                                                                             | R/W                                                                                                                                                                                                                           | R/W                                                         | R/W                                         | R                              | R                         | R        |  |
| Rese                               | t 0      | 0                                                                             | 0 0 0 0 0 0 0                                                                                                                                                                                                                 |                                                             |                                             |                                |                           |          |  |
| SFR Page = 0x0; SFR Address = 0xB0 |          |                                                                               |                                                                                                                                                                                                                               |                                                             |                                             |                                |                           |          |  |
| Bit                                | Name     |                                                                               |                                                                                                                                                                                                                               |                                                             | Description                                 | n                              |                           |          |  |
| 7                                  | CS0EN    | CS0 En                                                                        | able.                                                                                                                                                                                                                         |                                                             |                                             |                                |                           |          |  |
|                                    |          | 0: CS0 c<br>1: CS0 e                                                          | lisabled and<br>enabled and                                                                                                                                                                                                   | d in low-pow<br>d ready to co                               | er mode.<br>nvert.                          |                                |                           |          |  |
| 6                                  | CS0EOS   | CS0 En                                                                        | d of Scan I                                                                                                                                                                                                                   | nterrupt Fla                                                | ıg.                                         |                                |                           |          |  |
|                                    |          | 0: CS0 h<br>1: CS0 h<br>This bit i                                            | nas not com<br>nas complet<br>s not auton                                                                                                                                                                                     | npleted a sca<br>ted a scan.<br>natically clea              | an since the las                            | st time CS0E<br>ire.           | EOS was cle               | ared.    |  |
| 5                                  | CSOINT   | CS0 Inte<br>0: CS0 P<br>cleared.<br>1: CS0 P<br>This bit i                    | <b>CS0 Interrupt Flag.</b><br>0: CS0 has not completed a data conversion since the last time CS0INT was cleared.<br>1: CS0 has completed a data conversion.<br>This bit is not automatically cleared by hardware.             |                                                             |                                             |                                |                           |          |  |
| 4                                  | CS0BUSY  | CS0 Bu<br>Read:<br>0: CS0 c<br>1: CS0 c<br>Write:<br>0: No eff<br>1: Initiate | <b>sy.</b><br>conversion i<br>conversion i<br>fect.<br>es CS0 con                                                                                                                                                             | is complete o<br>is in progress<br>oversion if CS           | or a conversior<br>s.<br>S0CM[2:0] = 00     | n is not curre<br>D0b, 110b, o | ently in progr<br>r 111b. | ess.     |  |
| 3                                  | CS0CMPEN | CS0 Dig                                                                       | ital Compa                                                                                                                                                                                                                    | arator Enab                                                 | le Bit.                                     |                                |                           |          |  |
|                                    |          | Enables<br>output to<br>0: CS0 o<br>1: CS0 o                                  | the digital<br>the value<br>ligital comp<br>ligital comp                                                                                                                                                                      | comparator,<br>stored in CS<br>arator disab<br>arator enabl | which compare<br>0THH:CS0THI<br>led.<br>ed. | es accumula<br>L.              | ated CS0 cor              | nversion |  |
| 2                                  | Reserved | Read =                                                                        | Varies.                                                                                                                                                                                                                       |                                                             |                                             |                                |                           |          |  |
| 1                                  | CS0PME   | CS0 Pin                                                                       | Monitor E                                                                                                                                                                                                                     | vent.                                                       |                                             |                                |                           |          |  |
|                                    |          | Set if an remains                                                             | y converter<br>set until cle                                                                                                                                                                                                  | re-tries have<br>eared by firm                              | e occurred due<br>ware.                     | e to a pin mo                  | onitor event.             | This bit |  |
| 0                                  | CS0CMPF  | CS0 Dig                                                                       | ital Compa                                                                                                                                                                                                                    | arator Interr                                               | upt Flag.                                   |                                |                           |          |  |
|                                    |          | 0: CS0 r<br>time CS<br>1: CS0 r<br>time CS                                    | <b>:</b> CS0 result is smaller than the value set by CS0THH and CS0THL since the last<br>me CS0CMPF was cleared.<br>: CS0 result is greater than the value set by CS0THH and CS0THL since the last<br>me CS0CMPF was cleared. |                                                             |                                             |                                |                           |          |  |



### 8.14. Capacitive Sense Multiplexer

The input multiplexer can be controlled through two methods. The CS0MX register can be written to through firmware, or the register can be configured automatically using the modules auto-scan functionality (see "8.8. Automatic Scanning (Method 1—CS0SMEN = 0)").



Figure 8.3. CS0 Multiplexer Block Diagram



## SFR Definition 13.3. EIE1: Extended Interrupt Enable 1

| Bit   | 7            | 6                                                                       | 6         5         4         3         2         1         0                                                                                                                                                                               |                                                          |                                                        |                           |          |   |  |  |  |
|-------|--------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|---------------------------|----------|---|--|--|--|
| Nam   | e ET3        |                                                                         | ECP0 EPCA0 EADC0 EWADC0 ERTC0A ESMB0                                                                                                                                                                                                        |                                                          |                                                        |                           |          |   |  |  |  |
| Туре  | R/W          | R                                                                       | R R/W R/W R/W R/W R/W R/W                                                                                                                                                                                                                   |                                                          |                                                        |                           |          |   |  |  |  |
| Rese  | et O         | 0                                                                       | 0                                                                                                                                                                                                                                           | 0                                                        | 0                                                      | 0                         | 0        | 0 |  |  |  |
| SFR F | age = All; S | SFR Address =                                                           | FR Address = 0xE6                                                                                                                                                                                                                           |                                                          |                                                        |                           |          |   |  |  |  |
| Bit   | Name         |                                                                         |                                                                                                                                                                                                                                             |                                                          | Function                                               |                           |          |   |  |  |  |
| 7     | ET3          | Enable Timer<br>This bit sets th<br>0: Disable Tim<br>1: Enable inter   | Enable Timer 3 Interrupt.<br>This bit sets the masking of the Timer 3 interrupt.<br>D: Disable Timer 3 interrupts.<br>1: Enable interrupt requests generated by the TF3L or TF3H flags.                                                     |                                                          |                                                        |                           |          |   |  |  |  |
| 6     | Unused       | Read = 0b. W                                                            | rite = Don't d                                                                                                                                                                                                                              | care.                                                    |                                                        |                           |          |   |  |  |  |
| 5     | ECP0         | Enable Comp<br>This bit sets th<br>0: Disable CP<br>1: Enable inte      | Enable Comparator0 (CP0) Interrupt.<br>This bit sets the masking of the CP0 interrupt.<br>0: Disable CP0 interrupts.<br>1: Enable interrupt requests generated by the CP0RIF or CP0FIF flags.                                               |                                                          |                                                        |                           |          |   |  |  |  |
| 4     | EPCA0        | Enable Progr<br>This bit sets th<br>0: Disable all f<br>1: Enable inter | Enable Programmable Counter Array (PCA0) Interrupt.<br>This bit sets the masking of the PCA0 interrupts.<br>0: Disable all PCA0 interrupts.<br>1: Enable interrupt requests generated by PCA0.                                              |                                                          |                                                        |                           |          |   |  |  |  |
| 3     | EADC0        | Enable ADC0<br>This bit sets th<br>0: Disable AD0<br>1: Enable inter    | <b>Conversio</b><br>ne masking o<br>C0 Conversi<br>rrupt reques                                                                                                                                                                             | n Complete<br>of the ADC0<br>on Complete<br>ts generated | Interrupt.<br>Conversion<br>e interrupt.<br>by the AD0 | Complete int<br>INT flag. | terrupt. |   |  |  |  |
| 2     | EWADC0       | Enable Windo<br>This bit sets th<br>0: Disable AD<br>1: Enable inter    | Enable Window Comparison ADC0 Interrupt.<br>This bit sets the masking of ADC0 Window Comparison interrupt.<br>0: Disable ADC0 Window Comparison interrupt.<br>1: Enable interrupt requests generated by ADC0 Window Compare flag (AD0WINT). |                                                          |                                                        |                           |          |   |  |  |  |
| 1     | ERTC0A       | Enable SmaR<br>This bit sets th<br>0: Disable Sm<br>1: Enable inter     | Enable SmaRTClock Alarm Interrupts.<br>This bit sets the masking of the SmaRTClock Alarm interrupt.<br>0: Disable SmaRTClock Alarm interrupts.<br>1: Enable interrupt requests generated by a SmaRTClock Alarm.                             |                                                          |                                                        |                           |          |   |  |  |  |
| 0     | ESMB0        | Enable SMBu<br>This bit sets th<br>0: Disable all \$<br>1: Enable inter | 1: Enable Interrupt requests generated by a SmaRTClock Alarm. Enable SMBus (SMB0) Interrupt. This bit sets the masking of the SMB0 interrupt. D: Disable all SMB0 interrupts. 1: Enable interrupt requests generated by SMB0.               |                                                          |                                                        |                           |          |   |  |  |  |



## SFR Definition 14.4. FLKEY: Flash Lock and Key

| Bit   | 7              | 6             | 5              | 4              | 3               | 2              | 1                | 0           |  |  |  |
|-------|----------------|---------------|----------------|----------------|-----------------|----------------|------------------|-------------|--|--|--|
| Nam   | e              |               | FLKEY[7:0]     |                |                 |                |                  |             |  |  |  |
| Туре  | 9              |               | R/W            |                |                 |                |                  |             |  |  |  |
| Rese  | et O           | 0             | 0 0 0 0 0 0 0  |                |                 |                |                  |             |  |  |  |
| SFR F | Page = All; SF | R Address =   | 0xB7           | •              | •               | •              | •                |             |  |  |  |
| Bit   | Name           |               |                |                | Function        |                |                  |             |  |  |  |
| 7:0   | FLKEY[7:0]     | Flash Lock    | and Key Re     | gister.        |                 |                |                  |             |  |  |  |
|       |                | Write:        |                |                |                 |                |                  |             |  |  |  |
|       |                | This register | provides a l   | ock and key    | function for    | Flash erasu    | res and write    | s. Flash    |  |  |  |
|       |                | writes and e  | rases are en   | abled by wri   | ting 0xA5 fol   | lowed by 0x    | F1 to the FLI    | KEY regis-  |  |  |  |
|       |                | ter. Flash wr | ites and eras  | Ses are autor  | matically disa  | abled after th | if a Elach write | or erase is |  |  |  |
|       |                | operation is  | arry writes to | hile these or  | perionneu in    | disabled th    | n a riash will l | he nerma-   |  |  |  |
|       |                | nently locked | d from writes  | or erasures    | until the nex   | kt device res  | et. If an appl   | ication     |  |  |  |
|       |                | never writes  | to Flash, it c | an intentiona  | ally lock the I | -lash by writ  | ing a non-0x     | A5 value to |  |  |  |
|       |                | FLKEY from    | software.      |                | •               | ·              | -                |             |  |  |  |
|       |                | Read:         |                |                |                 |                |                  |             |  |  |  |
|       |                | When read,    | bits 1–0 indi  | cate the curr  | ent Flash loo   | ck state.      |                  |             |  |  |  |
|       |                | 00: Flash is  | write/erase le | ocked.         |                 |                |                  |             |  |  |  |
|       |                | 01: The first | key code ha    | s been writte  | en (0xA5).      |                |                  |             |  |  |  |
|       |                | 10: Flash is  | unlocked (wi   | rites/erases   | allowed).       |                |                  |             |  |  |  |
|       |                | 11: Flash wri | tes/erases d   | lisabled until | the next res    | et.            |                  |             |  |  |  |



## 16. Cyclic Redundancy Check Unit (CRC0)

C8051F99x-C8051F98x devices include a cyclic redundancy check unit (CRC0) that can perform a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data written to the CRC0IN register. CRC0 posts the 16-bit result to an internal register. The internal result register may be accessed indirectly using the CRC0PNT bits and CRC0DAT register, as shown in Figure 16.1. CRC0 also has a bit reverse register for quick data manipulation.



Figure 16.1. CRC0 Block Diagram

### 16.1. CRC Algorithm

The C8051F99x-C8051F98x CRC unit generates a CRC result equivalent to the following algorithm:

- XOR the input with the most-significant bits of the current CRC result. If this is the first iteration of the CRC unit, the current CRC result will be the set initial value (0x0000 or 0xFFFF).
- 2a. If the MSB of the CRC result is set, shift the CRC result and XOR the result with the selected polynomial.
- 2b. If the MSB of the CRC result is not set, shift the CRC result.

Repeat Steps 2a/2b for the number of input bits (8). The algorithm is also described in the following example.



## SFR Definition 16.1. CRC0CN: CRC0 Control

| Bit   | 7 | 6 | 5 | 4 | 3        | 2       | 1 | 0       |
|-------|---|---|---|---|----------|---------|---|---------|
| Name  |   |   |   |   | CRC0INIT | CRC0VAL |   | CRC0PNT |
| Туре  | R | R | R | R | R/W      | R/W     | R | R/W     |
| Reset | 0 | 0 | 0 | 1 | 0        | 0       | 0 | 0       |

#### SFR Page = All; SFR Address = 0x84

| Bit   | Name               | Function                                                                                   |
|-------|--------------------|--------------------------------------------------------------------------------------------|
| 7:4   | Unused             | Read = 0001b; Write = Don't Care.                                                          |
| 3     | CRC0INIT           | CRC0 Result Initialization Bit.                                                            |
|       |                    | Writing a 1 to this bit initializes the entire CRC result based on CRC0VAL.                |
| 2     | CRC0VAL            | CRC0 Set Value Initialization Bit.                                                         |
|       |                    | This bit selects the set value of the CRC result.                                          |
|       |                    | 0: CRC result is set to 0x00000000 on write of 1 to CRC0INIT.                              |
|       |                    | 1: CRC result is set to 0xFFFFFFF on write of 1 to CRC0INIT.                               |
| 1     | Unused             | Read = 0b; Write = Don't Care.                                                             |
| 0     | CRC0PNT            | CRC0 Result Pointer.                                                                       |
|       |                    | Specifies the byte of the CRC result to be read/written on the next access to              |
|       |                    | CRC0DAT. The value of these bits will auto-increment upon each read or write.              |
|       |                    | 0: CRC0DAT accesses bits 7–0 of the 16-bit CRC result.                                     |
|       |                    | T. CRCUDAT accesses dits 15-8 of the 16-bit CRC result.                                    |
| Note: | Upon initiation of | an automatic CRC calculation, the three cycles following a write to CRC0CN that initiate a |
|       | CRC operation n    | nust only contain instructions which execute in the same number of cycles as the number of |
|       | register When p    | rogramming in C, the dummy value written to CRC0FLIP should be a non-zero value to         |
|       | prevent the com    | biler from generating a 2-byte MOV instruction.                                            |



## SFR Definition 16.2. CRC0IN: CRC0 Data Input

| Bit   | 7           | 6               | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-------------|-----------------|---|---|---|---|---|---|
| Name  | CRC0IN[7:0] |                 |   |   |   |   |   |   |
| Туре  | R/W         |                 |   |   |   |   |   |   |
| Reset | 0           | 0 0 0 0 0 0 0 0 |   |   |   |   |   |   |

SFR Page = All; SFR Address = 0x85

| Bit | Name        | Function                                                                                                                                              |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CRC0IN[7:0] | CRC0 Data Input.                                                                                                                                      |
|     |             | Each write to CRC0IN results in the written data being computed into the existing CRC result according to the CRC algorithm described in Section 16.1 |

## SFR Definition 16.3. CRC0DAT: CRC0 Data Output

| Bit   | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|--------------|---|---|---|---|---|---|---|
| Name  | CRC0DAT[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W          |   |   |   |   |   |   |   |
| Reset | 0            | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Page = All; SFR Address = 0x86

| Bit | Name         | Function                                                                                                                            |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CRC0DAT[7:0] | CRC0 Data Output.                                                                                                                   |
|     |              | Each read or write performed on CRC0DAT targets the CRC result bits pointed to by the CRC0 Result Pointer (CRC0PNT bits in CRC0CN). |



### 18.2. Power-Fail Reset

C8051F99x-C8051F98x devices have a V<sub>DD</sub> Supply Monitor that is enabled and selected as a reset source after each power-on or power-fail reset. When enabled and selected as a reset source, any power down transition or power irregularity that causes V<sub>DD</sub> to drop below V<sub>RST</sub> will cause the RST pin to be driven low and the CIP-51 will be held in a reset state (see Figure 18.2). When V<sub>DD</sub> returns to a level above V<sub>RST</sub>, the CIP-51 will be released from the reset state.

After a power-fail reset, the PORSF flag reads 1, the contents of RAM invalid, and the  $V_{DD}$  supply monitor is enabled and selected as a reset source. The enable state of the  $V_{DD}$  supply monitor and its selection as a reset source is only altered by power-on and power-fail resets. For example, if the  $V_{DD}$  supply monitor is de-selected as a reset source and disabled by software, then a software reset is performed, the  $V_{DD}$  supply monitor will remain disabled and de-selected after the reset.

In battery-operated systems, the contents of RAM can be preserved near the end of the battery's usable life if the device is placed in Sleep Mode prior to a power-fail reset occurring. When the device is in Sleep Mode, the power-fail reset is automatically disabled and the contents of RAM are preserved as long as  $V_{DD}$  does not fall below  $V_{POR}$ . A large capacitor can be used to hold the power supply voltage above  $V_{POR}$  while the user is replacing the battery. Upon waking from Sleep mode, the enable and reset source select state of the  $V_{DD}$  supply monitor are restored to the value last set by the user.

To allow software early notification that a power failure is about to occur, the VDDOK bit is cleared when the  $V_{DD}$  supply falls below the  $V_{WARN}$  threshold. The VDDOK bit can be configured to generate an interrupt. See Section "13. Interrupt Handler" on page 138 for more details.

Important Note: To protect the integrity of Flash contents, the V<sub>DD</sub> supply monitor must be enabled and selected as a reset source if software contains routines which erase or write Flash memory. If the V<sub>DD</sub> supply monitor is not enabled, any erase or write performed on Flash memory will cause a Flash Error device reset.

#### Important Notes:

- The Power-on Reset (POR) delay is not incurred after a V<sub>DD</sub> supply monitor reset. See Section
   "4. Electrical Characteristics" on page 48 for complete electrical characteristics of the V<sub>DD</sub> monitor.
- Software should take care not to inadvertently disable the V<sub>DD</sub> Monitor as a reset source when writing to RSTSRC to enable other reset sources or to trigger a software reset. All writes to RSTSRC should explicitly set PORSF to 1 to keep the V<sub>DD</sub> Monitor enabled as a reset source.
- The V<sub>DD</sub> supply monitor must be enabled before selecting it as a reset source. Selecting the V<sub>DD</sub> supply monitor as a reset source before it has stabilized may generate a system reset. In systems where this reset would be undesirable, a delay should be introduced between enabling the V<sub>DD</sub> supply monitor and selecting it as a reset source. See Section "4. Electrical Characteristics" on page 48 for minimum V<sub>DD</sub> Supply Monitor turn-on time. No delay should be introduced in systems where software contains routines that erase or write Flash memory. The procedure for enabling the V<sub>DD</sub> supply monitor and selecting it as a reset source is shown below:
- 1. Enable the  $V_{DD}$  Supply Monitor (VDMEN bit in VDM0CN = 1).
- 2. Wait for the V<sub>DD</sub> Supply Monitor to stabilize (optional).
- 3. Select the  $V_{DD}$  Supply Monitor as a reset source (PORSF bit in RSTSRC = 1).



### SFR Definition 18.2. RSTSRC: Reset Source

| Bit   | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|-------|--------|--------|--------|--------|--------|--------|--------|--------|
| Name  | RTC0RE | FERROR | CORSEF | SWRSF  | WDTRSF | MCDRSF | PORSF  | PINRSF |
| Туре  | R/W    | R      | R/W    | R/W    | R      | R/W    | R/W    | R      |
| Reset | Varies |

SFR Page = 0x0; SFR Address = 0xEF.

| Bit   | Name   | Description                                                          | Write                                                                                                                                                         | Read                                                                                     |
|-------|--------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| 7     | RTC0RE | SmaRTClock Reset Enable<br>and Flag                                  | 0: Disable SmaRTClock<br>as a reset source.<br>1: Enable SmaRTClock as<br>a reset source.                                                                     | Set to 1 if SmaRTClock<br>alarm or oscillator fail<br>caused the last reset.             |
| 6     | FERROR | Flash Error Reset Flag.                                              | N/A                                                                                                                                                           | Set to 1 if Flash<br>read/write/erase error<br>caused the last reset.                    |
| 5     | CORSEF | Comparator0 Reset Enable<br>and Flag.                                | <ul><li>0: Disable Comparator0 as<br/>a reset source.</li><li>1: Enable Comparator0 as<br/>a reset source.</li></ul>                                          | Set to 1 if Comparator0 caused the last reset.                                           |
| 4     | SWRSF  | Software Reset Force and Flag.                                       | Writing a 1 forces a sys-<br>tem reset.                                                                                                                       | Set to 1 if last reset was<br>caused by a write to<br>SWRSF.                             |
| 3     | WDTRSF | Watchdog Timer Reset Flag.                                           | N/A                                                                                                                                                           | Set to 1 if Watchdog Timer overflow caused the last reset.                               |
| 2     | MCDRSF | Missing Clock Detector<br>(MCD) Enable and Flag.                     | 0: Disable the MCD.<br>1: Enable the MCD.<br>The MCD triggers a reset<br>if a missing clock condition<br>is detected.                                         | Set to 1 if Missing Clock<br>Detector timeout caused<br>the last reset.                  |
| 1     | PORSF  | Power-On / Power-Fail<br>Reset Flag, and Power-Fail<br>Reset Enable. | <ul> <li>0: Disable the VDD Supply<br/>Monitor as a reset source.</li> <li>1: Enable the VDD Supply<br/>Monitor as a reset<br/>source.<sup>3</sup></li> </ul> | Set to 1 anytime a power-<br>on or V <sub>DD</sub> monitor reset<br>occurs. <sup>2</sup> |
| 0     | PINRSF | HW Pin Reset Flag.                                                   | N/A                                                                                                                                                           | Set to 1 if RST pin caused the last reset.                                               |
| Notes | 5:     |                                                                      |                                                                                                                                                               |                                                                                          |

1. It is safe to use read-modify-write operations (ORL, ANL, etc.) to enable or disable specific interrupt sources.

- 2. If PORSF read back 1, the value read from all other bits in this register are indeterminate.
- 3. Writing a 1 to PORSF before the VDD Supply Monitor is stabilized may generate a system reset.



#### 20.1.2. Using RTC0ADR and RTC0DAT to Access SmaRTClock Internal Registers

The SmaRTClock internal registers can be read and written using RTC0ADR and RTC0DAT. The RTC0ADR register selects the SmaRTClock internal register that will be targeted by subsequent reads or writes. Recommended instruction timing is provided in this section. If the recommended instruction timing is not followed, then BUSY (RTC0ADR.7) should be checked prior to each read or write operation to make sure the SmaRTClock Interface is not busy performing the previous read or write operation. A SmaRTClock Write operation is initiated by writing to the RTC0DAT register. Below is an example of writing to a SmaRTClock internal register.

- 1. Poll BUSY (RTC0ADR.7) until it returns 0 or follow recommended instruction timing.
- 2. Write 0x05 to RTC0ADR. This selects the internal RTC0CN register at SmaRTClock Address 0x05.
- 3. Write 0x00 to RTC0DAT. This operation writes 0x00 to the internal RTC0CN register.

A SmaRTClock Read operation is initiated by setting the SmaRTClock Interface Busy bit. This transfers the contents of the internal register selected by RTC0ADR to RTC0DAT. The transferred data will remain in RTC0DAT until the next read or write operation. Below is an example of reading a SmaRTClock internal register.

- 1. Poll BUSY (RTC0ADR.7) until it returns 0 or follow recommended instruction timing.
- 2. Write 0x05 to RTC0ADR. This selects the internal RTC0CN register at SmaRTClock Address 0x05.
- 3. Write 1 to BUSY. This initiates the transfer of data from RTC0CN to RTC0DAT.
- 4. Poll BUSY (RTC0ADR.7) until it returns 0 or follow recommend instruction timing.
- 5. Read data from RTC0DAT. This data is a copy of the RTC0CN register.

Note: The RTC0ADR and RTC0DAT registers will retain their state upon a device reset.

#### 20.1.3. RTC0ADR Short Strobe Feature

Reads and writes to indirect SmaRTClock registers normally take 7 system clock cycles. To minimize the indirect register access time, the Short Strobe feature decreases the read and write access time to 6 system clocks. The Short Strobe feature is automatically enabled on reset and can be manually enabled/disabled using the SHORT (RTC0ADR.4) control bit.

Recommended Instruction Timing for a single register read with short strobe enabled:

```
mov RTC0ADR, #095h
nop
nop
mov A, RTC0DAT
```

Recommended Instruction Timing for a single register write with short strobe enabled:

mov RTC0ADR, #095h
mov RTC0DAT, #000h
nop

#### 20.1.4. SmaRTClock Interface Autoread Feature

When Autoread is enabled, each read from RTC0DAT initiates the next indirect read operation on the SmaRTClock internal register selected by RTC0ADR. Software should set the BUSY bit once at the beginning of each series of consecutive reads. Software should follow recommended instruction timing or check if the SmaRTClock Interface is busy prior to reading RTC0DAT. Autoread is enabled by setting AUTORD (RTC0ADR.6) to logic 1.



#### 20.3.3. Software Considerations for using the SmaRTClock Timer and Alarm

The SmaRTClock timer and alarm have two operating modes to suit varying applications. The two modes are described below:

#### Mode 1:

The first mode uses the SmaRTClock timer as a perpetual timebase which is never reset to zero. Every 36 hours, the timer is allowed to overflow without being stopped or disrupted. The alarm interval is software managed and is added to the ALRMn registers by software after each alarm. This allows the alarm match value to always stay ahead of the timer by one software managed interval. If software uses 32-bit unsigned addition to increment the alarm match value, then it does not need to handle overflows since both the timer and the alarm match value will overflow in the same manner.

This mode is ideal for applications which have a long alarm interval (e.g., 24 or 36 hours) and/or have a need for a perpetual timebase. An example of an application that needs a perpetual timebase is one whose wake-up interval is constantly changing. For these applications, software can keep track of the number of timer overflows in a 16-bit variable, extending the 32-bit (36 hour) timer to a 48-bit (272 year) perpetual timebase.

#### Mode 2:

The second mode uses the SmaRTClock timer as a general purpose up counter which is auto reset to zero by hardware after each alarm. The alarm interval is managed by hardware and stored in the ALRMn registers. Software only needs to set the alarm interval once during device initialization. After each alarm, software should keep a count of the number of alarms that have occurred in order to keep track of time.

This mode is ideal for applications that require minimal software intervention and/or have a fixed alarm interval. This mode is the most power efficient since it requires less CPU time per alarm.



#### 22.5.2. Read Sequence (Master)

During a read sequence, an SMBus master reads data from a slave device. The master in this transfer will be a transmitter during the address byte, and a receiver during all data bytes. The SMBus interface generates the START condition and transmits the first byte containing the address of the target slave and the data direction bit. In this case the data direction bit (R/W) will be logic 1 (READ). Serial data is then received from the slave on SDA while the SMBus outputs the serial clock. The slave transmits one or more bytes of serial data.

If hardware ACK generation is disabled, the ACKRQ is set to 1 and an interrupt is generated after each received byte. Software must write the ACK bit at that time to ACK or NACK the received byte.

With hardware ACK generation enabled, the SMBus hardware will automatically generate the ACK/NACK, and then post the interrupt. It is important to note that the appropriate ACK or NACK value should be set up by the software prior to receiving the byte when hardware ACK generation is enabled.

Writing a 1 to the ACK bit generates an ACK; writing a 0 generates a NACK. Software should write a 0 to the ACK bit for the last data transfer, to transmit a NACK. The interface exits Master Receiver Mode after the STO bit is set and a STOP is generated. The interface will switch to Master Transmitter Mode if SMB0-DAT is written while an active Master Receiver. Figure 22.6 shows a typical master read sequence. Two received data bytes are shown, though any number of bytes may be received. Notice that the 'data byte transferred' interrupts occur at different places in the sequence, depending on whether hardware ACK generation is enabled. The interrupt occurs **before** the ACK with hardware ACK generation disabled, and **after** the ACK when hardware ACK generation is enabled.



Figure 22.6. Typical Master Read Sequence



## SFR Definition 25.6. TH0: Timer 0 High Byte

| Bit   | 7                                  | 6           | 5        | 4 | 3 | 2 | 1 | 0 |
|-------|------------------------------------|-------------|----------|---|---|---|---|---|
| Nam   | me TH0[7:0]                        |             |          |   |   |   |   |   |
| Туре  | r <b>pe</b> R/W                    |             |          |   |   |   |   |   |
| Rese  | et O                               | 0           | 0        | 0 | 0 | 0 | 0 | 0 |
| SFR F | SFR Page = 0x0; SFR Address = 0x8C |             |          |   |   |   |   |   |
| Bit   | Name                               | Function    |          |   |   |   |   |   |
| 7:0   | TH0[7:0]                           | Timer 0 Hig | gh Byte. |   |   |   |   |   |

| The TH0 register is the high | gh byte of the 16-bit Timer 0. |
|------------------------------|--------------------------------|
|------------------------------|--------------------------------|

## SFR Definition 25.7. TH1: Timer 1 High Byte

| Bit   | 7              | 6                                                        | 5      | 4 | 3 | 2 | 1 | 0 |
|-------|----------------|----------------------------------------------------------|--------|---|---|---|---|---|
| Nam   | e              | TH1[7:0]                                                 |        |   |   |   |   |   |
| Туре  | Гуре R/W       |                                                          |        |   |   |   |   |   |
| Rese  | et 0           | 0                                                        | 0      | 0 | 0 | 0 | 0 | 0 |
| SFR F | Page = 0x0; SI | FR Address =                                             | = 0x8D |   |   |   |   |   |
| Bit   | Name           | Function                                                 |        |   |   |   |   |   |
| 7:0   | TH1[7:0]       | Timer 1 High Byte.                                       |        |   |   |   |   |   |
|       |                | The TH1 register is the high byte of the 16-bit Timer 1. |        |   |   |   |   |   |



## SFR Definition 25.9. TMR2RLL: Timer 2 Reload Register Low Byte

| Bit                                | 7            | 6             | 5 | 4 | 3 | 2 | 1 | 0 |
|------------------------------------|--------------|---------------|---|---|---|---|---|---|
| Name                               | TMR2RLL[7:0] |               |   |   |   |   |   |   |
| Туре                               | R/W          |               |   |   |   |   |   |   |
| Reset                              | 0            | 0             | 0 | 0 | 0 | 0 | 0 | 0 |
| SFR Page = 0x0; SFR Address = 0xCA |              |               |   |   |   |   |   |   |
| Bit                                | Name         | Name Function |   |   |   |   |   |   |

| Bit | Name         | Function                                                    |
|-----|--------------|-------------------------------------------------------------|
| 7:0 | TMR2RLL[7:0] | Timer 2 Reload Register Low Byte.                           |
|     |              | TMR2RLL holds the low byte of the reload value for Timer 2. |

## SFR Definition 25.10. TMR2RLH: Timer 2 Reload Register High Byte

| Bit   | 7              | 6            | 5                                                            | 4 | 3 | 2 | 1 | 0 |  |
|-------|----------------|--------------|--------------------------------------------------------------|---|---|---|---|---|--|
| Nam   | e              | TMR2RLH[7:0] |                                                              |   |   |   |   |   |  |
| Тур   | 9              | R/W          |                                                              |   |   |   |   |   |  |
| Rese  | et O           | 0            | 0                                                            | 0 | 0 | 0 | 0 | 0 |  |
| SFR F | Page = 0x0; SF | R Address :  | = 0xCB                                                       |   |   |   |   |   |  |
| Bit   | Name           |              | Function                                                     |   |   |   |   |   |  |
| 7:0   | TMR2RLH[7:0    | ] Timer 2 I  | Timer 2 Reload Register High Byte.                           |   |   |   |   |   |  |
|       |                | TMR2RL       | TMR2RLH holds the high byte of the reload value for Timer 2. |   |   |   |   |   |  |



### 26.2. PCA0 Interrupt Sources

Figure 26.3 shows a diagram of the PCA interrupt tree. There are five independent event flags that can be used to generate a PCA0 interrupt. They are: the main PCA counter overflow flag (CF), which is set upon a 16-bit overflow of the PCA0 counter, an intermediate overflow flag (COVF), which can be set on an overflow from the 8th, 9th, 10th, or 11th bit of the PCA0 counter, and the individual flags for each PCA channel (CCF0, CCF1, and CCF2), which are set according to the operation mode of that module. These event flags are always set when the trigger condition occurs. Each of these flags can be individually selected to generate a PCA0 interrupt, using the corresponding interrupt enable flag (ECF for CF, ECOV for COVF, and ECCFn for each CCFn). PCA0 interrupts must be globally enabled before any individual interrupt sources are recognized by the processor. PCA0 interrupts are globally enabled by setting the EA bit and the EPCA0 bit to logic 1.



Figure 26.3. PCA Interrupt Block Diagram



### 26.4. Watchdog Timer Mode

A programmable watchdog timer (WDT) function is available through the PCA Module 2. The WDT is used to generate a reset if the time between writes to the WDT update register (PCA0CPH2) exceed a specified limit. The WDT can be configured and enabled/disabled as needed by software.

With the WDTE bit set in the PCA0MD register, Module 2 operates as a watchdog timer (WDT). The Module 2 high byte is compared to the PCA counter high byte; the Module 2 low byte holds the offset to be used when WDT updates are performed. The Watchdog Timer is enabled on reset. Writes to some PCA registers are restricted while the Watchdog Timer is enabled. The WDT will generate a reset shortly after code begins execution. To avoid this reset, the WDT should be explicitly disabled (and optionally re-configured and re-enabled if it is used in the system).

#### 26.4.1. Watchdog Timer Operation

While the WDT is enabled:

- PCA counter is forced on.
- Writes to PCA0L and PCA0H are not allowed.
- PCA clock source bits (CPS2–CPS0) are frozen.
- PCA Idle control bit (CIDL) is frozen.
- Module 2 is forced into software timer mode.
- Writes to the Module 2 mode register (PCA0CPM2) are disabled.

While the WDT is enabled, writes to the CR bit will not change the PCA counter state; the counter will run until the WDT is disabled. The PCA counter run control bit (CR) will read zero if the WDT is enabled but user software has not enabled the PCA counter. If a match occurs between PCA0CPH2 and PCA0H while the WDT is enabled, a reset will be generated. To prevent a WDT reset, the WDT may be updated with a write of any value to PCA0CPH2. Upon a PCA0CPH2 write, PCA0H plus the offset held in PCA0CPL2 is loaded into PCA0CPH2 (See Figure 26.11).



Figure 26.11. PCA Module 2 with Watchdog Timer Enabled



The 8-bit offset held in PCA0CPH2 is compared to the upper byte of the 16-bit PCA counter. This offset value is the number of PCA0L overflows before a reset. Up to 256 PCA clocks may pass before the first PCA0L overflow occurs, depending on the value of the PCA0L when the update is performed. The total offset is then given (in PCA clocks) by Equation 26.5, where PCA0L is the value of the PCA0L register at the time of the update.

 $Offset = (256 \times PCA0CPL2) + (256 - PCA0L)$ 

#### Equation 26.5. Watchdog Timer Offset in PCA Clocks

The WDT reset is generated when PCA0L overflows while there is a match between PCA0CPH2 and PCA0H. Software may force a WDT reset by writing a 1 to the CCF2 flag (PCA0CN.2) while the WDT is enabled.

#### 26.4.2. Watchdog Timer Usage

To configure the WDT, perform the following tasks:

- 1. Disable the WDT by writing a 0 to the WDTE bit.
- 2. Select the desired PCA clock source (with the CPS2–CPS0 bits).
- 3. Load PCA0CPL2 with the desired WDT update offset value.
- 4. Configure the PCA Idle mode (set CIDL if the WDT should be suspended while the CPU is in Idle mode).
- 5. Enable the WDT by setting the WDTE bit to 1.
- 6. Reset the WDT timer by writing to PCA0CPH2.

The PCA clock source and Idle mode select cannot be changed while the WDT is enabled. The watchdog timer is enabled by setting the WDTE or WDLCK bits in the PCA0MD register. When WDLCK is set, the WDT cannot be disabled until the next system reset. If WDLCK is not set, the WDT is disabled by clearing the WDTE bit.

The WDT is enabled following any reset. The PCA0 counter clock defaults to the system clock divided by 12, PCA0L defaults to 0x00, and PCA0CPL2 defaults to 0x00. Using Equation 26.5, this results in a WDT timeout interval of 256 PCA clock cycles, or 3072 system clock cycles. Table 26.3 lists some example timeout intervals for typical system clocks.

| System Clock (Hz)                                                                                        | PCA0CPL2 | Timeout Interval (ms) |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------|----------|-----------------------|--|--|--|--|--|
| 24,500,000                                                                                               | 255      | 32.1                  |  |  |  |  |  |
| 24,500,000                                                                                               | 128      | 16.2                  |  |  |  |  |  |
| 24,500,000                                                                                               | 32       | 4.1                   |  |  |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                   | 255      | 257                   |  |  |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                   | 128      | 129.5                 |  |  |  |  |  |
| 3,062,500 <sup>2</sup>                                                                                   | 32       | 33.1                  |  |  |  |  |  |
| 32,000                                                                                                   | 255      | 24576                 |  |  |  |  |  |
| 32,000                                                                                                   | 128      | 12384                 |  |  |  |  |  |
| 32,000                                                                                                   | 32       | 3168                  |  |  |  |  |  |
| Notes:<br>1. Assumes SYSCLK/12 as the PCA clock source, and a PCA0L value<br>of 0x00 at the update time. |          |                       |  |  |  |  |  |

#### Table 26.3. Watchdog Timer Timeout Intervals<sup>1</sup>

