

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                           |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 30 MIPs                                                                         |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                       |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                      |
| Number of I/O              | 68                                                                              |
| Program Memory Size        | 132KB (44K x 24)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 6K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                     |
| Data Converters            | A/D 16x12b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 80-TQFP                                                                         |
| Supplier Device Package    | 80-TQFP (14x14)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f6013at-30i-pf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## dsPIC30F6011A/6012A/6013A/6014A High-Performance Digital Signal Controllers

**Note:** This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the *dsPIC30F Family Reference Manual* (DS70046). For more information on the device instruction set and programming, refer to the *dsPIC30F Programmer's Reference Manual* (DS70030).

#### High-Performance Modified RISC CPU:

- Modified Harvard architecture
- C compiler optimized instruction set architecture
- · Flexible addressing modes
- 84 base instructions
- 24-bit wide instructions, 16-bit wide data path
- Up to 144 Kbytes on-chip Flash program space
- · Up to 48K instruction words
- Up to 8 Kbytes of on-chip data RAM
- Up to 4 Kbytes of nonvolatile data EEPROM
- 16 x 16-bit working register array
- Up to 30 MIPs operation:
  - DC to 40 MHz external clock input
  - 4 MHz-10 MHz oscillator input with PLL active (4x, 8x, 16x)
- Up to 41 interrupt sources:
  - 8 user selectable priority levels
  - 5 external interrupt sources
  - 4 processor traps

#### **DSP Features:**

- Dual data fetch
- Modulo and Bit-Reversed modes
- Two 40-bit wide accumulators with optional saturation logic
- 17-bit x 17-bit single-cycle hardware fractional/ integer multiplier
- All DSP instructions are single cycle
  - Multiply-Accumulate (MAC) operation
- Single-cycle ±16 shift

#### **Peripheral Features:**

- High-current sink/source I/O pins: 25 mA/25 mA
- Five 16-bit timers/counters; optionally pair up 16-bit timers into 32-bit timer modules
- 16-bit Capture input functions
- 16-bit Compare/PWM output functions:
- Data Converter Interface (DCI) supports common audio Codec protocols, including I<sup>2</sup>S and AC'97
- 3-wire SPI<sup>™</sup> modules (supports 4 Frame modes)
- I<sup>2</sup>C<sup>™</sup> module supports Multi-Master/Slave mode and 7-bit/10-bit addressing
- Two addressable UART modules with FIFO buffers
- Two CAN bus modules compliant with CAN 2.0B standard

#### **Analog Features:**

- 12-bit Analog-to-Digital Converter (ADC) with:
  - 200 Ksps conversion rate
  - Up to 16 input channels
  - Conversion available during Sleep and Idle
- Programmable Low-Voltage Detection (PLVD)
- Programmable Brown-out Detection and Reset generation

#### **Special Microcontroller Features:**

- Enhanced Flash program memory:
  - 10,000 erase/write cycle (min.) for industrial temperature range, 100K (typical)
- Data EEPROM memory:
  - 100,000 erase/write cycle (min.) for industrial temperature range, 1M (typical)
- Self-reprogrammable under software control
- Power-on Reset (POR), Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Flexible Watchdog Timer (WDT) with on-chip low-power RC oscillator for reliable operation

NOTES:

#### 2.4.1 MULTIPLIER

The 17 x 17-bit multiplier is capable of signed or unsigned operation and can multiplex its output using a scaler to support either 1.31 fractional (Q31) or 32-bit integer results. Unsigned operands are zero-extended into the 17th bit of the multiplier input value. Signed operands are sign-extended into the 17th bit of the multiplier input value. The output of the 17 x 17-bit multiplier/scaler is a 33-bit value which is sign-extended to 40 bits. Integer data is inherently represented as a signed two's complement value, where the MSB is defined as a sign bit. Generally speaking, the range of an N-bit two's complement integer is  $-2^{N-1}$  to  $2^{N-1} - 1$ . For a 16-bit integer, the data range is -32768 (0x8000) to 32767 (0x7FFF) including '0'. For a 32-bit integer, the data range is -2,147,483,648 (0x8000 0000) to 2,147,483,647 (0x7FFF FFFF).

When the multiplier is configured for fractional multiplication, the data is represented as a two's complement fraction, where the MSB is defined as a sign bit and the radix point is implied to lie just after the sign bit (QX format). The range of an N-bit two's complement fraction with this implied radix point is -1.0 to  $(1 - 2^{1-N})$ . For a 16-bit fraction, the Q15 data range is -1.0 (0x8000) to 0.999969482 (0x7FFF) including '0' and has a precision of 3.01518x10<sup>-5</sup>. In Fractional mode, the 16x16 multiply operation generates a 1.31 product which has a precision of 4.65661 x 10<sup>-10</sup>.

The same multiplier is used to support the MCU multiply instructions which include integer 16-bit signed, unsigned and mixed sign multiplies.

The MUL instruction may be directed to use byte or word sized operands. Byte operands will direct a 16-bit result, and word operands will direct a 32-bit result to the specified register(s) in the W array.

## 2.4.2 DATA ACCUMULATORS AND ADDER/SUBTRACTER

The data accumulator consists of a 40-bit adder/ subtracter with automatic sign extension logic. It can select one of two accumulators (A or B) as its preaccumulation source and post-accumulation destination. For the ADD and LAC instructions, the data to be accumulated or loaded can be optionally scaled via the barrel shifter, prior to accumulation.

# 2.4.2.1 Adder/Subtracter, Overflow and Saturation

The adder/subtracter is a 40-bit adder with an optional zero input into one side and either true, or complement data into the other input. In the case of addition, the carry/borrow input is active high and the other input is true data (not complemented), whereas in the case of subtraction, the carry/borrow input is active low and the other input is complemented. The adder/subtracter generates overflow status bits SA/SB and OA/OB, which are latched and reflected in the STATUS register:

- Overflow from bit 39: this is a catastrophic overflow in which the sign of the accumulator is destroyed.
- Overflow into guard bits 32 through 39: this is a recoverable overflow. This bit is set whenever all the guard bits are not identical to each other.

The adder has an additional saturation block which controls accumulator data saturation, if selected. It uses the result of the adder, the overflow status bits described above, and the SATA/B (CORCON<7:6>) and ACCSAT (CORCON<4>) mode control bits to determine when and to what value to saturate.

Six STATUS register bits have been provided to support saturation and overflow; they are:

- 1. OA: AccA overflowed into guard bits
- OB: AccB overflowed into guard bits
- 3. SA:

AccA saturated (bit 31 overflow and saturation) or

AccA overflowed into guard bits and saturated (bit 39 overflow and saturation)

4. SB:

AccB saturated (bit 31 overflow and saturation) or

AccB overflowed into guard bits and saturated (bit 39 overflow and saturation)

5. OAB:

Logical OR of OA and OB

6. SAB:

Logical OR of SA and SB

The OA and OB bits are modified each time data passes through the adder/subtracter. When set, they indicate that the most recent operation has overflowed into the accumulator guard bits (bits 32 through 39). The OA and OB bits can also optionally generate an arithmetic warning trap when set and the corresponding overflow trap flag enable bit (OVATEN, OVBTEN) in the INTCON1 register (refer to **Section 5.0 "Interrupts"**) is set. This allows the user to take immediate action, for example, to correct system gain.

|                          | Access                           |      | Progra    | m Space A     | ddress        |      |  |
|--------------------------|----------------------------------|------|-----------|---------------|---------------|------|--|
| Access Type              | Space                            | <23> | <22:16>   | <15>          | <14:1>        | <0>  |  |
| Instruction Access       | User                             | 0    |           | PC<22:1>      |               | 0    |  |
| TBLRD/TBLWT              | User<br>(TBLPAG<7> = 0)          | TBL  | .PAG<7:0> |               | Data EA<15:0> |      |  |
| TBLRD/TBLWT              | Configuration<br>(TBLPAG<7> = 1) | TBL  | .PAG<7:0> | Data EA<15:0> |               |      |  |
| Program Space Visibility | User                             | 0    | PSVPAG<   | 7:0>          | Data EA<1     | 4:0> |  |

#### TABLE 3-1: PROGRAM SPACE ADDRESS CONSTRUCTION

#### FIGURE 3-3: DATA ACCESS FROM PROGRAM SPACE ADDRESS GENERATION



© 2005 Microchip Technology Inc.



- 5. Execution of a "BRA #literal" instruction or a "GOTO #literal" instruction, where literal is an unimplemented program memory address.
- Executing instructions after modifying the PC to point to unimplemented program memory addresses. The PC may be modified by loading a value into the stack and executing a RETURN instruction.

#### Stack Error Trap:

This trap is initiated under the following conditions:

- The Stack Pointer is loaded with a value which is greater than the (user programmable) limit value written into the SPLIM register (stack overflow).
- 2. The Stack Pointer is loaded with a value which is less than 0x0800 (simple stack underflow).

#### Oscillator Fail Trap:

This trap is initiated if the external oscillator fails and operation becomes reliant on an internal RC backup.

#### 5.3.2 HARD AND SOFT TRAPS

It is possible that multiple traps can become active within the same cycle (e.g., a misaligned word stack write to an overflowed address). In such a case, the fixed priority shown in Figure 5-1 is implemented, which may require the user to check if other traps are pending in order to completely correct the fault.

'Soft' traps include exceptions of priority level 8 through level 11, inclusive. The arithmetic error trap (level 11) falls into this category of traps.

'Hard' traps include exceptions of priority level 12 through level 15, inclusive. The address error (level 12), stack error (level 13) and oscillator error (level 14) traps fall into this category.

Each hard trap that occurs must be Acknowledged before code execution of any type may continue. If a lower priority hard trap occurs while a higher priority trap is pending, Acknowledged, or is being processed, a hard trap conflict will occur.

The device is automatically reset in a hard trap conflict condition. The TRAPR status bit (RCON<15>) is set when the Reset occurs so that the condition may be detected in software.

#### FIGURE 5-1: TRAP VECTORS



#### 5.4 Interrupt Sequence

All interrupt event flags are sampled in the beginning of each instruction cycle by the IFSx registers. A pending Interrupt Request (IRQ) is indicated by the flag bit being equal to a '1' in an IFSx register. The IRQ will cause an interrupt to occur if the corresponding bit in the Interrupt Enable (IECx) register is set. For the remainder of the instruction cycle, the priorities of all pending interrupt requests are evaluated.

If there is a pending IRQ with a priority level greater than the current processor priority level in the IPL bits, the processor will be interrupted.

The processor then stacks the current Program Counter and the low byte of the processor STATUS register (SRL), as shown in Figure 5-2. The low byte of the STATUS register contains the processor priority level at the time prior to the beginning of the interrupt cycle. The processor then loads the priority level for this interrupt into the STATUS register. This action will disable all lower priority interrupts until the completion of the Interrupt Service Routine.



- Note 1: The user can always lower the priority level by writing a new value into SR. The Interrupt Service Routine must clear the interrupt flag bits in the IFSx register before lowering the processor interrupt priority, in order to avoid recursive interrupts.
  - 2: The IPL3 bit (CORCON<3>) is always clear when interrupts are being processed. It is set only during execution of traps.

The RETFIE (return from interrupt) instruction will unstack the Program Counter and STATUS registers to return the processor to its state prior to the interrupt sequence.

## 5.5 Alternate Vector Table

In program memory, the Interrupt Vector Table (IVT) is followed by the Alternate Interrupt Vector Table (AIVT), as shown in Table 5-1. Access to the alternate vector table is provided by the ALTIVT bit in the INTCON2 register. If the ALTIVT bit is set, all interrupt and exception processes will use the alternate vectors instead of the default vectors. The alternate vectors are organized in the same manner as the default vectors. The AIVT supports emulation and debugging efforts by providing a means to switch between an application and a support environment without requiring the interrupt vectors to be reprogrammed. This feature also enables switching between applications for evaluation of different software algorithms at run time.

If the AIVT is not required, the program memory allocated to the AIVT may be used for other purposes. AIVT is not a protected section and may be freely programmed by the user.

## 5.6 Fast Context Saving

A context saving option is available using shadow registers. Shadow registers are provided for the DC, N, OV, Z and C bits in SR, and the registers W0 through W3. The shadows are only one level deep. The shadow registers are accessible using the PUSH.S and POP.S instructions only.

When the processor vectors to an interrupt, the PUSH.S instruction can be used to store the current value of the aforementioned registers into their respective shadow registers.

If an ISR of a certain priority uses the PUSH.S and POP.S instructions for fast context saving, then a higher priority ISR should not include the same instructions. Users must save the key registers in software during a lower priority interrupt if the higher priority ISR uses fast context saving.

## 5.7 External Interrupt Requests

The interrupt controller supports up to five external interrupt request signals, INT0-INT4. These inputs are edge sensitive; they require a low-to-high or a high-to-low transition to generate an interrupt request. The INTCON2 register has five bits, INT0EP-INT4EP, that select the polarity of the edge detection circuitry.

#### 5.8 Wake-up from Sleep and Idle

The interrupt controller may be used to wake-up the processor from either Sleep or Idle modes, if Sleep or Idle mode is active when the interrupt is generated.

If an enabled interrupt request of sufficient priority is received by the interrupt controller, then the standard interrupt request is presented to the processor. At the same time, the processor will wake-up from Sleep or Idle and begin execution of the Interrupt Service Routine (ISR) needed to process the interrupt request.

NOTES:

#### TABLE 10-1: TIMER2/3 REGISTER MAP

| SFR Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9    | Bit 8    | Bit 7          | Bit 6     | Bit 5        | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset State         |
|----------|-------|--------|--------|--------|--------|--------|--------|----------|----------|----------------|-----------|--------------|--------|-------|-------|-------|-------|---------------------|
| TMR2     | 0106  |        |        |        |        |        |        |          | Ti       | mer2 Regist    | er        |              |        |       |       |       |       | uuuu uuuu uuuu uuuu |
| TMR3HLD  | 0108  |        |        |        |        |        | Timer  | 3 Holdin | g Regist | er (for 32-bit | timer ope | rations only | /)     |       |       |       |       | uuuu uuuu uuuu uuuu |
| TMR3     | 010A  |        |        |        |        |        |        |          | Ti       | mer3 Regist    | er        |              |        |       |       |       |       | uuuu uuuu uuuu uuuu |
| PR2      | 010C  |        |        |        |        |        |        |          | Pe       | riod Registe   | r 2       |              |        |       |       |       |       | 1111 1111 1111 1111 |
| PR3      | 010E  |        |        |        |        |        |        |          | Pe       | riod Registe   | r 3       |              |        |       |       |       |       | 1111 1111 1111 1111 |
| T2CON    | 0110  | TON    | —      | TSIDL  | _      | _      | —      | —        |          | _              | TGATE     | TCKPS1       | TCKPS0 | T32   | _     | TCS   | _     | 0000 0000 0000 0000 |
| T3CON    | 0112  | TON    | _      | TSIDL  | _      | _      | _      | _        | _        | _              | TGATE     | TCKPS1       | TCKPS0 | _     | —     | TCS   | —     | 0000 0000 0000 0000 |

**Legend:** u = uninitialized bit

| TABLE 12-1: INPUT CAPTURE REGISTER MAN | TABLE 12-1: | INPUT CAPTURE REGISTER MAR |
|----------------------------------------|-------------|----------------------------|
|----------------------------------------|-------------|----------------------------|

| SFR Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8        | Bit 7      | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1   | Bit 0 | Reset State         |
|----------|-------|--------|--------|--------|--------|--------|--------|-------|--------------|------------|-------|-------|-------|-------|-------|---------|-------|---------------------|
| IC1BUF   | 0140  |        |        |        |        |        |        | Inpu  | it 1 Capture | e Register |       |       |       |       |       |         |       | uuuu uuuu uuuu      |
| IC1CON   | 0142  |        | _      | ICSIDL |        | -      | _      | -     |              | ICTMR      | ICI<  | 1:0>  | ICOV  | ICBNE | ŀ     | CM<2:0> |       | 0000 0000 0000 0000 |
| IC2BUF   | 0144  |        |        |        |        |        |        | Inpu  | it 2 Capture | e Register |       |       |       |       |       |         |       | uuuu uuuu uuuu      |
| IC2CON   | 0146  | _      | _      | ICSIDL | _      | _      | _      | _     | _            | ICTMR      | ICI<  | 1:0>  | ICOV  | ICBNE | ŀ     | CM<2:0> |       | 0000 0000 0000 0000 |
| IC3BUF   | 0148  |        |        |        |        |        |        | Inpu  | it 3 Capture | e Register |       |       |       |       |       |         |       | uuuu uuuu uuuu      |
| IC3CON   | 014A  | _      |        | ICSIDL | _      | _      | _      | -     |              | ICTMR      | ICI<  | 1:0>  | ICOV  | ICBNE | ľ     | CM<2:0> |       | 0000 0000 0000 0000 |
| IC4BUF   | 014C  |        |        |        |        |        |        | Inpu  | it 4 Capture | e Register |       |       |       |       |       |         |       | uuuu uuuu uuuu      |
| IC4CON   | 014E  | _      |        | ICSIDL | _      | _      | _      | -     |              | ICTMR      | ICI<  | 1:0>  | ICOV  | ICBNE | ľ     | CM<2:0> |       | 0000 0000 0000 0000 |
| IC5BUF   | 0150  |        |        |        |        |        |        | Inpu  | it 5 Capture | e Register |       |       |       |       |       |         |       | uuuu uuuu uuuu      |
| IC5CON   | 0152  | _      | -      | ICSIDL | —      | _      | —      | _     | _            | ICTMR      | ICI<  | 1:0>  | ICOV  | ICBNE | 1     | CM<2:0> |       | 0000 0000 0000 0000 |
| IC6BUF   | 0154  |        |        |        |        |        |        | Inpu  | it 6 Capture | e Register |       |       |       |       |       |         |       | uuuu uuuu uuuu      |
| IC6CON   | 0156  | _      | -      | ICSIDL | _      | _      | —      | _     | _            | ICTMR      | ICI<  | 1:0>  | ICOV  | ICBNE | ľ     | CM<2:0> |       | 0000 0000 0000 0000 |
| IC7BUF   | 0158  |        |        |        |        |        |        | Inpu  | it 7 Capture | e Register |       |       |       |       |       |         |       | uuuu uuuu uuuu      |
| IC7CON   | 015A  | _      |        | ICSIDL | _      | _      | _      | -     |              | ICTMR      | ICI<  | 1:0>  | ICOV  | ICBNE | ľ     | CM<2:0> |       | 0000 0000 0000 0000 |
| IC8BUF   | 015C  |        |        |        |        |        |        | Inpu  | it 8 Capture | e Register |       |       |       |       |       |         |       | uuuu uuuu uuuu      |
| IC8CON   | 015E  | _      | _      | ICSIDL | _      | _      | _      | _     | _            | ICTMR      | ICI<  | 1:0>  | ICOV  | ICBNE | l     | CM<2:0> |       | 0000 0000 0000 0000 |

Leg

**Legend:** u = uninitialized bit

#### TABLE 14-1: SPI1 REGISTER MAP

| SFR<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8     | Bit 7      | Bit 6    | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  | Reset S     | State     |
|-------------|-------|--------|--------|---------|--------|--------|--------|-------|-----------|------------|----------|-------|-------|-------|-------|--------|--------|-------------|-----------|
| SPI1STAT    | 0220  | SPIEN  | _      | SPISIDL | _      | _      | —      | _     | _         | —          | SPIROV   | —     | —     | —     | —     | SPITBF | SPIRBF | 0000 0000 0 | 0000 0000 |
| SPI1CON     | 0222  | _      | FRMEN  | SPIFSD  | _      | DISSDO | MODE16 | SMP   | CKE       | SSEN       | CKP      | MSTEN | SPRE2 | SPRE1 | SPRE0 | PPRE1  | PPRE0  | 0000 0000 0 | 0000 0000 |
| SPI1BUF     | 0224  |        |        |         |        |        |        | Tra   | ansmit ar | nd Receive | e Buffer |       |       |       |       |        |        | 0000 0000 0 | 0000 0000 |

#### TABLE 14-2: SPI2 REGISTER MAP

| SFR Name | Addr. | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8     | Bit 7     | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  | Reset State         |
|----------|-------|--------|--------|---------|--------|--------|--------|-------|-----------|-----------|--------|-------|-------|-------|-------|--------|--------|---------------------|
| SPI2STAT | 0226  | SPIEN  | —      | SPISIDL | _      | -      | _      | _     | _         | —         | SPIROV | —     | _     | -     | -     | SPITBF | SPIRBF | 0000 0000 0000 0000 |
| SPI2CON  | 0228  | _      | FRMEN  | SPIFSD  |        | DISSDO | MODE16 | SMP   | CKE       | SSEN      | СКР    | MSTEN | SPRE2 | SPRE1 | SPRE0 | PPRE1  | PPRE0  | 0000 0000 0000 0000 |
| SPI2BUF  | 022A  |        |        |         |        |        |        | Tra   | ansmit an | d Receive | Buffer |       |       |       |       |        |        | 0000 0000 0000 0000 |

#### 18.3.18 SLOT STATUS BITS

The SLOT<3:0> status bits in the DCISTAT SFR indicate the current active time slot. These bits will correspond to the value of the frame sync generator counter. The user may poll these status bits in software when a DCI interrupt occurs to determine what time slot data was last received and which time slot data should be loaded into the TXBUF registers.

#### 18.3.19 CSDO MODE BIT

The CSDOM control bit controls the behavior of the CSDO pin during unused transmit slots. A given transmit time slot is unused if it's corresponding TSEx bit in the TSCON SFR is cleared.

If the CSDOM bit is cleared (default), the CSDO pin will be low during unused time slot periods. This mode will be used when there are only two devices attached to the serial bus.

If the CSDOM bit is set, the CSDO pin will be tri-stated during unused time slot periods. This mode allows multiple devices to share the same CSDO line in a multichannel application. Each device on the CSDO line is configured so that it will only transmit data during specific time slots. No two devices will transmit data during the same time slot.

#### 18.3.20 DIGITAL LOOPBACK MODE

Digital Loopback mode is enabled by setting the DLOOP control bit in the DCISTAT SFR. When the DLOOP bit is set, the module internally connects the CSDO signal to CSDI. The actual data input on the CSDI I/O pin will be ignored in Digital Loopback mode.

#### 18.3.21 UNDERFLOW MODE CONTROL BIT

When an underflow occurs, one of two actions may occur depending on the state of the Underflow mode (UNFM) control bit in the DCICON2 SFR. If the UNFM bit is cleared (default), the module will transmit '0's on the CSDO pin during the active time slot for the buffer location. In this Operating mode, the Codec device attached to the DCI module will simply be fed digital 'silence'. If the UNFM control bit is set, the module will transmit the last data written to the buffer location. This Operating mode permits the user to send continuous data to the Codec device without consuming CPU overhead.

#### 18.4 DCI Module Interrupts

The frequency of DCI module interrupts is dependent on the BLEN<1:0> control bits in the DCICON2 SFR. An interrupt to the CPU is generated each time the set buffer length has been reached and a shadow register transfer takes place. A shadow register transfer is defined as the time when the previously written TXBUF values are transferred to the transmit shadow registers and new received values in the receive shadow registers are transferred into the RXBUF registers.

#### 18.5 DCI Module Operation During CPU Sleep and Idle Modes

#### 18.5.1 DCI MODULE OPERATION DURING CPU SLEEP MODE

The DCI module has the ability to operate while in Sleep mode and wake the CPU when the CSCK signal is supplied by an external device (CSCKD = 1). The DCI module will generate an asynchronous interrupt when a DCI buffer transfer has completed and the CPU is in Sleep mode.

#### 18.5.2 DCI MODULE OPERATION DURING CPU IDLE MODE

If the DCISIDL control bit is cleared (default), the module will continue to operate normally even in Idle mode. If the DCISIDL bit is set, the module will halt when Idle mode is asserted.

#### 18.6 AC-Link Mode Operation

The AC-Link protocol is a 256-bit frame with one 16-bit data slot, followed by twelve 20-bit data slots. The DCI module has two Operating modes for the AC-Link protocol. These Operating modes are selected by the COFSM<1:0> control bits in the DCICON1 SFR. The first AC-Link mode is called '16-bit AC-Link mode' and is selected by setting COFSM<1:0> = 10. The second AC-Link mode is called '20-bit AC-Link mode' and is selected by setting COFSM<1:0> = 11.

#### 18.6.1 16-BIT AC-LINK MODE

In the 16-bit AC-Link mode, data word lengths are restricted to 16 bits. Note that this restriction only affects the 20-bit data time slots of the AC-Link protocol. For received time slots, the incoming data is simply truncated to 16 bits. For outgoing time slots, the 4 LSbs of the data word are set to '0' by the module. This truncation of the time slots limits the ADC and DAC data to 16 bits but permits proper data alignment in the TXBUF and RXBUF registers. Each RXBUF and TXBUF register will contain one data time slot value.

#### 18.6.2 20-BIT AC-LINK MODE

The 20-bit AC-Link mode allows all bits in the data time slots to be transmitted and received but does not maintain data alignment in the TXBUF and RXBUF registers.

The 20-bit AC-Link mode functions similar to the Multi-Channel mode of the DCI module, except for the duty cycle of the frame synchronization signal. The AC-Link frame synchronization signal should remain high for 16 CSCK cycles and should be low for the following 240 cycles.

| TABLE 19-2: | ADC REGISTER | MAP |
|-------------|--------------|-----|
|-------------|--------------|-----|

| SFR<br>Name | Addr. | Bit 15 | Bit 14    | Bit 13 | Bit 12 | Bit 11 | Bit 10                                                                    | Bit 9 | Bit 8  | Bit 7 | Bit 6    | Bit 5       | Bit 4 | Bit 3               | Bit 2               | Bit 1   | Bit 0 | Reset State         |
|-------------|-------|--------|-----------|--------|--------|--------|---------------------------------------------------------------------------|-------|--------|-------|----------|-------------|-------|---------------------|---------------------|---------|-------|---------------------|
| ADCBUF0     | 0280  | _      | —         | —      | —      |        |                                                                           |       |        |       | ADC Dat  | a Buffer 0  |       |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUF1     | 0282  | _      | _         | _      | _      |        |                                                                           |       |        |       | ADC Dat  | a Buffer 1  |       |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUF2     | 0284  | _      | _         | _      | _      |        |                                                                           |       |        |       | ADC Dat  | a Buffer 2  |       |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUF3     | 0286  | _      | _         | _      | _      |        |                                                                           |       |        |       | ADC Dat  | a Buffer 3  |       |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUF4     | 0288  | _      | _         | _      | _      |        |                                                                           |       |        |       | ADC Dat  | a Buffer 4  |       |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUF5     | 028A  | _      | _         | _      | _      |        |                                                                           |       |        |       | ADC Dat  | a Buffer 5  |       |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUF6     | 028C  | _      | _         | _      | _      |        |                                                                           |       |        |       | ADC Dat  | a Buffer 6  |       |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUF7     | 028E  | _      | _         | _      | _      |        |                                                                           |       |        |       | ADC Dat  | a Buffer 7  |       |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUF8     | 0290  | _      | _         | _      | _      |        | ADC Data Buffer 8                                                         |       |        |       |          |             |       | 0000 uuuu uuuu uuuu |                     |         |       |                     |
| ADCBUF9     | 0292  | _      | —         |        | —      |        |                                                                           |       |        |       | ADC Dat  | a Buffer 9  |       |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUFA     | 0294  |        | —         |        | —      |        |                                                                           |       |        |       | ADC Data | a Buffer 10 | )     |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUFB     | 0296  |        | —         |        | —      |        |                                                                           |       |        |       | ADC Data | a Buffer 11 |       |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUFC     | 0298  |        | —         |        | —      |        |                                                                           |       |        |       | ADC Data | a Buffer 12 | 2     |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUFD     | 029A  |        | —         |        | —      |        |                                                                           |       |        |       | ADC Data | a Buffer 13 | 3     |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUFE     | 029C  |        | —         |        | —      |        |                                                                           |       |        |       | ADC Data | a Buffer 14 | 1     |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCBUFF     | 029E  |        | —         |        | —      |        |                                                                           |       |        |       | ADC Data | a Buffer 15 | 5     |                     |                     |         |       | 0000 uuuu uuuu uuuu |
| ADCON1      | 02A0  | ADON   | —         | ADSIDL | —      |        | _                                                                         | FORM  | 1<1:0> | y)    | SRC<2:0: | >           | —     | _                   | ASAM                | SAMP    | DONE  | 0000 0000 0000 0000 |
| ADCON2      | 02A2  | V      | /CFG<2:0> | >      | —      |        | - CSCNA BUFS - SMPI<3:0> BUFM ALTS 0                                      |       |        |       |          |             |       | 0000 0000 0000 0000 |                     |         |       |                     |
| ADCON3      | 02A4  |        | —         |        |        | SA     | SAMC<4:0> ADRC — ADCS<5:0> 0                                              |       |        |       |          |             |       | 0000 0000 0000 0000 |                     |         |       |                     |
| ADCHS       | 02A6  | _      | —         |        | CH0NB  |        | CH0SB-                                                                    | <3:0> |        | _     | _        | —           | CH0NA |                     | CH0S                | SA<3:0> |       | 0000 0000 0000 0000 |
| ADPCFG      | 02A8  | PCFG15 | PCFG14    | PCFG13 | PCFG12 | PCFG11 | PCFG10                                                                    | PCFG9 | PCFG8  | PCFG7 | PCFG6    | PCFG5       | PCFG4 | PCFG3               | PCFG2               | PCFG1   | PCFG0 | 0000 0000 0000 0000 |
| ADCSSL      | 02AA  | CSSL15 | CSSL14    | CSSL13 | CSSL12 | CSSL11 | SL11 CSSL10 CSSL9 CSSL8 CSSL7 CSSL6 CSSL5 CSSL4 CSSL3 CSSL2 CSSL1 CSSL0 c |       |        |       |          |             |       |                     | 0000 0000 0000 0000 |         |       |                     |

**Legend:** u = uninitialized bit

Concurrently, the POR time-out (TPOR) and the PWRT time-out (TPWRT) will be applied before the internal Reset is released. If TPWRT = 0 and a crystal oscillator is being used, then a nominal delay of TFSCM =  $100 \ \mu s$  is applied. The total delay in this case is (TPOR + TFSCM).

The BOR status bit (RCON<1>) will be set to indicate that a BOR has occurred. The BOR circuit, if enabled, will continue to operate while in Sleep or Idle modes and will reset the device should VDD fall below the BOR threshold voltage.

#### FIGURE 20-6:

#### EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP)



- Note 1: External Power-on Reset circuit is required only if the VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down.
  - 2: R should be suitably chosen so as to make sure that the voltage drop across R does not violate the device's electrical specification.
  - 3: R1 should be suitably chosen so as to limit any current flowing into MCLR from external capacitor C, in the event of MCLR/VPP pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).
- Note: Dedicated supervisory devices, such as the MCP1XX and MCP8XX, may also be used as an external Power-on Reset circuit.

## 21.0 INSTRUCTION SET SUMMARY

**Note:** This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the *dsPIC30F Family Reference Manual* (DS70046). For more information on the device instruction set and programming, refer to the *dsPIC30F Programmer's Reference Manual* (DS70030).

The dsPIC30F instruction set adds many enhancements to the previous PICmicro MCU instruction sets, while maintaining an easy migration from PICmicro MCU instruction sets.

Most instructions are a single program memory word (24 bits). Only three instructions require two program memory locations.

Each single-word instruction is a 24-bit word divided into an 8-bit opcode which specifies the instruction type, and one or more operands which further specify the operation of the instruction.

The instruction set is highly orthogonal and is grouped into five basic categories:

- Word or byte-oriented operations
- Bit-oriented operations
- Literal operations
- DSP operations
- · Control operations

Table 21-1 shows the general symbols used in describing the instructions.

The dsPIC30F instruction set summary in Table 21-2 lists all the instructions, along with the status flags affected by each instruction.

Most word or byte-oriented W register instructions (including barrel shift instructions) have three operands:

- The first source operand which is typically a register 'Wb' without any address modifier
- The second source operand which is typically a register 'Ws' with or without an address modifier
- The destination of the result which is typically a register 'Wd' with or without an address modifier

However, word or byte-oriented file register instructions have two operands:

- The file register specified by the value 'f'
- The destination, which could either be the file register 'f' or the W0 register, which is denoted as 'WREG'

Most bit-oriented instructions (including simple rotate/ shift instructions) have two operands:

- The W register (with or without an address modifier) or file register (specified by the value of 'Ws' or 'f')
- The bit in the W register or file register (specified by a literal value or indirectly by the contents of register 'Wb')

The literal instructions that involve data movement may use some of the following operands:

- A literal value to be loaded into a W register or file register (specified by the value of 'k')
- The W register or file register where the literal value is to be loaded (specified by 'Wb' or 'f')

However, literal instructions that involve arithmetic or logical operations use some of the following operands:

- The first source operand which is a register 'Wb' without any address modifier
- The second source operand which is a literal value
- The destination of the result (only if not the same as the first source operand) which is typically a register 'Wd' with or without an address modifier

The MAC class of DSP instructions may use some of the following operands:

- The accumulator (A or B) to be used (required operand)
- The W registers to be used as the two operands
- · The X and Y address space prefetch operations
- The X and Y address space prefetch destinations
- The accumulator write back destination

The other DSP instructions do not involve any multiplication, and may include:

- The accumulator to be used (required)
- The source or destination operand (designated as Wso or Wdo, respectively) with or without an address modifier
- The amount of shift specified by a W register 'Wn' or a literal value

The control instructions may use some of the following operands:

- A program memory address
- The mode of the table read and table write instructions

| TABLE 23-5.      | DOCITAN                    | ACILINIST | CO. OI LINA               |                               |                             |                     |
|------------------|----------------------------|-----------|---------------------------|-------------------------------|-----------------------------|---------------------|
|                  | EDISTICS                   |           | Standard O<br>(unless oth | perating Con<br>erwise stated | nditions: 2.5V<br>d)        | to 5.5V             |
|                  | ERISTICS                   |           | Operating te              | emperature                    | $-40^{\circ}C \le TA \le +$ | 85°C for Industrial |
|                  |                            |           |                           | 1                             | $-40^{\circ}C \le TA \le +$ | 125°C for Extended  |
| Parameter<br>No. | Typical <sup>(1)</sup>     | Max       | Units                     |                               | Co                          | onditions           |
| Operating Cu     | rrent (IDD) <sup>(2)</sup> |           |                           |                               |                             |                     |
| DC25             |                            |           | mA                        | -40°C                         |                             |                     |
| DC25a            | 23                         | _         | mA                        | 25°C                          | 0.01/                       |                     |
| DC25b            |                            | _         | mA                        | 85°C                          | 3.3V                        |                     |
| DC25c            | —                          | _         | mA                        | 125°C                         |                             |                     |
| DC25d            |                            |           | mA                        | -40°C                         |                             | 8 MIPS              |
| DC25e            | 41                         | _         | mA                        | 25°C                          |                             |                     |
| DC25f            |                            |           | mA                        | 85°C                          | - 5V                        |                     |
| DC25g            |                            |           | mA                        | 125°C                         |                             |                     |
| DC24             |                            |           | mA                        | -40°C                         |                             |                     |
| DC24a            | 29                         |           | mA                        | 25°C                          | 0.01/                       |                     |
| DC24b            | _                          |           | mA                        | 85°C                          | 3.3V                        |                     |
| DC24c            | _                          |           | mA                        | 125°C                         |                             |                     |
| DC24d            | —                          | _         | mA                        | -40°C                         |                             | 10 MIPS             |
| DC24e            | 50                         | _         | mA                        | 25°C                          | E) (                        |                     |
| DC24f            | —                          | _         | mA                        | 85°C                          | 50                          |                     |
| DC24g            | —                          | _         | mA                        | 125°C                         |                             |                     |
| DC28             | —                          | _         | mA                        | -40°C                         |                             |                     |
| DC28a            | 42                         | _         | mA                        | 25°C                          | 3.3V                        |                     |
| DC28b            | —                          | _         | mA                        | 85°C                          |                             |                     |
| DC28c            | —                          | _         | mA                        | -40°C                         |                             | 16 MIPS             |
| DC28d            | 76                         | _         | mA                        | 25°C                          | E) (                        |                     |
| DC28e            | —                          | _         | mA                        | 85°C                          | 50                          |                     |
| DC28f            | —                          | _         | mA                        | 125°C                         |                             |                     |
| DC27             | _                          |           | mA                        | -40°C                         |                             |                     |
| DC27a            | 50                         | —         | mA                        | 25°C                          | 3.3V                        |                     |
| DC27b            | -                          | —         | mA                        | 85°C                          | 1                           |                     |
| DC27c            | -                          | —         | mA                        | -40°C                         |                             | 20 MIPS             |
| DC27d            | 90                         | _         | mA                        | 25°C                          | E) (                        |                     |
| DC27e            | —                          |           | mA                        | 85°C                          | 50                          |                     |

#### TABLE 23-5: DC CHARACTERISTICS: OPERATING CURRENT (IDD) (CONTINUED)

**Note 1:** Data in "Typical" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

mΑ

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature also have an impact on the current consumption. The test conditions for all IDD measurements are as follows: OSC1 driven with external square wave from rail to rail. All I/O pins are configured as inputs and pulled to VDD. MCLR = VDD, WDT, FSCM and BOR are disabled. CPU, SRAM, program memory and data memory are operational. No peripheral modules are operating.

125°C

DC27f

| DC CHA       | RACTER | ISTICS                                     | Standard<br>(unless<br>Operation | d <b>Opera</b><br>otherwi<br>g tempe | ting Cond<br>se stated<br>erature - | ditions:<br>)<br>40°C ≤ `<br>40°C ≤ ` | <b>2.5V to 5.5V</b><br>TA ≤ +85°C for Industrial<br>TA ≤ +125°C for Extended |
|--------------|--------|--------------------------------------------|----------------------------------|--------------------------------------|-------------------------------------|---------------------------------------|------------------------------------------------------------------------------|
| Param<br>No. | Symbol | Characteristic                             | Min                              | Тур <sup>(1)</sup>                   | Max                                 | Units                                 | Conditions                                                                   |
|              | VIL    | Input Low Voltage <sup>(2)</sup>           |                                  |                                      |                                     |                                       |                                                                              |
| DI10         |        | I/O pins:                                  | Vee                              |                                      | 0.2 \/pp                            | V                                     |                                                                              |
| DI15         |        |                                            | VSS                              |                                      |                                     | v                                     |                                                                              |
| DI16         |        | OSC1 (in XT HS and LP modes)               | VSS                              | _                                    |                                     | v                                     |                                                                              |
| DI17         |        | OSC1 (in RC mode) <sup>(3)</sup>           | Vss                              | _                                    | 0.3 VDD                             | v                                     |                                                                              |
| DI18         |        | SDA, SCL                                   | TBD                              | _                                    | TBD                                 | V                                     | SM bus disabled                                                              |
| DI19         |        | SDA, SCL                                   | TBD                              | _                                    | TBD                                 | V                                     | SM bus enabled                                                               |
|              | VIH    | Input High Voltage <sup>(2)</sup>          |                                  |                                      |                                     |                                       |                                                                              |
| DI20         |        | I/O pins:                                  |                                  |                                      |                                     |                                       |                                                                              |
|              |        | with Schmitt Trigger buffer                | 0.8 Vdd                          | —                                    | Vdd                                 | V                                     |                                                                              |
| DI25         |        | MCLR                                       | 0.8 Vdd                          | —                                    | Vdd                                 | V                                     |                                                                              |
| DI26         |        | OSC1 (in XT, HS and LP modes)              | 0.7 Vdd                          | —                                    | Vdd                                 | V                                     |                                                                              |
| DI27         |        | OSC1 (in RC mode) <sup>(3)</sup>           | 0.9 Vdd                          | —                                    | Vdd                                 | V                                     |                                                                              |
| DI28         |        | SDA, SCL                                   | TBD                              | —                                    | TBD                                 | V                                     | SM bus disabled                                                              |
| DI29         |        | SDA, SCL                                   | TBD                              | —                                    | TBD                                 | V                                     | SM bus enabled                                                               |
|              | ICNPU  | CNxx Pull-up Current <sup>(2)</sup>        |                                  |                                      |                                     |                                       |                                                                              |
| DI30         |        |                                            | 50                               | 250                                  | 400                                 | μΑ                                    | VDD = 5V, VPIN = VSS                                                         |
| DI31         |        |                                            | TBD                              | TBD                                  | TBD                                 | μΑ                                    | VDD = 3V, VPIN = VSS                                                         |
|              | lı∟    | Input Leakage Current <sup>(2)(4)(5)</sup> |                                  |                                      |                                     |                                       |                                                                              |
| DI50         |        | I/O ports                                  | -                                | 0.01                                 | ±1                                  | μA                                    | Vss ≤ VPIN ≤ VDD,<br>Pin at high-impedance                                   |
| DI51         |        | Analog input pins                          | -                                | 0.50                                 | -                                   | μA                                    | $Vss \le VPIN \le VDD,$<br>Pin at high-impedance                             |
| DI55         |        | MCLR                                       | —                                | 0.05                                 | ±5                                  | μΑ                                    | $Vss \leq Vpin \leq Vdd$                                                     |
| DI56         |        | OSC1                                       | -                                | 0.05                                 | ±5                                  | μA                                    | VSS $\leq$ VPIN $\leq$ VDD, XT, HS and LP Osc mode                           |

#### TABLE 23-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

**Legend:** TBD = To Be Determined

**Note 1:** Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: These parameters are characterized but not tested in manufacturing.

**3:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the dsPIC30F device be driven with an external clock while in RC mode.

4: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

5: Negative current is defined as current sourced by the pin.

#### TABLE 23-33: SPI™ MODULE SLAVE MODE (CKE = 0) TIMING REQUIREMENTS (CONTINUED)

| AC CHAF      | RACTERIST            | ICS                                                  | Standard Op<br>(unless othe<br>Operating te | perating C<br>erwise sta<br>mperature | condition<br>ted)<br>-40°C<br>-40°C | I <b>S: 2.5V</b><br>≤ Ta ≤ +<br>≤ Ta ≤ + | <b>to 5.5V</b><br>-85°C for Industrial<br>-125°C for Extended |
|--------------|----------------------|------------------------------------------------------|---------------------------------------------|---------------------------------------|-------------------------------------|------------------------------------------|---------------------------------------------------------------|
| Param<br>No. | Symbol               | Characteristic <sup>(1)</sup>                        | Min                                         | Тур <sup>(2)</sup>                    | Max                                 | Units                                    | Conditions                                                    |
| SP51         | TssH2doZ             | SSx↑ to SDOx Output<br>High-impedance <sup>(3)</sup> | 10                                          |                                       | 50                                  | ns                                       | _                                                             |
| SP52         | TscH2ssH<br>TscL2ssH | SSx after SCK Edge                                   | 1.5 Tcy +<br>40                             |                                       | _                                   | ns                                       | _                                                             |

Note 1: These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**3:** Assumes 50 pF load on all SPI<sup>™</sup> pins.

#### FIGURE 23-17: SPI™ MODULE SLAVE MODE (CKE = 1) TIMING CHARACTERISTICS



# FIGURE 23-20: I<sup>2</sup>C<sup>TM</sup> BUS START/STOP BITS TIMING CHARACTERISTICS (SLAVE MODE)





## C.6 Device Packages

The dsPIC30F6011A/6012A/6013A/6014A devices are offered in the following TQFP packages:

dsPIC30F6011A/6012A:

- 64-pin TQFP 10x10x1mm (new designs)
- 64-pin TQFP 14x14x1mm (migration support)
- dsPIC30F6013A/6014A:
- 80-pin TQFP 12x12x1mm (new designs)
- 80-pin TQFP 14x14x1mm (migration support)

Refer to Section 24.0 "Packaging Information" for details on these packages.