Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Core Processor | e200z7 | |----------------------------|-------------------------------------------------------------------------| | Core Size | 32-Bit Dual-Core | | Speed | 220MHz | | Connectivity | CANbus, EBI/EMI, Ethernet, FlexCANbus, LINbus, SCI, SPI | | Peripherals | DMA, LVD, POR, Zipwire | | Number of I/O | 293 | | Program Memory Size | 4MB (4M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 40x12b eQADCx2 | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 416-BGA | | Supplier Device Package | 416-MAPBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/spc5775bdk3mme2 | ### 1 Introduction ## 1.1 Features summary On-chip modules available within the family include the following features: - Three dual issue, 32-bit CPU core complexes (e200z7), two of which run in lockstep - Power Architecture embedded specification compliance - Instruction set enhancement allowing variable length encoding (VLE), optional encoding of mixed 16-bit and 32-bit instructions, for code size footprint reduction - On the two computational cores: Signal processing extension (SPE1.1) instruction support for digital signal processing (DSP) - Single-precision floating point operations - On the two computational cores: 16 KB I-Cache and 16 KB D-Cache - Hardware cache coherency between cores - 16 hardware semaphores - 3-channel CRC module - 4 MB on-chip flash memory - Supports read during program and erase operations, and multiple blocks allowing EEPROM emulation - 512 KB on-chip general-purpose SRAM including 64 KB standby RAM - Two multichannel direct memory access controllers (eDMA) - 64 channels per eDMA - Dual core Interrupt Controller (INTC) - Dual phase-locked loops (PLLs) with stable clock domain for peripherals and frequency modulation (FM) domain for computational shell - Crossbar Switch architecture for concurrent access to peripherals, flash memory, or RAM from multiple bus masters with End-To-End ECC - System Integration Unit (SIU) - Error Injection Module (EIM) and Error Reporting Module (ERM) - Four protected port output (PPO) pins - Boot Assist Module (BAM) supports serial bootload via CAN or SCI - Up to three second-generation Enhanced Time Processor Units (eTPUs) - 32 channels per eTPU - Total of 36 KB code RAM - Total of 9 KB parameter RAM MPC5775E/MPC5775B Microcontroller Data Sheet Data Sheet, Rev. 1, 05/2018. ## ANB15 ANB18 ANB12 ANB16 ANB19 ETPUCO ETPUC2 ETPUA25 ETPUA23 ETPUA24 ETPUC5 ETPUA21 ETPUC9 TPUC13 ETPUA1 WKPCFG TXDB PLLCFG2 Figure 2. MPC5775E 416-ball MAPBGA (full diagram) ## 3 Electrical characteristics **Electrical characteristics** The following information includes details about power considerations, DC/AC electrical characteristics, and AC timing specifications. ## 3.1 Absolute maximum ratings Absolute maximum specifications are stress ratings only. Functional operation at these maxima is not guaranteed. #### **CAUTION** Stress beyond listed maxima may affect device reliability or cause permanent damage to the device. See Operating conditions for functional operation specifications. #### Electrical characteristics Table 3. Device operating conditions (continued) | Cumbal | Parameter | Conditions | | Value | | Unit | |------------------------------------------------|------------------------------------------------------|------------------------------|------|---------------------|------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | | | $V_{RL\_SD}$ | SDADC ground reference voltage | _ | | V <sub>SSA_SD</sub> | | V | | $V_{DDA\_SD}$ | SDADC supply voltage <sup>15</sup> | _ | 4.5 | _ | 5.5 | V | | V <sub>DDA_EQA/B</sub> | eQADC supply voltage | _ | 4.75 | _ | 5.25 | V | | V <sub>RH_SD</sub> | SDADC reference | _ | 4.5 | V <sub>DDA_SD</sub> | 5.5 | V | | V <sub>DDA_SD</sub> – V <sub>RH_SD</sub> | SDADC reference differential voltage | _ | _ | _ | 25 | mV | | V <sub>SSA_SD</sub> – V <sub>RL_SD</sub> | V <sub>RL_SD</sub> differential voltage | _ | -25 | _ | 25 | mV | | $V_{RH\_EQ}$ | eQADC reference | _ | 4.75 | _ | 5.25 | V | | V <sub>DDA_EQA/B</sub> –<br>V <sub>RH_EQ</sub> | eQADC reference differential voltage | _ | _ | _ | 25 | mV | | V <sub>SSA_EQ</sub> – V <sub>RL_EQ</sub> | V <sub>RL_EQ</sub> differential voltage | _ | -25 | _ | 25 | mV | | V <sub>SSA_EQ</sub> – V <sub>SS</sub> | V <sub>SSA_EQ</sub> differential voltage | _ | -25 | _ | 25 | mV | | V <sub>SSA_SD</sub> – V <sub>SS</sub> | V <sub>SSA_SD</sub> differential voltage | _ | -25 | _ | 25 | mV | | $V_{RAMP}$ | Slew rate on power supply pins | _ | _ | _ | 100 | V/ms | | | | Current | | | | • | | I <sub>IC</sub> | DC injection current (per pin) <sup>16,</sup> 17, 18 | Digital pins and analog pins | -3.0 | _ | 3.0 | mA | | I <sub>MAXSEG</sub> | Maximum current per power segment <sup>19, 20</sup> | _ | -80 | _ | 80 | mA | - Maximum operating frequency is applicable to the computational cores and platform for the device. See the Clocking chapter in the MPC5775E Microcontroller Reference Manual for more information on the clock limitations for the various IP blocks on the device. - 2. If frequency modulation (FM) is enabled, the maximum frequency still cannot exceed this value. - 3. MPC5775B Max value is 220 MHz. - 4. MPC5775B Max value is 110 MHz - The maximum specification for operating junction temperature T<sub>J</sub> must be respected. Thermal characteristics provides details. - 6. Core voltage as measured on device pin to guarantee published silicon performance - 7. During power ramp, voltage measured on silicon might be lower. Maximum performance is not guaranteed, but correct silicon operation is guaranteed. See power management and reset management for description. - 8. Maximum core voltage is not permitted for entire product life. See absolute maximum rating. - 9. When internal LVD/HVDs are disabled, external monitoring is required to guarantee device operation. Failure to monitor externally supply voltage may result in erroneous operation of the device. - 10. This LVD/HVD disabled supply voltage condition only applies after LVD/HVD are disabled by the application during the reset sequence, and the LVD/HVD are active until that point. - 11. This spec does not apply to V<sub>DDEH1</sub>. - 12. When internal flash memory regulator is used: - Flash memory read operation is supported for a minimum V<sub>DDPMC</sub> value of 3.15 V. - Flash memory read, program, and erase operations are supported for a minimum V<sub>DDPMC</sub> value of 3.5 V. When flash memory power is supplied externally (V<sub>DDPMC</sub> shorted to V<sub>DDFLA</sub>): The V<sub>DDPMC</sub> range must be within the limits specified for LVD\_FLASH and HVD\_FLASH monitoring. Table 26 provides the monitored LVD\_FLASH and HVD\_FLASH limits. - 13. If the standby RAM regulator is not used, the V<sub>STBY</sub> supply input pin must be tied to ground. - 14. V<sub>STBY\_BO</sub> is the maximum voltage that sets the standby RAM brownout flag in the device logic. The minimum voltage for RAM data retention is guaranteed always to be less than the V<sub>STBY\_BO</sub> maximum value. #### **Electrical characteristics** Table 7. I/O pullup/pulldown DC electrical characteristics | Symbol | Parameter | Conditions | | Value | | Unit | |------------------|-----------------------|----------------------------------------------------------|-----|-------|-----|------| | Syllibol | raiaillelei | Conditions | Min | Тур | Max | | | I <sub>WPU</sub> | Weak pullup current | $V_{IN} = 0.35 * V_{DDEx}$ | 40 | _ | 120 | μA | | | | $4.5 \text{ V} < \text{V}_{\text{DDEx}} < 5.5 \text{ V}$ | | | | | | | | V <sub>IN</sub> = 0.35 * V <sub>DDEx</sub> | 25 | _ | 80 | | | | | $3.0 \text{ V} < \text{V}_{\text{DDEx}} < 3.6 \text{ V}$ | | | | | | I <sub>WPD</sub> | Weak pulldown current | V <sub>IN</sub> = 0.65 * V <sub>DDEx</sub> | 40 | _ | 120 | μA | | | | $4.5 \text{ V} < \text{V}_{\text{DDEx}} < 5.5 \text{ V}$ | | | | | | | | V <sub>IN</sub> = 0.65 * V <sub>DDEx</sub> | 25 | _ | 80 | | | | | $3.0 \text{ V} < \text{V}_{\text{DDEx}} < 3.6 \text{ V}$ | | | | | The specifications in Table 8 apply to the pins ANA0\_SDA0 to ANA7, ANA16\_SDB0 to ANA23\_SDC3, and ANB0\_SDD0 to ANB7\_SDD7. Table 8. I/O pullup/pulldown resistance electrical characteristics | Symbol | Parameter | Conditions | | Unit | | | |-------------------|-------------------------------------------------------|------------|-----|------|-----|----| | Syllibol | raiametei | | Min | Тур | Max | "" | | R <sub>PUPD</sub> | Analog input bias / diagnostic pullup/ | 200 kΩ | 130 | 200 | 280 | kΩ | | | pulldown resistance | 100 kΩ | 65 | 100 | 140 | | | | | 5 kΩ | 1.4 | 5 | 7.5 | | | $\Delta_{PUPD}$ | R <sub>PUPD</sub> pullup/pulldown resistance mismatch | _ | _ | _ | 5 | % | ## 3.6.2 Output pad specifications Figure 4 shows output DC electrical characteristics. | Table 12. PLL1 electrical characteristics (continue | |-----------------------------------------------------| |-----------------------------------------------------| | Symbol | Parameter | Conditions | | Value | | Unit | |-------------------------|------------------------------------------------|---------------------------------------------|-------|-------|------------------|------| | Symbol | Farameter | Conditions | Min | Тур | Max | | | $\Delta_{PLL1IN}$ | PLL1 input clock duty cycle <sup>1</sup> | _ | 35 | _ | 65 | % | | f <sub>PLL1VCO</sub> | PLL1 VCO frequency | _ | 600 | _ | 1250 | MHz | | f <sub>PLL1PHI</sub> | PLL1 output clock PHI | _ | 4.762 | _ | 264 <sup>2</sup> | MHz | | t <sub>PLL1LOCK</sub> | PLL1 lock time | _ | _ | _ | 100 | μs | | Δ <sub>PLL1PHISPJ</sub> | PLL1_PHI single period peak-to-<br>peak jitter | f <sub>PLL1PHI</sub> = 200 MHz, 6-<br>sigma | _ | _ | 500 <sup>3</sup> | ps | | f <sub>PLL1MOD</sub> | PLL1 modulation frequency | _ | _ | _ | 250 | kHz | | δ <sub>PLL1MOD</sub> | PLL1 modulation depth (when | Center spread | 0.25 | _ | 2 | % | | | enabled) | Down spread | 0.5 | _ | 4 | % | | I <sub>PLL1</sub> | PLL1 consumption | FINE LOCK state | _ | _ | 6 | mA | - 1. PLL1IN clock retrieved directly from either internal PLL0 or external XOSC clock. Input characteristics are granted when using internal PLL0 or external oscillator in functional mode. - 2. MPC5775B Max value is 220MHz. - 3. Noise on the $V_{DD}$ supply with frequency content below 40 kHz and above 50 MHz is filtered by the PLL. Noise on the $V_{DD}$ supply with frequency content in the range of 40 kHz 50 MHz must be filtered externally to the device. ## 3.7.2 Oscillator electrical specifications #### **NOTE** All oscillator specifications in Table 13 are valid for $V_{DDEH6} = 3.0 \text{ V}$ to 5.5 V. Table 13. External oscillator (XOSC) electrical specifications | Cymphol | Dovometer | Conditions | Va | alue | Unit | |----------------------|-------------------------------------------------------------------|----------------------------------------------|------------------------|------------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | f <sub>XTAL</sub> | Crystal frequency range | _ | 8 | 40 | MHz | | t <sub>cst</sub> | Crystal start-up time <sup>1, 2</sup> | T <sub>J</sub> = 150 °C | _ | 5 | ms | | t <sub>rec</sub> | Crystal recovery time <sup>3</sup> | _ | _ | 0.5 | ms | | V <sub>IHEXT</sub> | EXTAL input high voltage (external reference) | V <sub>REF</sub> = 0.28 * V <sub>DDEH6</sub> | V <sub>REF</sub> + 0.6 | _ | V | | V <sub>ILEXT</sub> | EXTAL input low voltage (external reference) | V <sub>REF</sub> = 0.28 * V <sub>DDEH6</sub> | _ | V <sub>REF</sub> – 0.6 | V | | C <sub>S_EXTAL</sub> | Total on-chip stray capacitance on EXTAL pin4 | 416-ball MAPBGA | 2.3 | 3.0 | pF | | C <sub>S_XTAL</sub> | Total on-chip stray capacitance on XTAL pin <sup>4</sup> | 416-ball MAPBGA | 2.3 | 3.0 | pF | | 9 <sub>m</sub> | Oscillator transconductance <sup>5</sup> | Low | 3 | 10 | mA/V | | | | Medium | 10 | 27 | | | | | High | 12 | 35 | | | V <sub>EXTAL</sub> | Oscillation amplitude on the EXTAL pin after startup <sup>6</sup> | _ | 0.5 | 1.6 | V | | V <sub>HYS</sub> | Comparator hysteresis | _ | 0.1 | 1.0 | V | | I <sub>XTAL</sub> | XTAL current <sup>6, 7</sup> | _ | _ | 14 | mA | MPC5775E/MPC5775B Microcontroller Data Sheet Data Sheet, Rev. 1, 05/2018. 23 - 11. All channels have same 10 k $\Omega$ < Rs < 100 k $\Omega$ Channel under test has Rs = 10 k $\Omega$ , $I_{INJ}=I_{INJMAX},I_{INJMIN}$ . - 12. The TUE specification is always less than the sum of the INL, DNL, offset, and gain errors due to cancelling errors. - 13. TUE does not apply to differential conversions. - 14. Variable gain is controlled by setting the PRE\_GAIN bits in the ADC\_ACR1-8 registers to select a gain factor of ×1, ×2, or ×4. Settings are for differential input only. Tested at ×1 gain. Values for other settings are guaranteed as indicated. - 15. Guaranteed 10-bit monotonicity. **NXP Semiconductors** 16. At $V_{RH EQ} - V_{RL EQ} = 5.12 \text{ V}$ , one LSB = 1.25 mV. ## 3.8.2 Sigma-Delta ADC (SDADC) The SDADC is a 16-bit Sigma-Delta analog-to-digital converter with a 333 Ksps maximum output conversion rate. #### NOTE The voltage range is 4.5 V to 5.5 V for SDADC specifications, except where noted otherwise. Table 17. SDADC electrical specifications | Cumbal | Parameter | Conditions | | Value | 9 | Unit | |-------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------|-----|---------------------------|---------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Uni | | V <sub>IN</sub> | ADC input signal | _ | 0 | _ | $V_{DDA\_SD}$ | V | | V <sub>IN_PK2PK</sub> 1 | Input range peak to peak | Single ended V <sub>INM</sub> = V <sub>RL_SD</sub> | | V <sub>RH_SD</sub> /G | AIN | V | | | $V_{\text{INP}R2PK} = V_{\text{INP}}^2 - V_{\text{INM}}^3$ | Single ended $V_{INM} = 0.5^*V_{RH\_SD}$ $GAIN = 1$ | | ±0.5*V <sub>RI</sub> | H_SD | | | | | Single ended $V_{INM} = 0.5*V_{RH\_SD}$ $GAIN = 2,4,8,16$ | | | | | | | | Differential 0 < V <sub>IN</sub> < V <sub>DDEx</sub> | | ±V <sub>RH_SD</sub> /GAIN | | | | f <sub>ADCD_M</sub> | SD clock frequency <sup>4</sup> | _ | 4 | 14.4 | 16 | MH: | | f <sub>ADCD_S</sub> | Conversion rate | _ | | _ | 333 | Ksp | | _ | Oversampling ratio | Internal modulator | 24 | _ | 256 | T - | | ESOLUTION | SD register resolution <sup>5</sup> | 2's complement notation | 16 | | | bit | | GAIN | ADC gain | Defined through SDADC_MCR[PGAN]. Only integer powers of 2 are valid gain values. | 1 | _ | 16 | _ | Table continues on the next page... #### **Electrical characteristics** Table 17. SDADC electrical specifications (continued) | Cumbal | Devemeter | Conditions | | Value | | Unit | |------------------------|------------------------------------------------------|-------------------------------------------------------------------|-----|-------------------|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | - Un | | δ <sub>GAIN</sub> | Absolute value of the ADC gain error <sup>6, 7</sup> | Before calibration (applies to gain setting = 1) | _ | _ | 1.5 | % | | | | After calibration | _ | _ | 5 | m۱ | | | | $\Delta V_{RH\_SD} < 5\%, \Delta V_{DDA\_SD} < 10\%$ | | | | | | | | ΔT <sub>J</sub> < 50 °C | | | | | | | | After calibration | _ | _ | 7.5 | | | | | $\Delta V_{RH\_SD} < 5\%$ , $\Delta V_{DDA\_SD} < 10\%$ | | | | | | | | ΔT <sub>J</sub> < 100 °C | | | | | | | | After calibration | _ | _ | 10 | | | | | $\Delta V_{RH\_SD} < 5\%$ , $\Delta V_{DDA\_SD} < 10\%$ | | | | | | | | ΔT <sub>J</sub> < 150 °C | | | | | | V <sub>OFFSET</sub> | Conversion offset <sup>6, 7</sup> | Before calibration (applies to all gain settings: 1, 2, 4, 8, 16) | _ | 10*(1+1/<br>gain) | 20 | m | | | | After calibration | _ | _ | 5 | | | | | $\Delta V_{DDA\_SD} < 10\%$ | | | | | | | | ΔT <sub>J</sub> < 50 °C | | | | | | | | After calibration | _ | _ | 7.5 | | | | | $\Delta V_{DDA\_SD} < 10\%$ | | | | | | | | ΔT <sub>J</sub> < 100 °C | | | | | | | | After calibration | _ | _ | 10 | | | | | $\Delta V_{DDA\_SD} < 10\%$ | | | | | | | | ΔT <sub>J</sub> < 150 °C | | | | | | SNR <sub>DIFF150</sub> | Signal to noise ratio in | 4.5 V < V <sub>DDA_SD</sub> < 5.5 V <sup>8, 9</sup> | 80 | _ | _ | dl | | | differential mode, 150<br>Ksps output rate | $V_{RH\_SD} = V_{DDA\_SD}$ | | | | | | | Ksps output rate | GAIN = 1 | | | | | | | | 4.5 V < V <sub>DDA_SD</sub> < 5.5 V <sup>8, 9</sup> | 77 | _ | _ | | | | | $V_{RH\_SD} = V_{DDA\_SD}$ | | | | | | | | GAIN = 2 | | | | | | | | 4.5 V < V <sub>DDA_SD</sub> < 5.5 V <sup>8, 9</sup> | 74 | _ | _ | | | | | $V_{RH\_SD} = V_{DDA\_SD}$ | | | | | | | | GAIN = 4 | | | | | | | | 4.5 V < V <sub>DDA_SD</sub> < 5.5 V <sup>8, 9</sup> | 71 | _ | _ | | | | | $V_{RH\_SD} = V_{DDA\_SD}$ | | | | | | | | GAIN = 8 | | | | | | | | 4.5 V < V <sub>DDA_SD</sub> < 5.5 V <sup>8, 9</sup> | 68 | | _ | | | | | $V_{RH\_SD} = V_{DDA\_SD}$ | | | | | | | | GAIN = 16 | | | | | Table continues on the next page... #### **Electrical characteristics** Table 18. Temperature Sensor electrical characteristics | Symbol | Parameter | Conditions | | Unit | | | |------------------------|---------------------------------------------------------------|--------------------------------|------------|------|-----|-------| | | Farameter | Conditions | Min | Тур | Max | Oilit | | _ | Temperature monitoring range | _ | -40 | _ | 150 | °C | | T <sub>SENS</sub> | Sensitivity | _ | _ | 5.18 | _ | mV/°C | | T <sub>ACC</sub> | Accuracy | -40°C < T <sub>J</sub> < 150°C | <b>-</b> 5 | _ | 5 | °C | | I <sub>TEMP_SENS</sub> | V <sub>DDA_EQA</sub> power supply current, per Temp<br>Sensor | _ | _ | _ | 700 | μΑ | ## 3.10 LVDS pad electrical characteristics The LVDS pad is used for the Microsecond Channel (MSC) and DSPI LVDS interfaces, with different characteristics given in the following tables. ## 3.10.1 MSC/DSPI LVDS interface timing diagrams Figure 7. MSC/DSPI LVDS timing definition Table 26. Voltage monitor electrical characteristics 1, 2 (continued) | | | | Co | nfigura | tion | | Value | | | | | | | | |------------------------|--------------------------------------------------|------------------------------|--------------|--------------|------------|------|-------|------|------|--|------|------|------|--| | Symbol | Parameter | Conditions | Trim<br>bits | Mask<br>Opt. | Pow.<br>Up | Min | Тур | Max | Unit | | | | | | | POR_HV | HV V <sub>DDPMC</sub> supply power | Rising voltage (powerup) | N/A | No | Enab. | 2444 | 2600 | 2756 | mV | | | | | | | | | Falling voltage (power down) | | | | 2424 | 2580 | 2736 | | | | | | | | LVD_HV | HV internal V <sub>DDPMC</sub> supply | Rising voltage (untrimmed) | 4bit | No | Enab. | 2935 | 3023 | 3112 | mV | | | | | | | | low voltage monitoring | Falling voltage (untrimmed) | | | | 2922 | 3010 | 3099 | | | | | | | | | | Rising voltage (trimmed) | | | | 2946 | 3010 | 3066 | | | | | | | | | | Falling voltage (trimmed) | | | | 2934 | 2998 | 3044 | | | | | | | | HVD_HV | high voltage monitoring | Rising voltage | 4bit | Yes | Disab. | 5696 | 5860 | 5968 | mV | | | | | | | | | Falling voltage | | | | 5666 | 5830 | 5938 | | | | | | | | LVD_FLASH | FLASH supply low voltage | Rising voltage (untrimmed) | 4bit | No | Enab. | 2935 | 3023 | 3112 | mV | | | | | | | | monitoring <sup>6</sup> | Falling voltage (untrimmed) | | | | 2922 | 3010 | 3099 | | | | | | | | | | Rising voltage (trimmed) | | | | 2956 | 3010 | 3053 | | | | | | | | | | Falling voltage (trimmed) | | | | 2944 | 2998 | 3041 | | | | | | | | HVD_FLASH | FLASH supply high | Rising voltage | 4bit | Yes | Disab. | 3456 | 3530 | 3584 | mV | | | | | | | | voltage monitoring <sup>6</sup> | Falling voltage | | | | 3426 | 3500 | 3554 | | | | | | | | LVD_IO | Main I/O V <sub>DDEH1</sub> supply | Rising voltage (untrimmed) | 4bit | No | Enab. | 3250 | 3350 | 3488 | mV | | | | | | | | low voltage monitoring | Falling voltage (untrimmed) | | | | 3220 | 3320 | 3458 | | | | | | | | | | Rising voltage (trimmed) | | | | | | | | | 3347 | 3420 | 3468 | | | | | Falling voltage (trimmed) | | | | 3317 | 3390 | 3438 | | | | | | | | t <sub>VDASSERT</sub> | Voltage detector threshold crossing assertion | _ | _ | _ | _ | 0.1 | _ | 2.0 | μs | | | | | | | t <sub>VDRELEASE</sub> | Voltage detector threshold crossing de-assertion | _ | _ | _ | _ | 5 | _ | 20 | μs | | | | | | - LVD is released after t<sub>VDRSLEASE</sub> temporization when upper threshold is crossed; LVD is asserted t<sub>VDASSERT</sub> after detection when lower threshold is crossed. - 2. HVD is released after t<sub>VDRELEASE</sub> temporization when lower threshold is crossed; HVD is asserted t<sub>VDASSERT</sub> after detection when upper threshold is crossed. - 3. POR098\_c threshold is an untrimmed value, before the completion of the power-up sequence. All other LVD/HVD thresholds are provided after trimming. - 4. LV internal supply levels are measured on device internal supply grid after internal voltage drop. - 5. LV external supply levels are measured on the die side of the package bond wire after package voltage drop. - 6. $V_{DDFLA}$ range is guaranteed when internal flash memory regulator is used. ## 3.11.4 Power sequencing requirements Requirements for power sequencing include the following. Table 30. Flash memory AC timing specifications (continued) | Symbol | Characteristic | Min | Typical | Max | Units | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------|--------------------------------------------------|-------| | t <sub>done</sub> | Time from 0 to 1 transition on the MCR-EHV bit initiating a program/erase until the MCR-DONE bit is cleared. | _ | _ | 5 | ns | | t <sub>dones</sub> | Time from 1 to 0 transition on the MCR-EHV bit aborting a program/erase until the MCR-DONE bit is set to a 1. | _ | 16<br>plus four<br>system<br>clock<br>periods | 20.8 plus four system clock periods | μs | | t <sub>drcv</sub> | Time to recover once exiting low power mode. | 16<br>plus seven<br>system<br>clock<br>periods. | _ | 45 plus seven system clock periods | μs | | t <sub>aistart</sub> | Time from 0 to 1 transition of UT0-AIE initiating a Margin Read or Array Integrity until the UT0-AID bit is cleared. This time also applies to the resuming from a suspend or breakpoint by clearing AISUS or clearing NAIBP | _ | _ | 5 | ns | | t <sub>aistop</sub> | Time from 1 to 0 transition of UT0-AIE initiating an Array Integrity abort until the UT0-AID bit is set. This time also applies to the UT0-AISUS to UT0-AID setting in the event of a Array Integrity suspend request. | _ | | 80<br>plus fifteen<br>system<br>clock<br>periods | ns | | t <sub>mrstop</sub> | Time from 1 to 0 transition of UT0-AIE initiating a Margin Read abort until the UT0-AID bit is set. This time also applies to the UT0-AISUS to UT0-AID setting in the event of a Margin Read suspend request. | 10.36 plus four system clock periods | _ | 20.42<br>plus four<br>system<br>clock<br>periods | μs | ## 3.12.6 Flash memory read wait-state and address-pipeline control settings The following table describes the recommended settings of the Flash Memory Controller's PFCR1[RWSC] and PFCR1[APC] fields at various flash memory operating frequencies, based on specified intrinsic flash memory access times of the C55FMC array at 150°C. Table 31. Flash memory read wait-state and address-pipeline control combinations | Flash memory frequency | RWSC | APC | Flash memory read latency on<br>mini-cache miss (# of f <sub>PLATF</sub><br>clock periods) | Flash memory read latency on<br>mini-cache hit (# of f <sub>PLATF</sub> clock<br>periods) | |--------------------------------------------------|------|-----|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | 0 MHz < f <sub>PLATF</sub> ≤ 33 MHz | 0 | 0 | 3 | 1 | | $33 \text{ MHz} < f_{PLATF} \le 100 \text{ MHz}$ | 2 | 1 | 5 | 1 | Table continues on the next page... | Table 34. | Nexus deb | ug port timing | <sup>1</sup> (continued) | |-----------|-----------|----------------|--------------------------| |-----------|-----------|----------------|--------------------------| | Spec | Characteristic | Symbol | Min | Max | Unit | |------|------------------------------------------------------------------------------|-----------------------------------------|-----------------|-----|------| | 8 | Absolute minimum TCK cycle time <sup>4</sup> (TDO sampled on posedge of TCK) | t <sub>TCYC</sub> | 40 <sup>5</sup> | _ | ns | | | Absolute minimum TCK cycle time <sup>4</sup> (TDO sampled on negedge of TCK) | | 20 <sup>5</sup> | _ | | | 9 | TCK Duty Cycle | t <sub>TDC</sub> | 40 | 60 | % | | 10 | TDI, TMS Data Setup Time <sup>6</sup> | t <sub>NTDIS</sub> , t <sub>NTMSS</sub> | 8 | _ | ns | | 11 | TDI, TMS Data Hold Time <sup>6</sup> | T <sub>NTDIH</sub> , t <sub>NTMSH</sub> | 5 | _ | ns | | 12 | TCK Low to TDO Data Valid <sup>6</sup> | t <sub>NTDOV</sub> | 0 | 18 | ns | | 13 | RDY Valid to MCKO <sup>7</sup> | _ | _ | _ | _ | | 14 | TDO hold time after TCLK low <sup>6</sup> | t <sub>NTDOH</sub> | 1 | _ | ns | - 1. All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal. Nexus timing specified at $V_{DD}$ = 1.08 V to 1.32 V, $V_{DDE}$ = 3.0 V to 3.6 V, $V_{DD33}$ and $V_{DDSYN}$ = 3.0 V to 3.6 V, $T_A$ = $T_L$ to $T_H$ , and $T_L$ and $T_L$ = 30 pF with DSC = 0b10. - 2. MDO, MSEO, and EVTO data is held valid until next MCKO low cycle. - 3. This is a functionally allowable feature. However, it may be limited by the maximum frequency specified by the absolute minimum TCK period specification. - 4. This value is TDO propagation time plus 2 ns setup time to sampling edge. - 5. This may require a maximum clock speed that is less than the maximum functional capability of the design depending on the actual system frequency being used. - 6. Applies to TMS pin timing for the bit frame when using the 1149.7 advanced protocol. - 7. The RDY pin timing is asynchronous to MCKO. The timing is guaranteed by design to function correctly. Figure 22. Nexus timings MPC5775E/MPC5775B Microcontroller Data Sheet Data Sheet, Rev. 1, 05/2018. 59 Table 38. DSPI channel frequency support (continued) | DSPI use mode | | Max usable frequency (MHz) <sup>1, 2</sup> | |--------------------|-----------------------------------------------------|--------------------------------------------| | LVDS (Master mode) | Full duplex – Modified timing (Table 41) | 30 | | | Output only mode TSB mode (SCK/SOUT/PCS) (Table 42) | 40 | - 1. Maximum usable frequency can be achieved if used with fastest configuration of the highest drive pads. - 2. Maximum usable frequency does not take into account external device propagation delay. #### DSPI master mode full duplex timing with CMOS and LVDS pads 3.13.8.1 #### 3.13.8.1.1 DSPI CMOS Master Mode — Classic Timing Table 39. DSPI CMOS master classic timing (full duplex and output only) -MTFE = 0, CPHA = 0 or $1^{1}$ | | # Symbol Characte | | Condition | 2 | Value | 3 | Unit | |---|-------------------|--------------------------------|------------------------|------------------------|-----------------------------------|-------------------------|-------| | # | Symbol | Characteristic | Pad drive <sup>4</sup> | Load (C <sub>L</sub> ) | Min | Max | Oniii | | 1 | t <sub>SCK</sub> | SCK cycle time | PCR[SRC]=11b | 25 pF | 33.0 | _ | ns | | | | | PCR[SRC]=10b | 50 pF | 80.0 | _ | | | | | | PCR[SRC]=01b | 50 pF | 200.0 | _ | | | 2 | t <sub>CSC</sub> | PCS to SCK delay | PCR[SRC]=11b | 25 pF | $(N^5 \times t_{SYS}^{, 6}) - 16$ | _ | ns | | | | | PCR[SRC]=10b | 50 pF | $(N^5 \times t_{SYS}^{, 6}) - 16$ | _ | | | | | | PCR[SRC]=01b | 50 pF | $(N^5 \times t_{SYS}^{, 6}) - 18$ | _ | | | | | | PCS: PCR[SRC]=01b | 50 pF | $(N^5 \times t_{SYS}, ^6) - 45$ | _ | | | | | | SCK: PCR[SRC]=10b | | | | | | 3 | t <sub>ASC</sub> | After SCK delay | PCR[SRC]=11b | PCS: 0 pF | $(M^7 \times t_{SYS}, ^6) - 35$ | _ | ns | | | | | | SCK: 50 pF | | | | | | | | PCR[SRC]=10b | PCS: 0 pF | $(M^7 \times t_{SYS}, ^6) - 35$ | _ | | | | | | | SCK: 50 pF | | | | | | | | PCR[SRC]=01b | PCS: 0 pF | $(M^7 \times t_{SYS}, ^6) - 35$ | _ | | | | | | | SCK: 50 pF | | | | | | | | PCS: PCR[SRC]=01b | PCS: 0 pF | $(M^7 \times t_{SYS}, ^6) - 35$ | _ | | | | | | SCK: PCR[SRC]=10b | SCK: 50 pF | | | | | 4 | t <sub>SDC</sub> | SCK duty cycle <sup>8</sup> | PCR[SRC]=11b | 0 pF | 1/2t <sub>SCK</sub> – 2 | 1/2t <sub>SCK</sub> + 2 | ns | | | | | PCR[SRC]=10b | 0 pF | 1/2t <sub>SCK</sub> – 2 | 1/2t <sub>SCK</sub> + 2 | | | | | | PCR[SRC]=01b | 0 pF | 1/2t <sub>SCK</sub> - 5 | 1/2t <sub>SCK</sub> + 5 | | | | | | PCS strob | e timing | | | • | | 5 | t <sub>PCSC</sub> | PCSx to PCSS time <sup>9</sup> | PCR[SRC]=10b | 25 pF | 13.0 | _ | ns | | 6 | t <sub>PASC</sub> | PCSS to PCSx time <sup>9</sup> | PCR[SRC]=10b | 25 pF | 13.0 | _ | ns | | | | | SIN setu | p time | | | | Table continues on the next page... Figure 31. DSPI CMOS master mode – modified timing, CPHA = 1 Figure 32. DSPI PCS strobe (PCSS) timing (master mode) # 3.13.8.1.3 DSPI LVDS Master Mode – Modified Timing Table 41. DSPI LVDS master timing – full duplex – modified transfer format (MTFE = 1), CPHA = 0 or 1 | # | Symbol | Characteristic | Condition <sup>1</sup> | | Value <sup>2</sup> | | | |---|------------------|------------------|------------------------|--------------------------------|-----------------------------------|-----|------| | # | Syllibol | Characteristic | Pad drive <sup>3</sup> | Load (C <sub>L</sub> ) | Min | Max | Unit | | 1 | t <sub>SCK</sub> | SCK cycle time | LVDS | 15 pF to 25 pF<br>differential | 33.3 | _ | ns | | 2 | t <sub>CSC</sub> | PCS to SCK delay | PCS: PCR[SRC]=11b | 25 pF | $(N^4 \times t_{SYS}^{, 5}) - 10$ | _ | ns | | | | (LVDS SCK) | PCS: PCR[SRC]=10b | 50 pF | $(N^4 \times t_{SYS}^{, 5}) - 10$ | _ | ns | | | | | PCS: PCR[SRC]=01b | 50 pF | $(N^4 \times t_{SYS}^{, 5}) - 32$ | _ | ns | Table continues on the next page... MPC5775E/MPC5775B Microcontroller Data Sheet Data Sheet, Rev. 1, 05/2018. - 4. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 5. $t_{SYS}$ is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min tSYS = 10 ns). - 6. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 7. t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 8. Input timing assumes an input slew rate of 1 ns (10% 90%) and LVDS differential voltage = $\pm 100$ mV. - 9. P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1. - 10. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Figure 33. DSPI LVDS master mode – modified timing, CPHA = 0 Figure 36. MII receive signal timing diagram ## 3.13.9.2 MII transmit signal timing (TXD[3:0], TX\_EN, and TX\_CLK) The transmitter functions correctly up to a TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the TX\_CLK frequency. The transmit outputs (TXD[3:0], TX\_EN) can be programmed to transition from either the rising or falling edge of TX\_CLK, and the timing is the same in either case. This options allows the use of noncompliant MII PHYs. Refer to the *MPC5775E Microcontroller Reference Manual's* Fast Ethernet Controller (FEC) chapter for details of this option and how to enable it. | Table 45. | MII transmit signal timing <sup>1</sup> | | |-----------|-----------------------------------------|--| |-----------|-----------------------------------------|--| | Symbol | Characteristic | Val | lue <sup>2</sup> | Unit | |--------|-----------------------------------|-----|------------------|---------------| | Symbol | Characteristic | Min | Max | Onit | | M5 | TX_CLK to TXD[3:0], TX_EN invalid | 4.5 | _ | ns | | M6 | TX_CLK to TXD[3:0], TX_EN valid | _ | 25 | ns | | M7 | TX_CLK pulse width high | 35% | 65% | TX_CLK period | | M8 | TX_CLK pulse width low | 35% | 65% | TX_CLK period | - 1. All timing specifications valid to the pad input levels defined in I/O pad specifications. - 2. Output parameters are valid for $C_L = 25$ pF, where $C_L$ is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value. MPC5775E/MPC5775B Microcontroller Data Sheet Data Sheet, Rev. 1, 05/2018. The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device. At a known board temperature, the junction temperature is estimated using the following equation: $$T_J = T_B + (R_{\theta JB} * P_D)$$ where: $T_B$ = board temperature for the package perimeter (°C) $R_{\Theta JB}$ = junction-to-board thermal resistance (°C/W) per JESD51-8 $P_D$ = power dissipation in the package (W) When the heat loss from the package case to the air does not factor into the calculation, the junction temperature is predictable if the application board is similar to the thermal test condition, with the component soldered to a board with internal planes. The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance: $$R_{\theta \text{JA}} = R_{\theta \text{JC}} + R_{\theta \text{CA}}$$ where: $R_{\Theta JA}$ = junction-to-ambient thermal resistance (°C/W) $R_{\Theta JC}$ = junction-to-case thermal resistance (°C/W) $R_{\Theta CA}$ = case to ambient thermal resistance (°C/W) $R_{\Theta JC}$ is device related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance, $R_{\Theta CA}$ . For example, change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required. MPC5775E/MPC5775B Microcontroller Data Sheet Data Sheet, Rev. 1, 05/2018. #### **Package information** A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models. More accurate compact Flotherm models can be generated upon request. To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter $(\Psi_{JT})$ to determine the junction temperature by measuring the temperature at the top center of the package case using the following equation: $$T_J = T_T + (\Psi_{JT} x P_D)$$ where: $T_T$ = thermocouple temperature on top of the package (°C) $\Psi_{JT}$ = thermal characterization parameter (°C/W) $P_D$ = power dissipation in the package (W) The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire. When board temperature is perfectly defined below the device, it is possible to use the thermal characterization parameter ( $\Psi_{JPB}$ ) to determine the junction temperature by measuring the temperature at the bottom center of the package case (exposed pad) using the following equation: $$T_J = T_B + (\Psi_{\text{JPB}} x P_D)$$ where: $T_T$ = thermocouple temperature on bottom of the package (°C) $\Psi_{IT}$ = thermal characterization parameter (°C/W) $P_D$ = power dissipation in the package (W) ## 5 Ordering information Figure 42 and Table 51 describe orderable part numbers for the MPC5775B and MPC5775E. Device NumberTemperature rangePackage identifierTape and reel statusMPC5775B or MPC5775E $M = -40 \,^{\circ}$ C to 125 $^{\circ}$ C $ME = 416 \,^{\circ}$ MAPBGA Pb-Free (blank) = Trays Qualification status Operating frequency Optional features field S = Fully spec. qualified, automotive flow 3 = 264 MHz D = ISO-compliant CAN FD available, trimmed for SMPS or external regulator, and include SHE compliant security firmware Figure 42. MPC5775B and MPC5775E Orderable part number description Table 51. Example orderable part numbers | Part number | Package description | Speed (MUz) | Operating temperature <sup>1</sup> | | |-----------------|----------------------|-------------|------------------------------------|-----------------------| | Fait liullibei | Package description | Speed (MHz) | Min (T <sub>L</sub> ) | Max (T <sub>H</sub> ) | | SPC5775BDK3MME2 | SPC5775B 416 package | 220 | −40 °C | 125 °C | | | Lead-free (Pb-free) | | | | | SPC5775EDK3MME3 | SPC5775E 416 package | 264 | −40 °C | 125 °C | | | Lead-free (Pb-free) | | | | The lowest ambient operating temperature is referenced by T<sub>L</sub>; the highest ambient operating temperature is referenced by T<sub>H</sub>. ## 6 Document revision history The following table summarizes revisions to this document since the previous release. Table 52. Revision history | Revision | Date | Description of changes | |----------|---------|------------------------| | 1 | 05/2018 | Initial release | MPC5775E/MPC5775B Microcontroller Data Sheet Data Sheet, Rev. 1, 05/2018. How to Reach Us: Home Page: nxp.com Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions. While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP. the NXP logo. NXP SECURE CONNECTIONS FOR A SMARTER WORLD. COOLFLUX. EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm, AMBA, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. Arm7, Arm9, Arm11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, Mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2013–2018 NXP B.V. Document Number MPC5775E Revision 1, 05/2018