# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 6                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 4x10b; D/A 1x5b                                                       |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 8-DIP (0.300", 7.62mm)                                                    |
| Supplier Device Package    | 8-PDIP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12lf1822-i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                     |                                                                                                                 |                                                    | 01101101                              |                 |                 |               |            | ,         |           |                      |                                 |
|---------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------|-----------------|-----------------|---------------|------------|-----------|-----------|----------------------|---------------------------------|
| Address             | Name                                                                                                            | Bit 7                                              | Bit 6                                 | Bit 5           | Bit 4           | Bit 3         | Bit 2      | Bit 1     | Bit 0     | Value on<br>POR, BOR | Value on all<br>other<br>Resets |
| Bank 3              | 1                                                                                                               |                                                    |                                       |                 |                 |               |            |           |           |                      |                                 |
| F80h <sup>(1)</sup> | INDF0 Addressing this location uses contents of FSR0H/FSR0L to address data memory<br>(not a physical register) |                                                    |                                       |                 |                 |               |            |           | xxxx xxxx | XXXX XXXX            |                                 |
| F81h <sup>(1)</sup> | INDF1                                                                                                           | Addressing to<br>(not a physic                     | his location us<br>al register)       | es contents of  | FSR1H/FSR1      | 1L to address | data memor | у         |           | xxxx xxxx            | XXXX XXXX                       |
| F82h <sup>(1)</sup> | PCL                                                                                                             | Program Cou                                        | 1 Counter (PC) Least Significant Byte |                 |                 |               |            |           |           | 0000 0000            | 0000 0000                       |
| F83h <sup>(1)</sup> | STATUS                                                                                                          | _                                                  | _                                     | _               | TO              | PD            | Z          | DC        | С         | 1 1000               | q quuu                          |
| F84h <sup>(1)</sup> | FSR0L                                                                                                           | Indirect Data                                      | Memory Addr                           | ess 0 Low Poi   | nter            |               |            |           |           | 0000 0000            | uuuu uuuu                       |
| F85h <sup>(1)</sup> | FSR0H                                                                                                           | Indirect Data Memory Address 0 High Pointer        |                                       |                 |                 |               |            |           |           | 0000 0000            | 0000 0000                       |
| F86h <sup>(1)</sup> | FSR1L                                                                                                           | Indirect Data                                      | Memory Addr                           | ess 1 Low Poi   | nter            |               |            |           |           | 0000 0000            | uuuu uuuu                       |
| F87h <sup>(1)</sup> | FSR1H                                                                                                           | Indirect Data                                      | Memory Addr                           | ess 1 High Po   | inter           |               |            |           |           | 0000 0000            | 0000 0000                       |
| F88h <sup>(1)</sup> | BSR                                                                                                             | _                                                  | _                                     | _               |                 |               | BSR<4:0>   |           |           | 0 0000               | 0 0000                          |
| F89h <sup>(1)</sup> | WREG                                                                                                            | Working Reg                                        | ister                                 |                 |                 |               |            |           |           | 0000 0000            | uuuu uuuu                       |
| F8Ah <sup>(1)</sup> | PCLATH                                                                                                          | _                                                  | Write Buffer                          | for the upper 7 | bits of the Pro | ogram Counte  | er         |           |           | -000 0000            | -000 0000                       |
| F8Bh <sup>(1)</sup> | INTCON                                                                                                          | GIE                                                | PEIE                                  | TMR0IE          | INTE            | IOCIE         | TMR0IF     | INTF      | IOCIF     | 0000 000x            | 0000 000u                       |
| F8Ch                | -                                                                                                               | Unimplemen                                         | ted                                   | 1               | •               | •             |            | 1         | 1         | -                    | -                               |
| FE3h                |                                                                                                                 |                                                    |                                       |                 |                 |               |            |           |           |                      |                                 |
| FE4h                | STATUS_<br>SHAD                                                                                                 | -                                                  | _                                     | -               | -               | -             | Z_SHAD     | DC_SHAD   | C_SHAD    | xxx                  | uuu                             |
| FE5h                | WREG_                                                                                                           | Working Reg                                        | ister Shadow                          |                 |                 |               |            |           | I         | 0000 0000            | uuuu uuuu                       |
| FE6h                | BSR_<br>SHAD                                                                                                    | -                                                  | -                                     | -               | Bank Select     | Register Sha  | dow        |           |           | x xxxx               | u uuuu                          |
| FE7h                | PCLATH_                                                                                                         | _                                                  | Program Cou                           | unter Latch Hig | h Register Sh   | nadow         |            |           |           | -xxx xxxx            | uuuu uuuu                       |
| FE8h                | FSR0L_<br>SHAD                                                                                                  | Indirect Data Memory Address 0 Low Pointer Shadow  |                                       |                 |                 |               |            | XXXX XXXX | uuuu uuuu |                      |                                 |
| FE9h                | FSR0H_<br>SHAD                                                                                                  | Indirect Data Memory Address 0 High Pointer Shadow |                                       |                 |                 |               |            | xxxx xxxx | uuuu uuuu |                      |                                 |
| FEAh                | FSR1L_<br>SHAD                                                                                                  | Indirect Data Memory Address 1 Low Pointer Shadow  |                                       |                 |                 |               |            | xxxx xxxx | uuuu uuuu |                      |                                 |
| FEBh                | FSR1H_<br>SHAD                                                                                                  | Indirect Data Memory Address 1 High Pointer Shadow |                                       |                 |                 |               |            | xxxx xxxx | uuuu uuuu |                      |                                 |
| FECh                | —                                                                                                               | Unimplemen                                         | ted                                   |                 |                 |               |            |           |           | —                    | _                               |
| FEDh                | STKPTR                                                                                                          | —                                                  | _                                     | —               | Current Stac    | k pointer     |            |           |           | 1 1111               | 1 1111                          |
| FEEh                | TOSL                                                                                                            | Top-of-Stack                                       | Low byte                              |                 |                 |               |            |           |           | xxxx xxxx            | uuuu uuuu                       |
| FEFh                | TOSH                                                                                                            | —                                                  | Top-of-Stack                          | High byte       |                 |               |            |           |           | -xxx xxxx            | -uuu uuuu                       |

#### TABLE 3-8 SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'. Legend:

These registers can be addressed from any bank.

1:

Note

2: PIC16(L)F1823 only.

Unimplemented. Read as '1'. 3:

PIC12(L)F1822 only. 4:



#### 3.4.2 OVERFLOW/UNDERFLOW RESET

If the STVREN bit in Configuration Word 2 is programmed to '1', the device will be reset if the stack is PUSHed beyond the sixteenth level or POPed beyond the first level, setting the appropriate bits (STKOVF or STKUNF, respectively) in the PCON register.

#### 3.5 Indirect Addressing

The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the File Select Registers (FSR). If the FSRn address specifies one of the two INDFn registers, the read will return '0' and the write will not occur (though Status bits may be affected). The FSRn register value is created by the pair FSRnH and FSRnL.

The FSR registers form a 16-bit address that allows an addressing space with 65536 locations. These locations are divided into three memory regions:

- · Traditional Data Memory
- Linear Data Memory
- Program Flash Memory

#### **REGISTER 4-1: CONFIGURATION WORD 1**

|                          |                                                                                                                                                                                                                                                                                                               | R/P-1/1                                                                     | R/P-1/1                                     | R/P-1/1                                   | R/P-1/1                 | R/P-1/1    | R/P-1/1 |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------|-------------------------|------------|---------|
|                          |                                                                                                                                                                                                                                                                                                               | FCMEN                                                                       | IESO                                        | CLKOUTEN                                  | BORE                    | N<1:0>     | CPD     |
|                          |                                                                                                                                                                                                                                                                                                               | bit 13                                                                      |                                             | •                                         |                         |            | bit 8   |
|                          |                                                                                                                                                                                                                                                                                                               |                                                                             |                                             |                                           |                         |            |         |
| R/P-1/1                  | R/P-1/1                                                                                                                                                                                                                                                                                                       | R/P-1/1                                                                     | R/P-1/1                                     | R/P-1/1                                   | R/P-1/1                 | R/P-1/1    | R/P-1/1 |
| CP                       | MCLRE                                                                                                                                                                                                                                                                                                         | PWRTE                                                                       | WDT                                         | FE<1:0>                                   |                         | FOSC<2:0>  |         |
| bit 7                    |                                                                                                                                                                                                                                                                                                               |                                                                             |                                             |                                           |                         |            | bit 0   |
|                          |                                                                                                                                                                                                                                                                                                               |                                                                             |                                             |                                           |                         |            |         |
| Legend:                  |                                                                                                                                                                                                                                                                                                               |                                                                             | - 6 1 - 16 14                               |                                           |                         | (4)        |         |
| R = Readable bit         |                                                                                                                                                                                                                                                                                                               | P = Programm                                                                | able bit                                    |                                           | ented bit, read a       |            |         |
| 0 = Bit is cleared       | ]                                                                                                                                                                                                                                                                                                             | 1 = Bit is set                                                              |                                             | -n = value whe                            | n blank of after        | Buik Erase |         |
| bit 13                   | FCMEN: Fail-Sa<br>1 = Fail-Safe Cl<br>0 = Fail-Safe Cl                                                                                                                                                                                                                                                        | afe Clock Monitor<br>lock Monitor is ena<br>lock Monitor is disa            | Enable bit<br>abled<br>abled                |                                           |                         |            |         |
| bit 12                   | IESO: Internal E<br>1 = Internal/Exte<br>0 = Internal/Exte                                                                                                                                                                                                                                                    | External Switchove<br>ernal Switchover n<br>ernal Switchover n              | er bit<br>node is enable<br>node is disable | ed<br>ed                                  |                         |            |         |
| bit 11                   | 11       CLKOUTEN: Clock Out Enable bit         If FOSC configuration bits are set to LP. XT. HS modes:         This bit is ignored, CLKOUT function is disabled. Oscillator function on the CLKOUT pin         All other FOSC modes:         1 = CLKOUT function is disabled. I/O function on the CLKOUT pin |                                                                             |                                             |                                           |                         |            |         |
| bit 10-9                 | BOREN<1:0>: Brown-out Reset Enable bits <sup>(1)</sup><br>11 = BOR enabled<br>10 = BOR enabled during operation and disabled in Sleep<br>01 = BOR controlled by SBOREN bit of the BORCON register                                                                                                             |                                                                             |                                             |                                           |                         |            |         |
| bit 8                    | <b>CPD</b> : Data Code<br>1 = Data memo<br>0 = Data memo                                                                                                                                                                                                                                                      | e Protection bit <sup>(2)</sup><br>ry code protection<br>ry code protection | is disabled is enabled                      |                                           |                         |            |         |
| bit 7                    | <b>CP</b> : Code Prote<br>1 = Program me<br>0 = Program me                                                                                                                                                                                                                                                    | ection bit <sup>(3)</sup><br>emory code protec<br>emory code protec         | tion is disable                             | d<br>1                                    |                         |            |         |
| bit 6                    | MCLRE: MCLR/VPP Pin Function Select bit         If LVP bit = 1:         This bit is ignored.         If LVP bit = 0:         1 = MCLR/VPP pin function is MCLR; Weak pull-up enabled.         0 = MCLR/VPP pin function is digital input; MCLR internally disabled; Weak pull-up under control of the WPUA    |                                                                             |                                             |                                           |                         |            |         |
| bit 5                    | <b>PWRTE</b> : Power-up Timer Enable bit <sup>(1)</sup><br>1 = PWRT disabled<br>0 = PWRT enabled                                                                                                                                                                                                              |                                                                             |                                             |                                           |                         |            |         |
| bit 4-3                  | WDTE<1:0>: Watchdog Timer Enable bit<br>11 = WDT enabled<br>10 = WDT enabled while running and disabled in Sleep<br>01 = WDT controlled by the SWDTEN bit in the WDTCON register<br>00 = WDT disabled                                                                                                         |                                                                             |                                             |                                           |                         |            |         |
| Note 1: Enab<br>2: The e | ling Brown-out Re<br>entire data EEPR(                                                                                                                                                                                                                                                                        | eset does not auto<br>OM will be erased                                     | matically enat                              | ble Power-up Time<br>e protection is turr | er.<br>Ied off during a | in erase.  |         |

3: The entire program memory will be erased when the code protection is turned off.

| R/W-0/0                                                                                                                                                                                                                                                                                                                                                                                             | R/W-0/0                                              | R/W-1/1                                                    | R/W-1/1                                         | R/W-0/0                                     | R/W-0/0          | R/W-0/0          | R/W-0/0      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------|---------------------------------------------|------------------|------------------|--------------|
| CLKREN                                                                                                                                                                                                                                                                                                                                                                                              | CLKROE                                               | CLKRSLR CLKRDC<1:0>                                        |                                                 |                                             | (                | CLKRDIV<2:0>     |              |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                               |                                                      |                                                            |                                                 |                                             |                  |                  | bit 0        |
|                                                                                                                                                                                                                                                                                                                                                                                                     |                                                      |                                                            |                                                 |                                             |                  |                  |              |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                             |                                                      |                                                            |                                                 |                                             |                  |                  |              |
| R = Readable                                                                                                                                                                                                                                                                                                                                                                                        | e bit                                                | W = Writable                                               | bit                                             | U = Unimpler                                | mented bit, read | d as '0'         |              |
| u = Bit is unc                                                                                                                                                                                                                                                                                                                                                                                      | hanged                                               | x = Bit is unkr                                            | nown                                            | -n/n = Value a                              | at POR and BC    | R/Value at all o | other Resets |
| '1' = Bit is set                                                                                                                                                                                                                                                                                                                                                                                    | t                                                    | '0' = Bit is clea                                          | ared                                            |                                             |                  |                  |              |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                               | CLKREN: Rei<br>1 = Reference<br>0 = Reference        | eference Clock<br>ce clock module<br>ce clock module       | Module Enabl<br>e is enabled<br>e is disabled   | e bit                                       |                  |                  |              |
| bit 6                                                                                                                                                                                                                                                                                                                                                                                               | <b>CLKROE:</b> Ref<br>1 = Reference<br>0 = Reference | eference Clock<br>ce clock output<br>ce clock output       | Output Enable<br>is enabled on<br>disabled on C | e bit <sup>(3)</sup><br>CLKR pin<br>LKR pin |                  |                  |              |
| bit 5                                                                                                                                                                                                                                                                                                                                                                                               | CLKRSLR: F<br>1 = Slew rate<br>0 = Slew rate         | Reference Clocl<br>e limiting is ena<br>e limiting is disa | < Slew Rate C<br>bled<br>abled                  | control limiting e                          | enable bit       |                  |              |
| bit 4-3 CLKRDC<1:0>: Reference Clock Duty Cycle bits 11 = Clock outputs duty cycle of 75% 10 = Clock outputs duty cycle of 50% 01 = Clock outputs duty cycle of 25% 00 = Clock outputs duty cycle of 0%                                                                                                                                                                                             |                                                      |                                                            |                                                 |                                             |                  |                  |              |
| bit 2-0<br>CLKRDIV<2:0> Reference Clock Divider bits<br>111 = Base clock value divided by 128<br>110 = Base clock value divided by 64<br>101 = Base clock value divided by 32<br>100 = Base clock value divided by 16<br>011 = Base clock value divided by 8<br>010 = Base clock value divided by 4<br>001 = Base clock value divided by 2 <sup>(1)</sup><br>000 = Base clock value ( <sup>2)</sup> |                                                      |                                                            |                                                 |                                             |                  |                  |              |
| Note 1: In                                                                                                                                                                                                                                                                                                                                                                                          | this mode, the                                       | 25% and 75% (                                              | duty cycle acc                                  | uracy will be de                            | ependent on the  | e source clock   | duty cycle.  |

#### REGISTER 6-1: CLKRCON: REFERENCE CLOCK CONTROL REGISTER

- 2: In this mode, the duty cycle will always be equal to the source clock duty cycle, unless a duty cycle of 0% is selected.
- **3:** To route CLKR to pin, CLKOUTEN of Configuration Word 1 = 1 is required. CLKOUTEN of Configuration Word 1 = 0 will result in Fosc/4. See **Section 6.3 "Conflicts with the CLKR pin"** for details.

#### 7.10 Determining the Cause of a Reset

Upon any Reset, multiple bits in the STATUS and PCON register are updated to indicate the cause of the Reset. Table 7-3 and Table 7-4 show the Reset conditions of these registers.

| STKOVF | STKUNF | RMCLR | RI | POR | BOR | то | PD | Condition                                                         |
|--------|--------|-------|----|-----|-----|----|----|-------------------------------------------------------------------|
| 0      | 0      | 1     | 1  | 0   | x   | 1  | 1  | Power-on Reset                                                    |
| 0      | 0      | 1     | 1  | 0   | x   | 0  | x  | Illegal, $\overline{\text{TO}}$ is set on $\overline{\text{POR}}$ |
| 0      | 0      | 1     | 1  | 0   | x   | x  | 0  | Illegal, PD is set on POR                                         |
| 0      | 0      | 1     | 1  | u   | 0   | 1  | 1  | Brown-out Reset                                                   |
| u      | u      | u     | u  | u   | u   | 0  | u  | WDT Reset                                                         |
| u      | u      | u     | u  | u   | u   | 0  | 0  | WDT Wake-up from Sleep                                            |
| u      | u      | u     | u  | u   | u   | 1  | 0  | Interrupt Wake-up from Sleep                                      |
| u      | u      | 0     | u  | u   | u   | u  | u  | MCLR Reset during normal operation                                |
| u      | u      | 0     | u  | u   | u   | 1  | 0  | MCLR Reset during Sleep                                           |
| u      | u      | u     | 0  | u   | u   | u  | u  | RESET Instruction Executed                                        |
| 1      | u      | u     | u  | u   | u   | u  | u  | Stack Overflow Reset (STVREN = 1)                                 |
| u      | 1      | u     | u  | u   | u   | u  | u  | Stack Underflow Reset (STVREN = 1)                                |

TABLE 7-3: RESET STATUS BITS AND THEIR SIGNIFICANCE

#### TABLE 7-4: RESET CONDITION FOR SPECIAL REGISTERS<sup>(2)</sup>

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 0000h                 | 1 1000             | 00 110x          |
| MCLR Reset during normal operation | 0000h                 | u uuuu             | uu Ouuu          |
| MCLR Reset during Sleep            | 0000h                 | 1 Ouuu             | uu Ouuu          |
| WDT Reset                          | 0000h                 | 0 uuuu             | uu uuuu          |
| WDT Wake-up from Sleep             | PC + 1                | 0 Ouuu             | uu uuuu          |
| Brown-out Reset                    | 0000h                 | 1 luuu             | 00 11u0          |
| Interrupt Wake-up from Sleep       | PC + 1 <sup>(1)</sup> | 1 Ouuu             | uu uuuu          |
| RESET Instruction Executed         | 0000h                 | u uuuu             | uu u0uu          |
| Stack Overflow Reset (STVREN = 1)  | 0000h                 | u uuuu             | lu uuuu          |
| Stack Underflow Reset (STVREN = 1) | 0000h                 | u uuuu             | ul uuuu          |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0'.

**Note 1:** When the wake-up is due to an interrupt and Global Enable bit (GIE) is set, the return address is pushed on the stack and PC is loaded with the interrupt vector (0004h) after execution of PC + 1.

2: If a Status bit is not implemented, that bit will be read as '0'.

### 8.0 INTERRUPTS

The interrupt feature allows certain events to preempt normal program flow. Firmware is used to determine the source of the interrupt and act accordingly. Some interrupts can be configured to wake the MCU from Sleep mode.

This chapter contains the following information for Interrupts:

- · Operation
- Interrupt Latency
- Interrupts During Sleep
- INT Pin
- · Automatic Context Saving

Many peripherals produce Interrupts. Refer to the corresponding chapters for details.

A block diagram of the interrupt logic is shown in Figure 8-1 and Figure 8-2.

#### FIGURE 8-1: INTERRUPT LOGIC



#### 9.1.1 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs **before** the execution of a SLEEP instruction
  - SLEEP instruction will execute as a NOP.
  - WDT and WDT prescaler will not be cleared
  - TO bit of the STATUS register will not be set
  - PD bit of the STATUS register will not be cleared.

- If the interrupt occurs **during or after** the execution of a SLEEP instruction
  - SLEEP instruction will be completely executed
  - Device will immediately wake-up from Sleep
  - WDT and WDT prescaler will be cleared
  - TO bit of the STATUS register will be set
  - PD bit of the STATUS register will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

| OSC1 <sup>(1</sup><br>CLKOUT <sup>(2</sup> | Q1 Q2 Q3 Q4<br>)<br>//                                                         | Q1 Q2 Q3  Q4                                                                            | Q1                                                       | Tost(3)                            | Q1 Q2 Q3 Q4                                                       | Q1 Q2 Q3 Q4<br>^^                                               | Q1 Q2 Q3 Q4                        | Q1 Q2 Q3 Q4<br> |
|--------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------|-----------------|
| Interrupt flag                             | ı<br>H                                                                         | 1<br>1                                                                                  |                                                          |                                    | Interrupt Laten                                                   | cy <sup>(4)</sup>                                               |                                    | i               |
| GIE bit<br>(INTCON reg                     | <br> .) <br>-                                                                  | '<br>'<br>'<br>'                                                                        | Processor ir<br>Sleep                                    | -<br>-<br>-<br>-                   | <br> <br> <br>                                                    |                                                                 |                                    |                 |
| Instruction Flor                           | N                                                                              |                                                                                         | V                                                        |                                    | ,<br>V                                                            |                                                                 |                                    |                 |
| PC                                         |                                                                                | <u>X PC+1</u>                                                                           | <u>X PC</u>                                              | ,+2                                | <u>X PC+2</u>                                                     | <u> PC+2</u>                                                    | <u>1 0004n</u>                     | 00050           |
| Fetched                                    | Inst(PC) = Sleep                                                               | Inst(PC + 1)                                                                            | 1                                                        |                                    | Inst(PC + 2)                                                      | 1 I<br>1 I                                                      | Inst(0004h)                        | Inst(0005h)     |
| Instruction<br>Executed                    | Inst(PC - 1)                                                                   | Sleep                                                                                   | 1                                                        |                                    | Inst(PC + 1)                                                      | Dummy Cycle                                                     | Dummy Cycle                        | Inst(0004h)     |
| Note 1:<br>2:<br>3:<br>4:                  | XT, HS or LP Oscii<br>CLKOUT is not av<br>Tost = 1024 Tosc<br>GIE = 1 assumed. | llator mode assum<br>ailable in XT, HS, o<br>(drawing not to so<br>In this case after y | ied.<br>or LP Oscillat<br>ale). This del<br>wake-up, the | or modes<br>ay applies<br>processo | , but shown here f<br>s only to XT, HS or<br>r calls the ISR at 0 | or timing reference<br>LP Oscillator moo<br>004h. If GIE = 0, e | e.<br>des.<br>execution will conti | inue in-line.   |

#### FIGURE 9-1: WAKE-UP FROM SLEEP THROUGH INTERRUPT

#### 12.3 PORTC Registers (PIC16(L)F1823 only)

PORTC is a 6-bit wide, bidirectional port. The corresponding data direction register is TRISC (Register 12-8). Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 12-2 shows how to initialize PORTC.

Reading the PORTC register (Register 12-7) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATC).

The TRISC register (Register 12-8) controls the PORTC pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISC register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

#### 12.3.1 ANSELC REGISTER

The ANSELC register (Register 12-10) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELC bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELC bits has no affect on digital output functions. A pin with TRIS clear and ANSELC set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

Note: The ANSELC register must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'.

#### EXAMPLE 12-2: INITIALIZING PORTC

| BANKSEL | PORTC       | ;                       |
|---------|-------------|-------------------------|
| CLRF    | PORTC       | ;Init PORTC             |
| BANKSEL | LATC        | ;Data Latch             |
| CLRF    | LATC        | i                       |
| BANKSEL | ANSELC      |                         |
| CLRF    | ANSELC      | ;Make RC<5:0> digital   |
| BANKSEL | TRISB       | i                       |
| MOVLW   | B'00110000' | ;Set RC<5:4> as inputs  |
|         |             | ;and RC<3:0> as outputs |
| MOVWF   | TRISC       | i                       |
|         |             |                         |

#### 12.3.2 PORTC FUNCTIONS AND OUTPUT PRIORITIES

Each PORTC pin is multiplexed with other functions. The pins, their combined functions and their output priorities are briefly described here. For additional information, refer to the appropriate section in this data sheet.

When multiple outputs are enabled, the actual pin control goes to the peripheral with the lowest number in the following lists.

Analog input and some digital input functions are not included in the list below. These input functions can remain active when the pin is configured as an output. Certain digital input functions override other port functions and are included in the priority list.

<u>RC0</u>

- 1. SCL (MSSP)
- 2. SCK (MSSP)

<u>RC1</u>

1. SDA (MSSP)

<u>RC2</u>

1. SDO (MSSP)

2. P1D

<u>RC3</u>

1. P1C

RC4

- 1. MDOUT
- 2. SRNQ
- 3. C2OUT
- 4. TX/CK
- 5. P1B

<u>RC5</u>

- 1. RX/DT
- 2. CCP1/P1A

#### 21.1 Timer1 Operation

The Timer1 module is a 16-bit incrementing counter which is accessed through the TMR1H:TMR1L register pair. Writes to TMR1H or TMR1L directly update the counter.

When used with an internal clock source, the module is a timer and increments on every instruction cycle. When used with an external clock source, the module can be used as either a timer or counter and increments on every selected edge of the external source.

Timer1 is enabled by configuring the TMR1ON and TMR1GE bits in the T1CON and T1GCON registers, respectively. Table 21-1 displays the Timer1 enable selections.

| TABLE 21-1: | TIMER1 ENABLE |
|-------------|---------------|
|             | SELECTIONS    |

| TMR10N | TMR1GE | Timer1<br>Operation |
|--------|--------|---------------------|
| 0      | 0      | Off                 |
| 0      | 1      | Off                 |
| 1      | 0      | Always On           |
| 1      | 1      | Count Enabled       |

#### 21.2 Clock Source Selection

The TMR1CS<1:0> and T1OSCEN bits of the T1CON register are used to select the clock source for Timer1. Table 21-2 displays the clock source selections.

#### 21.2.1 INTERNAL CLOCK SOURCE

When the internal clock source is selected the TMR1H:TMR1L register pair will increment on multiples of Fosc as determined by the Timer1 prescaler.

When the Fosc internal clock source is selected, the Timer1 register value will increment by four counts every instruction clock cycle. Due to this condition, a 2 LSB error in resolution will occur when reading the Timer1 value. To utilize the full resolution of Timer1, an asynchronous input signal must be used to gate the Timer1 clock input.

The following asynchronous sources may be used:

- Asynchronous event on the T1G pin to Timer1 Gate
- C1 or C2 comparator input to Timer1 Gate

#### 21.2.2 EXTERNAL CLOCK SOURCE

When the external clock source is selected, the Timer1 module may work as a timer or a counter.

When enabled to count, Timer1 is incremented on the rising edge of the external clock input T1CKI or the capacitive sensing oscillator signal. Either of these external clock sources can be synchronized to the microcontroller system clock or they can run asynchronously.

When used as a timer with a clock oscillator, an external 32.768 kHz crystal can be used in conjunction with the dedicated internal oscillator circuit.

- **Note:** In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after any one or more of the following conditions:
  - Timer1 enabled after POR
  - Write to TMR1H or TMR1L
  - Timer1 is disabled
  - Timer1 is disabled (TMR1ON = 0) when T1CKI is high then Timer1 is enabled (TMR1ON=1) when T1CKI is low.

| TMR1CS1 | TMR1CS0 | T10SCEN | Clock Source                    |
|---------|---------|---------|---------------------------------|
| 0       | 1       | x       | System Clock (Fosc)             |
| 0       | 0       | x       | Instruction Clock (Fosc/4)      |
| 1       | 1       | x       | Capacitive Sensing Oscillator   |
| 1       | 0       | 0       | External Clocking on T1CKI Pin  |
| 1       | 0       | 1       | Osc.Circuit On T1OSI/T1OSO Pins |

#### TABLE 21-2: CLOCK SOURCE SELECTIONS

#### 21.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

### 21.4 Timer1 Oscillator

A dedicated low-power 32.768 kHz oscillator circuit is built-in between pins T1OSI (input) and T1OSO (amplifier output). This internal circuit is to be used in conjunction with an external 32.768 kHz crystal.

The oscillator circuit is enabled by setting the T1OSCEN bit of the T1CON register. The oscillator will continue to run during Sleep.

| Note: | The oscillator requires a start-up and   |
|-------|------------------------------------------|
|       | stabilization time before use. Thus,     |
|       | T1OSCEN should be set and a suitable     |
|       | delay observed prior to enabling Timer1. |

#### 21.5 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer increments asynchronously to the internal phase clocks. If external clock source is selected then the timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 21.5.1 "Reading and Writing Timer1 in Asynchronous Counter Mode").

| Note: | When switching from synchronous to        |
|-------|-------------------------------------------|
|       | asynchronous operation, it is possible to |
|       | skip an increment. When switching from    |
|       | asynchronous to synchronous operation,    |
|       | it is possible to produce an additional   |
|       | increment.                                |

#### 21.5.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TMR1L register pair.

#### 21.6 Timer1 Gate

Timer1 can be configured to count freely or the count can be enabled and disabled using Timer1 Gate circuitry. This is also referred to as Timer1 Gate Enable.

Timer1 Gate can also be driven by multiple selectable sources.

#### 21.6.1 TIMER1 GATE ENABLE

The Timer1 Gate Enable mode is enabled by setting the TMR1GE bit of the T1GCON register. The polarity of the Timer1 Gate Enable mode is configured using the T1GPOL bit of the T1GCON register.

When Timer1 Gate Enable mode is enabled, Timer1 will increment on the rising edge of the Timer1 clock source. When Timer1 Gate Enable mode is disabled, no incrementing will occur and Timer1 will hold the current count. See Figure 21-3 for timing details.

#### TABLE 21-3: TIMER1 GATE ENABLE SELECTIONS

| T1CLK      | T1GPOL | T1G | Timer1 Operation |  |  |  |  |
|------------|--------|-----|------------------|--|--|--|--|
| $\uparrow$ | 0      | 0   | Counts           |  |  |  |  |
| $\uparrow$ | 0      | 1   | Holds Count      |  |  |  |  |
| $\uparrow$ | 1      | 0   | Holds Count      |  |  |  |  |
| $\uparrow$ | 1      | 1   | Counts           |  |  |  |  |

#### 21.6.2 TIMER1 GATE SOURCE SELECTION

The Timer1 Gate source can be selected from one of four different sources. Source selection is controlled by the T1GSS bits of the T1GCON register. The polarity for each available source is also selectable. Polarity selection is controlled by the T1GPOL bit of the T1GCON register.

TABLE 21-4: TIMER1 GATE SOURCES

| T1GSS | Timer1 Gate Source                                                        |
|-------|---------------------------------------------------------------------------|
| 00    | Timer1 Gate Pin                                                           |
| 01    | Overflow of Timer0<br>(TMR0 increments from FFh to 00h)                   |
| 10    | Comparator 1 Output sync_C1OUT<br>(optionally Timer1 synchronized output) |
| 11    | Comparator 2 Output sync_C2OUT<br>(optionally Timer1 synchronized output) |

<sup>© 2010-2015</sup> Microchip Technology Inc.

#### 24.3.6 OPERATION IN SLEEP MODE

In Sleep mode, the TMR2 register will not increment and the state of the module will not change. If the CCP1 pin is driving a value, it will continue to drive that value. When the device wakes up, TMR2 will continue from its previous state.

#### 24.3.7 CHANGES IN SYSTEM CLOCK FREQUENCY

The PWM frequency is derived from the system clock frequency. Any changes in the system clock frequency will result in changes to the PWM frequency. See Section 5.0 "Oscillator Module (With Fail-Safe Clock Monitor)" for additional details.

#### 24.3.8 EFFECTS OF RESET

Any Reset will force all ports to Input mode and the CCP registers to their Reset states.

#### 24.3.9 ALTERNATE PIN LOCATIONS

This module incorporates I/O pins that can be moved to other locations with the use of the alternate pin function register, APFCON. To determine which pins can be moved and what their default locations are upon a Reset, see **Section 12.1 "Alternate Pin Function**" for more information.

| Name                 | Bit 7                  | Bit 6       | Bit 5          | Bit 4        | Bit 3  | Bit 2      | Bit 1                 | Bit 0                  | Register<br>on Page |
|----------------------|------------------------|-------------|----------------|--------------|--------|------------|-----------------------|------------------------|---------------------|
| APFCON               | RXDTSEL                | SDOSEL      | SSSEL          | —            | T1GSEL | TXCKSEL    | P1BSEL <sup>(2)</sup> | CCP1SEL <sup>(2)</sup> | 114                 |
| CCP1CON              | P1M                    | <1:0>       | DC1B           | <1:0>        |        | CCP1M<3:0> |                       |                        |                     |
| CCPR1L               | Capture/Com            | pare/PWM Re | gister x Low B | syte (LSB)   |        |            |                       |                        | 191                 |
| INTCON               | GIE                    | PEIE        | TMR0IE         | INTE         | IOCIE  | TMR0IF     | INTF                  | IOCIF                  | 86                  |
| PIE1                 | TMR1GIE                | ADIE        | RCIE           | TXIE         | SSP1IE | CCP1IE     | TMR2IE                | TMR1IE                 | 87                  |
| PIR1                 | TMR1GIF                | ADIF        | RCIF           | TXIF         | SSP1IF | CCP1IF     | TMR2IF                | TMR1IF                 | 89                  |
| PR2                  | Timer2 Period Register |             |                |              |        | 176*       |                       |                        |                     |
| T2CON                | —                      |             | T2OUTI         | T2OUTPS<3:0> |        | TMR2ON     | T2CKPS<:0>1           |                        | 178                 |
| TMR2                 | Timer2 Module Register |             |                |              |        | 176*       |                       |                        |                     |
| TRISA                | —                      | —           | TRISA5         | TRISA4       | TRISA3 | TRISA2     | TRISA1                | TRISA0                 | 117                 |
| TRISC <sup>(1)</sup> | _                      | —           | TRISC5         | TRISC4       | TRISC3 | TRISC2     | TRISC1                | TRISC0                 | 121                 |

#### TABLE 24-8: SUMMARY OF REGISTERS ASSOCIATED WITH STANDARD PWM

Legend: — = Unimplemented location, read as '0'. Shaded cells are not used by the PWM.

\* Page provides register information.

**Note 1:** PIC16(L)F1823 only.

2: PIC12(L)F1822 only.

#### 24.4.2 FULL-BRIDGE MODE (PIC16(L)F1823 ONLY)

In Full-Bridge mode, all four pins are used as outputs. An example of Full-Bridge application is shown in Figure 24-10.

In the Forward mode, pin CCP1/P1A is driven to its active state, pin P1D is modulated, while P1B and P1C will be driven to their inactive state as shown in Figure 24-11.

In the Reverse mode, P1C is driven to its active state, pin P1B is modulated, while P1A and P1D will be driven to their inactive state as shown Figure 24-11.

P1A, P1B, P1C and P1D outputs are multiplexed with the PORT data latches. The associated TRIS bits must be cleared to configure the P1A, P1B, P1C and P1D pins as outputs.



FIGURE 24-10: EXAMPLE OF FULL-BRIDGE APPLICATION

### 25.6.13.1 Bus Collision During a Start Condition

During a Start condition, a bus collision occurs if:

- a) SDA or SCL are sampled low at the beginning of the Start condition (Figure 25-33).
- b) SCL is sampled low before SDA is asserted low (Figure 25-34).

During a Start condition, both the SDA and the SCL pins are monitored.

If the SDA pin is already low, or the SCL pin is already low, then all of the following occur:

- · the Start condition is aborted,
- the BCL1IF flag is set and
- the MSSP1 module is reset to its Idle state (Figure 25-33).

The Start condition begins with the SDA and SCL pins deasserted. When the SDA pin is sampled high, the Baud Rate Generator is loaded and counts down. If the SCL pin is sampled low while SDA is high, a bus collision occurs because it is assumed that another master is attempting to drive a data '1' during the Start condition.

If the SDA pin is sampled low during this count, the BRG is reset and the SDA line is asserted early (Figure 25-35). If, however, a '1' is sampled on the SDA pin, the SDA pin is asserted low at the end of the BRG count. The Baud Rate Generator is then reloaded and counts down to zero; if the SCL pin is sampled as '0' during this time, a bus collision does not occur. At the end of the BRG count, the SCL pin is asserted low.

Note: The reason that bus collision is not a factor during a Start condition is that no two bus masters can assert a Start condition at the exact same time. Therefore, one master will always assert SDA before the other. This condition does not cause a bus collision because the two masters must be allowed to arbitrate the first address following the Start condition. If the address is the same, arbitration must be allowed to continue into the data portion, Repeated Start or Stop conditions.





### 25.7 BAUD RATE GENERATOR

The MSSP1 module has a Baud Rate Generator available for clock generation in both I<sup>2</sup>C and SPI Master modes. The Baud Rate Generator (BRG) reload value is placed in the SSP1ADD register (Register 25-6). When a write occurs to SSP1BUF, the Baud Rate Generator will automatically begin counting down.

Once the given operation is complete, the internal clock will automatically stop counting and the clock pin will remain in its last state.

An internal signal "Reload" in Figure 25-40 triggers the value from SSP1ADD to be loaded into the BRG counter. This occurs twice for each oscillation of the

module clock line. The logic dictating when the reload signal is asserted depends on the mode the MSSP1 is being operated in.

Table 25-4 demonstrates clock rates based on instruction cycles and the BRG value loaded into SSP1ADD.

#### **EQUATION 25-1:**

$$FCLOCK = \frac{FOSC}{(SSPxADD + 1)(4)}$$

#### FIGURE 25-40: BAUD RATE GENERATOR BLOCK DIAGRAM



**Note:** Values of 0x00, 0x01 and 0x02 are not valid for SSP1ADD when used as a Baud Rate Generator for I<sup>2</sup>C. This is an implementation limitation.

#### TABLE 25-4: MSSP1 CLOCK RATE W/BRG

| Fosc   | Fcy   | BRG Value | FcLock<br>(2 Rollovers of BRG) |
|--------|-------|-----------|--------------------------------|
| 32 MHz | 8 MHz | 13h       | 400 kHz                        |
| 32 MHz | 8 MHz | 19h       | 308 kHz                        |
| 32 MHz | 8 MHz | 4Fh       | 100 kHz                        |
| 16 MHz | 4 MHz | 09h       | 400 kHz                        |
| 16 MHz | 4 MHz | 0Ch       | 308 kHz                        |
| 16 MHz | 4 MHz | 27h       | 100 kHz                        |
| 4 MHz  | 1 MHz | 09h       | 100 kHz                        |

**Note 1:** Refer to the I/O port electrical and timing specifications in Table 30-4 and Figure 30-7 to ensure the system is designed to support the I/O requirements.

| RRF              | Rotate Right f through Carry                                                                                                                                                                                       |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                           |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                  |  |  |  |  |
| Operation:       | See description below                                                                                                                                                                                              |  |  |  |  |
| Status Affected: | С                                                                                                                                                                                                                  |  |  |  |  |
| Description:     | The contents of register 'f' are rotated<br>one bit to the right through the Carry<br>flag. If 'd' is '0', the result is placed in<br>the W register. If 'd' is '1', the result is<br>placed back in register 'f'. |  |  |  |  |



| SUBLW            | Subtract W from literal                                                                                                               |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] SUBLW k                                                                                                              |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                                     |  |  |  |
| Operation:       | $k - (W) \to (W)$                                                                                                                     |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                              |  |  |  |
| Description:     | The W register is subtracted (2's com-<br>plement method) from the 8-bit literal<br>'k'. The result is placed in the W regis-<br>ter. |  |  |  |
|                  | C = 0 W > k                                                                                                                           |  |  |  |
|                  | C = 1 W ≤ k                                                                                                                           |  |  |  |

DC = 0

DC = 1

W<3:0> > k<3:0>

 $W<3:0> \le k<3:0>$ 

| SLEEP            | Enter Sleep mode                                                                                                                                                                                                                                   |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SLEEP                                                                                                                                                                                                                                      |
| Operands:        | None                                                                                                                                                                                                                                               |
| Operation:       | $\begin{array}{l} 00h \rightarrow WDT, \\ 0 \rightarrow \underline{WDT} \text{ prescaler}, \\ 1 \rightarrow \underline{TO}, \\ 0 \rightarrow \overline{PD} \end{array}$                                                                            |
| Status Affected: | TO, PD                                                                                                                                                                                                                                             |
| Description:     | The power-down Status bit, $\overline{\text{PD}}$ is<br>cleared. Time-out Status bit, $\overline{\text{TO}}$ is<br>set. Watchdog Timer and its pres-<br>caler are cleared.<br>The processor is put into Sleep mode<br>with the oscillator stopped. |

| SUBWF            | JBWF Subtract W from f                                                                                                                                                                     |                 |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|--|--|--|
| Syntax:          | [label] SU                                                                                                                                                                                 | JBWF f,d        |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                         |                 |  |  |  |  |  |  |
| Operation:       | (f) - (W) $\rightarrow$ (d                                                                                                                                                                 | lestination)    |  |  |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                   |                 |  |  |  |  |  |  |
| Description:     | Subtract (2's complement method) W<br>register from register 'f'. If 'd' is '0', the<br>result is stored in the W<br>register. If 'd' is '1', the result is stored<br>back in register 'f. |                 |  |  |  |  |  |  |
|                  | <b>C</b> = 0                                                                                                                                                                               | W > f           |  |  |  |  |  |  |
|                  | <b>C =</b> 1                                                                                                                                                                               | $W \leq f$      |  |  |  |  |  |  |
|                  | DC = 0                                                                                                                                                                                     | W<3:0> > f<3:0> |  |  |  |  |  |  |
|                  | DC = 1                                                                                                                                                                                     | W<3:0> ≤ f<3:0> |  |  |  |  |  |  |

| SUBWFB           | Subtract W from f with Borrow                                                                                                                                                                       |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | SUBWFB f {,d}                                                                                                                                                                                       |  |  |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                                         |  |  |  |  |
| Operation:       | $(f) - (W) - (\overline{B}) \rightarrow dest$                                                                                                                                                       |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                            |  |  |  |  |
| Description:     | Subtract W and the BORROW flag<br>(CARRY) from register 'f' (2's comple-<br>ment method). If 'd' is '0', the result is<br>stored in W. If 'd' is '1', the result is<br>stored back in register 'f'. |  |  |  |  |

#### TABLE 30-2: OSCILLATOR PARAMETERS

| Operatir     | Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |                                                          |                    |      |      |      |       |                                                                                     |  |
|--------------|---------------------------------------------------------------|----------------------------------------------------------|--------------------|------|------|------|-------|-------------------------------------------------------------------------------------|--|
| Param<br>No. | Sym.                                                          | Characteristic                                           | Freq.<br>Tolerance | Min. | Тур† | Max. | Units | Conditions                                                                          |  |
| OS08         | HFosc                                                         | Internal Calibrated HFINTOSC                             | ±2%                | _    | 16.0 | —    | MHz   | $0^{\circ}C \leq TA \leq \text{+}60^{\circ}C,  V\text{DD} \geq 2.5V$                |  |
|              |                                                               | Frequency <sup>(2)</sup>                                 | ±3%                | —    | 16.0 | _    | MHz   | $60^\circ C \leq T_A \leq \textbf{+85}^\circ C, \ V_{DD} \geq 2.5 V$                |  |
|              |                                                               |                                                          | ±5%                | —    | 16.0 | _    | MHz   | $-40^\circ C \le T A \le +125^\circ C$                                              |  |
| OS08A        | OS08A MFosc I                                                 | Internal Calibrated MFINTOSC<br>Frequency <sup>(2)</sup> | ±2%                | _    | 500  | _    | kHz   | $0^{\circ}C \leq T\!A \leq \textbf{+60}^{\circ}C,  V\text{DD} \geq 2.5V$            |  |
|              |                                                               |                                                          | ±3%                | _    | 500  | _    | kHz   | $60^\circ C \leq T \text{A} \leq \text{+}85^\circ C,  \text{VDD} \geq 2.5 \text{V}$ |  |
|              |                                                               |                                                          | ±5%                | _    | 500  | _    | kHz   | $-40^\circ C \le T_A \le +125^\circ C$                                              |  |
| OS09         | LFosc                                                         | Internal LFINTOSC Frequency                              | ±25%               | _    | 31   | _    | kHz   | $-40^\circ C \le T_A \le +125^\circ C$                                              |  |
| OS10*        | TIOSC ST                                                      | HFINTOSC<br>Wake-up from Sleep Start-up Time             | —                  | _    | 3.2  | 8    | μS    |                                                                                     |  |
|              |                                                               | MFINTOSC<br>Wake-up from Sleep Start-up Time             | _                  | _    | 24   | 35   | μS    |                                                                                     |  |

Standard Operating Conditions (unless otherwise stated)

These parameters are characterized but not tested.

Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not † tested.

Note 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to the OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

2: To ensure these oscillator frequency tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1  $\mu F$  and 0.01  $\mu F$  values in parallel are recommended.

3: By design.

#### **TABLE 30-3**: PLL CLOCK TIMING SPECIFICATIONS (VDD = 2.7V TO 5.5V)

| Param<br>No. | Sym.                | Characteristic                | Min.   | Тур† | Max.   | Units | Conditions |
|--------------|---------------------|-------------------------------|--------|------|--------|-------|------------|
| F10          | Fosc                | Oscillator Frequency Range    | 4      | _    | 8      | MHz   |            |
| F11          | Fsys                | On-Chip VCO System Frequency  | 16     | _    | 32     | MHz   |            |
| F12          | TRC                 | PLL Start-up Time (Lock Time) | _      | -    | 2      | ms    |            |
| F13*         | $\Delta \text{CLK}$ | CLKOUT Stability (Jitter)     | -0.25% | _    | +0.25% | %     |            |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.









#### 8-Lead Plastic Dual Flat, No Lead Package (MF) - 3x3x0.9mm Body [DFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing No. C04-062C Sheet 1 of 2

#### 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging









VIEW A-A

Microchip Technology Drawing No. C04-065C Sheet 1 of 2

### 16-Lead Ultra Thin Plastic Quad Flat, No Lead Package (JQ) - 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

| Units                      |    | MILLIMETERS |      |      |
|----------------------------|----|-------------|------|------|
| Dimension Limits           |    | MIN         | NOM  | MAX  |
| Contact Pitch              | E  | 0.65 BSC    |      |      |
| Optional Center Pad Width  | X2 |             |      | 2.70 |
| Optional Center Pad Length | Y2 |             |      | 2.70 |
| Contact Pad Spacing        | C1 |             | 4.00 |      |
| Contact Pad Spacing        | C2 |             | 4.00 |      |
| Contact Pad Width (X16)    | X1 |             |      | 0.35 |
| Contact Pad Length (X16)   | Y1 |             |      | 0.80 |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2257A