

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                        |
|----------------------------|-----------------------------------------------------------------|
| Core Processor             | ARM7®                                                           |
| Core Size                  | 16/32-Bit                                                       |
| Speed                      | 55MHz                                                           |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, SPI, SSC, UART/USART, USB            |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                           |
| Number of I/O              | 88                                                              |
| Program Memory Size        | 512KB (512K x 8)                                                |
| Program Memory Type        | FLASH                                                           |
| EEPROM Size                | -                                                               |
| RAM Size                   | 32K x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 1.95V                                                   |
| Data Converters            | A/D 8x10b                                                       |
| Oscillator Type            | Internal                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                               |
| Mounting Type              | Surface Mount                                                   |
| Package / Case             | 144-LFBGA                                                       |
| Supplier Device Package    | 144-BGA (13x13)                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/at91sam7se512-cu-999 |
|                            |                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1. Description

Atmel's SAM7SE Series is a member of its Smart ARM Microcontroller family based on the 32bit ARM7<sup>™</sup> RISC processor and high-speed Flash memory.

- SAM7SE512 features a 512-Kbyte high-speed Flash and a 32 Kbyte SRAM.
- SAM7SE256 features a 256-Kbyte high-speed Flash and a 32 Kbyte SRAM.
- SAM7SE32 features a 32-Kbyte high-speed Flash and an 8 Kbyte SRAM.

It also embeds a large set of peripherals, including a USB 2.0 device, an External Bus Interface (EBI), and a complete set of system functions minimizing the number of external components.

The EBI incorporates controllers for synchronous DRAM (SDRAM) and Static memories and features specific circuitry facilitating the interface for NAND Flash, SmartMedia and CompactFlash.

The device is an ideal migration path for 8/16-bit microcontroller users looking for additional performance, extended memory and higher levels of system integration.

The embedded Flash memory can be programmed in-system via the JTAG-ICE interface or via a parallel interface on a production programmer prior to mounting. Built-in lock bits and a security bit protect the firmware from accidental overwrite and preserve its confidentiality.

The SAM7SE Series system controller includes a reset controller capable of managing the power-on sequence of the microcontroller and the complete system. Correct device operation can be monitored by a built-in brownout detector and a watchdog running off an integrated RC oscillator.

By combining the ARM7TDMI processor with on-chip Flash and SRAM, and a wide range of peripheral functions, including USART, SPI, External Bus Interface, Timer Counter, RTT and Analog-to-Digital Converters on a monolithic chip, the SAM7SE512/256/32 is a powerful device that provides a flexible, cost-effective solution to many embedded control applications.

## 1.1 Configuration Summary of the SAM7SE512, SAM7SE256 and SAM7SE32

The SAM7SE512, SAM7SE256 and SAM7SE32 differ in memory sizes and organization. Table 1-1 below summarizes the configurations for the three devices.

| Device    | Flash Size | Flash Organization | RAM Size  |
|-----------|------------|--------------------|-----------|
| SAM7SE512 | 512K bytes | dual plane         | 32K bytes |
| SAM7SE256 | 256K bytes | single plane       | 32K bytes |
| SAM7SE32  | 32K bytes  | single plane       | 8K bytes  |

 Table 1-1.
 Configuration Summary





## 2. Block Diagram





# SAM7SE512/256/32 Summary

| Signal Name   | Function                           | Туре           | Active<br>Level | Comments                          |
|---------------|------------------------------------|----------------|-----------------|-----------------------------------|
|               | Two-Wire                           | Interface      | 1               |                                   |
| TWD           | Two-wire Serial Data               | I/O            |                 |                                   |
| TWCK          | Two-wire Serial Clock              | I/O            |                 |                                   |
|               | Analog-to-Dig                      | ital Converter | 1               |                                   |
| AD0-AD3       | Analog Inputs                      | Analog         |                 | Digital pulled-up inputs at reset |
| AD4-AD7       | Analog Inputs                      | Analog         |                 | Analog Inputs                     |
| ADTRG         | ADC Trigger                        | Input          |                 |                                   |
| ADVREF        | ADC Reference                      | Analog         |                 |                                   |
|               | Fast Flash Progra                  | amming Interfa | се              |                                   |
| PGMEN0-PGMEN2 | Programming Enabling               | Input          |                 |                                   |
| PGMM0-PGMM3   | Programming Mode                   | Input          |                 |                                   |
| PGMD0-PGMD15  | Programming Data                   | I/O            |                 |                                   |
| PGMRDY        | Programming Ready                  | Output         | High            |                                   |
| PGMNVALID     | Data Direction                     | Output         | Low             |                                   |
| PGMNOE        | Programming Read                   | Input          | Low             |                                   |
| PGMCK         | Programming Clock                  | Input          |                 |                                   |
| PGMNCMD       | Programming Command                | Input          | Low             |                                   |
|               | External Bu                        | is Interface   | I               |                                   |
| D[31:0]       | Data Bus                           | I/O            |                 |                                   |
| A[22:0]       | Address Bus                        | Output         |                 |                                   |
| NWAIT         | External Wait Signal               | Input          | Low             |                                   |
|               | Static Memo                        | ry Controller  | 1               |                                   |
| NCS[7:0]      | Chip Select Lines                  | Output         | Low             |                                   |
| NWR[1:0]      | Write Signals                      | Output         | Low             |                                   |
| NRD           | Read Signal                        | Output         | Low             |                                   |
| NWE           | Write Enable                       | Output         | Low             |                                   |
| NUB           | NUB: Upper Byte Select             | Output         | Low             |                                   |
| NLB           | NLB: Lower Byte Select             | Output         | Low             |                                   |
|               | EBI for Compac                     | tFlash Suppor  | t               |                                   |
| CFCE[2:1]     | CompactFlash Chip Enable           | Output         | Low             |                                   |
| CFOE          | CompactFlash Output Enable         | Output         | Low             |                                   |
| CFWE          | CompactFlash Write Enable          | Output         | Low             |                                   |
| CFIOR         | CompactFlash I/O Read Signal       | Output         | Low             |                                   |
| CFIOW         | CompactFlash I/O Write Signal      | Output         | Low             |                                   |
| CFRNW         | CompactFlash Read Not Write Signal | Output         |                 |                                   |
| CFCS[1:0]     | CompactFlash Chip Select Lines     | Output         | Low             |                                   |

## Table 3-1. Signal Description List (Continued)





| Signal Name | Function                          | Туре         | Active<br>Level | Comments             |
|-------------|-----------------------------------|--------------|-----------------|----------------------|
|             | EBI for NAND F                    | lash Support |                 |                      |
| NANDCS      | NAND Flash Chip Select Line       | Output       | Low             |                      |
| NANDOE      | NAND Flash Output Enable          | Output       | Low             |                      |
| NANDWE      | NAND Flash Write Enable           | Output       | Low             |                      |
| NANDCLE     | NAND Flash Command Line Enable    | Output       | Low             |                      |
| NANDALE     | NAND Flash Address Line Enable    | Output       | Low             |                      |
|             | SDRAM C                           | ontroller    |                 |                      |
| SDCK        | SDRAM Clock                       | Output       |                 | Tied low after reset |
| SDCKE       | SDRAM Clock Enable                | Output       | High            |                      |
| SDCS        | SDRAM Controller Chip Select Line | Output       | Low             |                      |
| BA[1:0]     | Bank Select                       | Output       |                 |                      |
| SDWE        | SDRAM Write Enable                | Output       | Low             |                      |
| RAS - CAS   | Row and Column Signal             | Output       | Low             |                      |
| NBS[3:0]    | Byte Mask Signals                 | Output       | Low             |                      |
| SDA10       | SDRAM Address 10 Line             | Output       |                 |                      |

## Table 3-1. Signal Description List (Continued)

Note: 1. Refer to Section 6. "/O Lines Considerations" on page 15.

## 4. Package

The SAM7SE512/256/32 is available in:

- 20 x 14 mm 128-lead LQFP package with a 0.5 mm lead pitch.
- 10x 10 x 1.4 mm 144-ball LFBGA package with a 0.8 mm lead pitch

## 4.1 128-lead LQFP Package Outline

Figure 4-1 shows the orientation of the 128-lead LQFP package and a detailed mechanical description is given in the Mechanical Characteristics section of the full datasheet.

Figure 4-1. 128-lead LQFP Package Outline (Top View)





## 4.3 144-ball LFBGA Package Outline

Figure 4-2 shows the orientation of the 144-ball LFBGA package and a detailed mechanical description is given in the Mechanical Characteristics section.









## 4.4 144-ball LFBGA Pinout

| _   |             |     |               |     |                |     |                |
|-----|-------------|-----|---------------|-----|----------------|-----|----------------|
| Pin | Signal Name | Pin | Signal Name   | Pin | Signal Name    | Pin | Signal Name    |
| A1  | PB7         | D1  | VDDCORE       | G1  | PC18           | K1  | PC11           |
| A2  | PB8         | D2  | VDDCORE       | G2  | PC16           | K2  | PC6            |
| A3  | PB9         | D3  | PB2           | G3  | PC17           | К3  | PC2            |
| A4  | PB12        | D4  | TDO           | G4  | PC9            | K4  | PC0            |
| A5  | PB13        | D5  | TDI           | G5  | VDDIO          | K5  | PA27/PGMD15    |
| A6  | PB16        | D6  | PB17          | G6  | GND            | K6  | PA26/PGMD14    |
| A7  | PB22        | D7  | PB26          | G7  | GND            | K7  | GND            |
| A8  | PB23        | D8  | PA14/PGMD2    | G8  | GND            | K8  | VDDCORE        |
| A9  | PB25        | D9  | PA12/PGMD0    | G9  | GND            | К9  | VDDFLASH       |
| A10 | PB29        | D10 | PA11/PGMM3    | G10 | AD4            | K10 | VDDIO          |
| A11 | PB30        | D11 | PA8/PGMM0     | G11 | VDDIN          | K11 | VDDIO          |
| A12 | PB31        | D12 | PA7/PGMNVALID | G12 | VDDOUT         | K12 | PA18/PGMD6/AD1 |
| B1  | PB6         | E1  | PC22          | H1  | PC15           | L1  | SDCK           |
| B2  | PB3         | E2  | PC23          | H2  | PC14           | L2  | PC7            |
| B3  | PB4         | E3  | NRST          | НЗ  | PC13           | L3  | PC4            |
| B4  | PB10        | E4  | ТСК           | H4  | VDDCORE        | L4  | PC1            |
| B5  | PB14        | E5  | ERASE         | H5  | VDDCORE        | L5  | PA29           |
| B6  | PB18        | E6  | TEST          | H6  | GND            | L6  | PA24/PGMD12    |
| B7  | PB20        | E7  | VDDCORE       | H7  | GND            | L7  | PA21/PGMD9     |
| B8  | PB24        | E8  | VDDCORE       | H8  | GND            | L8  | ADVREF         |
| B9  | PB28        | E9  | GND           | H9  | GND            | L9  | VDDFLASH       |
| B10 | PA4/PGMNCMD | E10 | PA9/PGMM1     | H10 | PA19/PGMD7/AD2 | L10 | VDDFLASH       |
| B11 | PA0/PGMEN0  | E11 | PA10/PGMM2    | H11 | PA20/PGMD8/AD3 | L11 | PA17/PGMD5/AD0 |
| B12 | PA1/PGMEN1  | E12 | PA13/PGMD1    | H12 | VDDIO          | L12 | GND            |
| C1  | PB0         | F1  | PC21          | J1  | PC12           | M1  | PC8            |
| C2  | PB1         | F2  | PC20          | J2  | PC10           | M2  | PC5            |
| C3  | PB5         | F3  | PC19          | J3  | PA30           | М3  | PC3            |
| C4  | PB11        | F4  | JTAGSEL       | J4  | PA28           | M4  | PA31           |
| C5  | PB15        | F5  | TMS           | J5  | PA23/PGMD11    | M5  | PA25/PGMD13    |
| C6  | PB19        | F6  | VDDIO         | J6  | PA22/PGMD10    | M6  | DM             |
| C7  | PB21        | F7  | GND           | J7  | AD6            | M7  | DP             |
| C8  | PB27        | F8  | GND           | J8  | AD7            | M8  | GND            |
| C9  | PA6/PGMNOE  | F9  | GND           | J9  | VDDCORE        | M9  | XIN/PGMCK      |
| C10 | PA5/PGMRDY  | F10 | AD5           | J10 | VDDCORE        | M10 | XOUT           |
| C11 | PA2/PGMEN2  | F11 | PA15/PGMD3    | J11 | VDDCORE        | M11 | PLLRC          |
| C12 | PA3         | F12 | PA16/PGMD4    | J12 | VDDIO          | M12 | VDDPLL         |

Table 4-2.SAM7SE512/256/32 Pinout for 144-ball LFBGA Package

# 12 SAM7SE512/256/32 Summary

## 5. Power Considerations

### 5.1 Power Supplies

The SAM7SE512/256/32 has six types of power supply pins and integrates a voltage regulator, allowing the device to be supplied with only one voltage. The six power supply pin types are:

- VDDIN pin. It powers the voltage regulator and the ADC; voltage ranges from 3.0V to 3.6V, 3.3V nominal.
- VDDOUT pin. It is the output of the 1.8V voltage regulator.
- VDDIO pin. It powers the I/O lines; two voltage ranges are supported:
  - from 3.0V to 3.6V, 3.3V nominal
  - or from 1.65V to 1.95V, 1.8V nominal.
- VDDFLASH pin. It powers the USB transceivers and a part of the Flash. It is required for the Flash to operate correctly; voltage ranges from 3.0V to 3.6V, 3.3V nominal.
- VDDCORE pins. They power the logic of the device; voltage ranges from 1.65V to 1.95V, 1.8V typical. It can be connected to the VDDOUT pin with decoupling capacitor. VDDCORE is required for the device, including its embedded Flash, to operate correctly.
- VDDPLL pin. It powers the oscillator and the PLL. It can be connected directly to the VDDOUT pin.

In order to decrease current consumption, if the voltage regulator and the ADC are not used, VDDIN, ADVREF, AD4, AD5, AD6 and AD7 should be connected to GND. In this case VDDOUT should be left unconnected.

No separate ground pins are provided for the different power supplies. Only GND pins are provided and should be connected as shortly as possible to the system ground plane.

### 5.2 Power Consumption

The SAM7SE512/256/32 has a static current of less than 60  $\mu$ A on VDDCORE at 25°C, including the RC oscillator, the voltage regulator and the power-on reset when the brownout detector is deactivated. Activating the brownout detector adds 20  $\mu$ A static current.

The dynamic power consumption on VDDCORE is less than 80 mA at full speed when running out of the Flash. Under the same conditions, the power consumption on VDDFLASH does not exceed 10 mA.

## 5.3 Voltage Regulator

The SAM7SE512/256/32 embeds a voltage regulator that is managed by the System Controller.

In Normal Mode, the voltage regulator consumes less than 100  $\mu$ A static current and draws 100 mA of output current.

The voltage regulator also has a Low-power Mode. In this mode, it consumes less than 20  $\mu$ A static current and draws 1 mA of output current.

Adequate output supply decoupling is mandatory for VDDOUT to reduce ripple and avoid oscillations. The best way to achieve this is to use two capacitors in parallel:

• One external 470 pF (or 1 nF) NPO capacitor should be connected between VDDOUT and GND as close to the chip as possible.



# SAM7SE512/256/32 Summary

## 7. Processor and Architecture

## 7.1 ARM7TDMI Processor

- RISC processor based on ARMv4T Von Neumann architecture
  - Runs at up to 55 MHz, providing 0.9 MIPS/MHz (core supplied with 1.8V)
- Two instruction sets
  - ARM® high-performance 32-bit instruction set
  - Thumb<sup>®</sup> high code density 16-bit instruction set
- Three-stage pipeline architecture
  - Instruction Fetch (F)
  - Instruction Decode (D)
  - Execute (E)

## 7.2 Debug and Test Features

- EmbeddedICE<sup>™</sup> (Integrated embedded in-circuit emulator)
  - Two watchpoint units
  - Test access port accessible through a JTAG protocol
  - Debug communication channel
- Debug Unit
  - Two-pin UART
  - Debug communication channel interrupt handling
  - Chip ID Register
- IEEE1149.1 JTAG Boundary-scan on all digital pins

### 7.3 Memory Controller

- Programmable Bus Arbiter
  - Handles requests from the ARM7TDMI and the Peripheral DMA Controller
- · Address decoder provides selection signals for
  - Four internal 1 Mbyte memory areas
  - One 256-Mbyte embedded peripheral area
  - Eight external 256-Mbyte memory areas
- Abort Status Registers
  - Source, Type and all parameters of the access leading to an abort are saved
  - Facilitates debug by detection of bad pointers
- Misalignment Detector
  - Alignment checking of all data accesses
  - Abort generation in case of misalignment
- Remap Command
  - Remaps the SRAM in place of the embedded non-volatile memory
  - Allows handling of dynamic exception vectors
- 16-area Memory Protection Unit (Internal Memory and peripheral protection only)





- Individually programmable size between 1K Byte and 1M Byte
- Individually programmable protection against write and/or user access
- Peripheral protection against write and/or user access
- Embedded Flash Controller
  - Embedded Flash interface, up to three programmable wait states
  - Prefetch buffer, buffering and anticipating the 16-bit requests, reducing the required wait states
  - Key-protected program, erase and lock/unlock sequencer
  - Single command for erasing, programming and locking operations
  - Interrupt generation in case of forbidden operation

## 7.4 External Bus Interface

- Integrates Three External Memory Controllers:
  - Static Memory Controller
  - SDRAM Controller
  - ECC Controller
- Additional Logic for NAND Flash and CompactFlash<sup>®</sup> Support
  - NAND Flash support: 8-bit as well as 16-bit devices are supported
  - CompactFlash support: all modes (Attribute Memory, Common Memory, I/O, True IDE) are supported but the signals \_IOIS16 (I/O and True IDE modes) and -ATA SEL (True IDE mode) are not handled.
- Optimized External Bus:
  - 16- or 32-bit Data Bus (32-bit Data Bus for SDRAM only)
  - Up to 23-bit Address Bus, Up to 8-Mbytes Addressable
  - Up to 8 Chip Selects, each reserved to one of the eight Memory Areas
  - Optimized pin multiplexing to reduce latencies on External Memories
- Configurable Chip Select Assignment:
  - Static Memory Controller on NCS0
  - SDRAM Controller or Static Memory Controller on NCS1
  - Static Memory Controller on NCS2, Optional CompactFlash Support
  - Static Memory Controller on NCS3, NCS5 NCS6, Optional NAND Flash Support
  - Static Memory Controller on NCS4, Optional CompactFlash Support
  - Static Memory Controller on NCS7

## 7.5 Static Memory Controller

- External memory mapping, 512-Mbyte address space
- 8-, or 16-bit Data Bus
- Up to 8 Chip Select Lines
- Multiple Access Modes supported
  - Byte Write or Byte Select Lines
  - Two different Read Protocols for each Memory Bank

## <sup>18</sup> SAM7SE512/256/32 Summary

The Flash benefits from the integration of a power reset cell and from the brownout detector. This prevents code corruption during power supply changes, even in the worst conditions.

### 8.1.2.2 Embedded Flash Controller

The Embedded Flash Controller (EFC) manages accesses performed by the masters of the system. It enables reading the Flash and writing the write buffer. It also contains a User Interface, mapped within the Memory Controller on the APB. The User Interface allows:

- programming of the access parameters of the Flash (number of wait states, timings, etc.)
- starting commands such as full erase, page erase, page program, NVM bit set, NVM bit clear, etc.
- · getting the end status of the last command
- · getting error status
- programming interrupts on the end of the last commands or on errors

The Embedded Flash Controller also provides a dual 32-bit Prefetch Buffer that optimizes 16-bit access to the Flash. This is particularly efficient when the processor is running in Thumb mode.

- Two EFCs (EFC0 and EFC1) are embedded in the SAM7SE512 to control each plane of 256 KBytes. Dual plane organization allows concurrent Read and Program.
- One EFC (EFC0) is embedded in the SAM7SE256 to control the single plane 256 KBytes.
- One EFC (EFC0) is embedded in the SAM7SE32 to control the single plane 32 KBytes.

### 8.1.2.3 Lock Regions

The SAM7SE512 Embedded Flash Controller manages 32 lock bits to protect 32 regions of the flash against inadvertent flash erasing or programming commands. The SAM7SE512 contains 32 lock regions and each lock region contains 64 pages of 256 bytes. Each lock region has a size of 16 Kbytes.

The SAM7SE256 Embedded Flash Controller manages 16 lock bits to protect 16 regions of the flash against inadvertent flash erasing or programming commands. The SAM7SE256 contains 16 lock regions and each lock region contains 64 pages of 256 bytes. Each lock region has a size of 16 Kbytes.

The SAM7SE32 Embedded Flash Controller manages 8 lock bits to protect 8 regions of the flash against inadvertent flash erasing or programming commands. The SAM7SE32 contains 8 lock regions and each lock region contains 32 pages of 128 bytes. Each lock region has a size of 4 Kbytes.

If a locked-region's erase or program command occurs, the command is aborted and the EFC triggers an interrupt.

The 32 (SAM7SE512), 16 (SAM7SE256) or 8 (SAM7SE32) NVM bits are software programmable through the EFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 8.1.2.4 Security Bit Feature

The SAM7SE512/256/32 features a security bit, based on a specific NVM-bit. When the security is enabled, any access to the Flash, either through the ICE interface or through the Fast Flash Programming Interface, is forbidden.





The security bit can only be enabled through the Command "Set Security Bit" of the EFC User Interface. Disabling the security bit can only be achieved by asserting the ERASE pin at 1 and after a full flash erase is performed. When the security bit is deactivated, all accesses to the flash are permitted.

It is important to note that the assertion of the ERASE pin should always be longer than 200 ms.

As the ERASE pin integrates a permanent pull-down, it can be left unconnected during normal operation. However, it is safer to connect it directly to GND for the final application.

### 8.1.2.5 Non-volatile Brownout Detector Control

Two general purpose NVM (GPNVM) bits are used for controlling the brownout detector (BOD), so that even after a power loss, the brownout detector operations remain in their state.

These two GPNVM bits can be cleared or set respectively through the commands "Clear General-purpose NVM Bit" and "Set General-purpose NVM Bit" of the EFC User Interface.

- GPNVM bit 0 is used as a brownout detector enable bit. Setting the GPNVM bit 0 enables the BOD, clearing it disables the BOD. Asserting ERASE clears the GPNVM bit 0 and thus disables the brownout detector by default.
- GPNVM bit 1 is used as a brownout reset enable signal for the reset controller. Setting the GPNVM bit 1 enables the brownout reset when a brownout is detected, Clearing the GPNVM bit 1 disables the brownout reset. Asserting ERASE disables the brownout reset by default.

### 8.1.2.6 Calibration Bits

Sixteen NVM bits are used to calibrate the brownout detector and the voltage regulator. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the calibration bits.

### 8.1.3 Fast Flash Programming Interface

The Fast Flash Programming Interface allows programming the device through either a serial JTAG interface or through a multiplexed fully-handshaked parallel port. It allows gang-programming with market-standard industrial programmers.

The FFPI supports read, page program, page erase, full erase, lock, unlock and protect commands.

The Fast Flash Programming Interface is enabled and the Fast Programming Mode is entered when the TST pin and the PA0 and PA1 pins are all tied high and PA2 tied to low.

- The Flash of the SAM7SE512 is organized in 2048 pages of 256 bytes (dual plane). It reads as 131,072 32-bit words.
- The Flash of the SAM7SE256 is organized in 1024 pages of 256 bytes (single plane). It reads as 65,536 32-bit words.
- The Flash of the SAM7SE32 is organized in 256 pages of 128 bytes (single plane). It reads as 32,768 32-bit words.
- The Flash of the SAM7SE512/256 contains a 256-byte write buffer, accessible through a 32bit interface.
- The Flash of the SAM7SE32 contains a 128-byte write buffer, accessible through a 32-bit interface.



Figure 9-1. System Controller Block Diagram





### 9.1 Reset Controller

- Based on one power-on reset cell and a double brownout detector
- Status of the last reset, either Power-up Reset, Software Reset, User Reset, Watchdog Reset, Brownout Reset
- Controls the internal resets and the NRST pin output
- Allows to shape a signal on the NRST line, guaranteeing that the length of the pulse meets any requirement.

### 9.1.1 Brownout Detector and Power On Reset

The SAM7SE512/256/32 embeds one brownout detection circuit and a power-on reset cell. The power-on reset is supplied with and monitors VDDCORE.

Both signals are provided to the Flash to prevent any code corruption during power-up or powerdown sequences or if brownouts occur on the VDDCORE power supply.

The power-on reset cell has a limited-accuracy threshold at around 1.5V. Its output remains low during power-up until VDDCORE goes over this voltage level. This signal goes to the reset controller and allows a full re-initialization of the device.

The brownout detector monitors the VDDCORE and VDDFLASH levels during operation by comparing it to a fixed trigger level. It secures system operations in the most difficult environments and prevents code corruption in case of brownout on the VDDCORE or VDDFLASH.

When the brownout detector is enabled and VDDCORE decreases to a value below the trigger level (Vbot18-, defined as Vbot18 - hyst/2), the brownout output is immediately activated.

When VDDCORE increases above the trigger level (Vbot18+, defined as Vbot18 + hyst/2), the reset is released. The brownout detector only detects a drop if the voltage on VDDCORE stays below the threshold voltage for longer than about  $1\mu s$ .

The VDDCORE threshold voltage has a hysteresis of about 50 mV, to ensure spike free brownout detection. The typical value of the brownout detector threshold is 1.68V with an accuracy of  $\pm$  2% and is factory calibrated.

When the brownout detector is enabled and VDDFLASH decreases to a value below the trigger level (Vbot33-, defined as Vbot33 - hyst/2), the brownout output is immediately activated.

When VDDFLASH increases above the trigger level (Vbot33+, defined as Vbot33 + hyst/2), the reset is released. The brownout detector only detects a drop if the voltage on VDDCORE stays below the threshold voltage for longer than about 1µs.

The VDDFLASH threshold voltage has a hysteresis of about 50 mV, to ensure spike free brownout detection. The typical value of the brownout detector threshold is 2.80V with an accuracy of  $\pm$  3.5% and is factory calibrated.

The brownout detector is low-power, as it consumes less than 20  $\mu$ A static current. However, it can be deactivated to save its static current. In this case, it consumes less than 1 $\mu$ A. The deactivation is configured through the GPNVM bit 0 of the Flash.

### 9.2 Clock Generator

The Clock Generator embeds one low-power RC Oscillator, one Main Oscillator and one PLL with the following characteristics:

• RC Oscillator ranges between 22 KHz and 42 KHz

## 30 SAM7SE512/256/32 Summary

- Main Oscillator frequency ranges between 3 and 20 MHz
- Main Oscillator can be bypassed
- PLL output ranges between 80 and 220 MHz

It provides SLCK, MAINCK and PLLCK.

Figure 9-2. Clock Generator Block Diagram



## 9.3 Power Management Controller

The Power Management Controller uses the Clock Generator outputs to provide:

- the Processor Clock PCK
- the Master Clock MCK
- the USB Clock UDPCK
- all the peripheral clocks, independently controllable
- three programmable clock outputs

The Master Clock (MCK) is programmable from a few hundred Hz to the maximum operating frequency of the device.

The Processor Clock (PCK) switches off when entering processor idle mode, thus allowing reduced power consumption while waiting for an interrupt.



## 9.5 Debug Unit

- Comprises:
  - One two-pin UART
  - One Interface for the Debug Communication Channel (DCC) support
  - One set of Chip ID Registers
  - One Interface providing ICE Access Prevention
- Two-pin UART
  - USART-compatible User Interface
  - Programmable Baud Rate Generator
  - Parity, Framing and Overrun Error
  - Automatic Echo, Local Loopback and Remote Loopback Channel Modes
- Debug Communication Channel Support
  - Offers visibility of COMMRX and COMMTX signals from the ARM Processor
- Chip ID Registers
  - Identification of the device revision, sizes of the embedded memories, set of peripherals
  - Chip ID is 0x272A 0A40 (VERSION 0) for SAM7SE512
  - Chip ID is 0x272A 0940 (VERSION 0) for SAM7SE256
  - Chip ID is 0x2728 0340 (VERSION 0) for SAM7SE32

### 9.6 Periodic Interval Timer

• 20-bit programmable counter plus 12-bit interval counter

### 9.7 Watchdog Timer

- 12-bit key-protected Programmable Counter running on prescaled SLCK
- Provides reset or interrupt signals to the system
- Counter may be stopped while the processor is in debug state or in idle mode

### 9.8 Real-time Timer

- 32-bit free-running counter with alarm running on prescaled SLCK
- Programmable 16-bit prescaler for SLCK accuracy compensation

### 9.9 PIO Controllers

- Three PIO Controllers. PIO A and B each control 32 I/O lines and PIO C controls 24 I/O lines.
- Fully programmable through set/clear registers
- Multiplexing of two peripheral functions per I/O line
- For each I/O line (whether assigned to a peripheral or used as general-purpose I/O)
  - Input change interrupt
  - Half a clock period glitch filter
  - Multi-drive option enables driving in open drain
  - Programmable pull-up on each I/O line
  - Pin data status register, supplies visibility of the level on the pin at any time





## 10.5 PIO Controller B Multiplexing

|          | PIC          | O Controller B | Application U | sage     |          |
|----------|--------------|----------------|---------------|----------|----------|
| I/O Line | Peripheral A | Peripheral B   | Comments      | Function | Comments |
| PB0      | TIOA0        | A0/NBS0        |               |          |          |
| PB1      | TIOB0        | A1/NBS2        |               |          |          |
| PB2      | SCK0         | A2             |               |          |          |
| PB3      | NPCS3        | A3             |               |          |          |
| PB4      | TCLK0        | A4             |               |          |          |
| PB5      | NPCS3        | A5             |               |          |          |
| PB6      | PCK0         | A6             |               |          |          |
| PB7      | PWM3         | A7             |               |          |          |
| PB8      | ADTRG        | A8             |               |          |          |
| PB9      | NPCS1        | A9             |               |          |          |
| PB10     | NPCS2        | A10            |               |          |          |
| PB11     | PWM0         | A11            |               |          |          |
| PB12     | PWM1         | A12            |               |          |          |
| PB13     | PWM2         | A13            |               |          |          |
| PB14     | PWM3         | A14            |               |          |          |
| PB15     | TIOA1        | A15            |               |          |          |
| PB16     | TIOB1        | A16/BA0        |               |          |          |
| PB17     | PCK1         | A17/BA1        |               |          |          |
| PB18     | PCK2         | D16            |               |          |          |
| PB19     | FIQ          | D17            |               |          |          |
| PB20     | IRQ0         | D18            |               |          |          |
| PB21     | PCK1         | D19            |               |          |          |
| PB22     | NPCS3        | D20            |               |          |          |
| PB23     | PWM0         | D21            |               |          |          |
| PB24     | PWM1         | D22            |               |          |          |
| PB25     | PWM2         | D23            |               |          |          |
| PB26     | TIOA2        | D24            |               |          |          |
| PB27     | TIOB2        | D25            |               |          |          |
| PB28     | TCLK1        | D26            |               |          |          |
| PB29     | TCLK2        | D27            |               |          |          |
| PB30     | NPCS2        | D28            |               |          |          |
| PB31     | PCK2         | D29            |               |          |          |

Table 10-3. Multiplexing on PIO Controller B



## 10.13 USB Device Port

- USB V2.0 full-speed compliant,12 Mbits per second.
- Embedded USB V2.0 full-speed transceiver
- Embedded 2688-byte dual-port RAM for endpoints
- Eight endpoints
  - Endpoint 0: 64bytes
  - Endpoint 1 and 2: 64 bytes ping-pong
  - Endpoint 3: 64 bytes
  - Endpoint 4 and 5: 512 bytes ping-pong
  - Endpoint 6 and 7: 64 bytes ping-pong
  - Ping-pong Mode (two memory banks) for Isochronous and bulk endpoints
- Suspend/resume logic
- Integrated Pull-up on DDP

## 10.14 Analog-to-Digital Converter

- 8-channel ADC
- 10-bit 384 Ksamples/sec. or 8-bit 583 Ksamples/sec. Successive Approximation Register ADC
- ±2 LSB Integral Non Linearity, ±1 LSB Differential Non Linearity
- Integrated 8-to-1 multiplexer, offering eight independent 3.3V analog inputs
- External voltage reference for better accuracy on low voltage inputs
- Individual enable and disable of each channel
- Multiple trigger sources
  - Hardware or software trigger
  - External trigger pin
  - Timer Counter 0 to 2 outputs TIOA0 to TIOA2 trigger
- Sleep Mode and conversion sequencer
  - Automatic wakeup on trigger and back to sleep mode after conversions of all enabled channels
- Each analog input shared with digital signals



### Figure 11-2. 144-ball LFBGA Package Drawing





0.4

0.70

All dimensions are in mm



## **Revision History**

| Doc. Rev | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Change<br>Request<br>Ref.                  |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
|          | First issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                            |
| 6222AS   | Revised Memories with condensed mapping.<br>Added Package Outlines and 144-ball LFBGA pin and ordering information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | #2709                                      |
| 6222BS   | Section 12. "Ordering Information" on page 45 ordering information code reference changed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | #3699                                      |
| 6222CS   | Section 6.1 "JTAG Port Pins", Section 6.3 "Reset Pin", Section 6.5 "SDCK Pin", removed statement: "not 5V tolerant"<br>Section 7.6 "SDRAM Controller", Mobile SDRAM controller added to SDRAMC features<br>INL and DNL updated in Section 10.14 "Analog-to-Digital Converter"<br>"Features" on page 2, Fully Static Operation; added, up to 55 MHz at 1.8V and 85°C worst case conditions<br>Section 7.1 "ARM7TDMI Processor", Runs at up to 55 MHz, providing 0.9 MIPS/MHz (core supplied with 1.8V)<br>Section 7.8 "Peripheral DMA Controller" PDC priority list added<br>Section 7.5 "Static Memory Controller", Multiple device adaptability includes: compliant w/PSRAM in<br>synchronous operations. | #3826<br>#4005<br>#3924<br>#3833<br>review |
| 6222DS   | Figure 8-1 "SAM7SE Memory Mapping" Compact Flash not shown w/EBI Chip Select 5. Compact Flash is shown with EBI Chip Select 2.<br>Section 8.1.2.1 "Flash Overview", updated AT91SAM7SE32"reads as 8192 32-bit words."<br>Section 6. "/O Lines Considerations", "JTAG Port Pins", "Test Pin", "Reset Pin", "ERASE Pin" descriptions updated                                                                                                                                                                                                                                                                                                                                                                 | 4804<br>4512<br>5062                       |
| 6222ES   | Section 10.11 "Timer Counter",the TC has two output compare and one input capture per channel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4209                                       |
| 6222FS   | Features:<br>"Mode for General Purpose Two-wire UART Serial Communication" added to "Debug Unit (DBGU)".<br>Signal Description:<br>Table 3-1, "Signal Description List", AD0-AD3 and AD4-AD7 comments reversed.<br>System Controller:                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5846<br>5271                               |
|          | Figure 9-1 "System Controller Block Diagram", 'periph_nreset' changed into 'power_on_reset' for RTT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 5222                                       |
| 6222GS   | MRL B Ordering Codes added to Table 12-1, "Ordering Information"<br>'Product Description' changed to 'AT91SAM ARM-based Flash MCU' on the first page.<br>'AT91SAM' product prefix changed to 'SAM', except for Chip ID and ordering codes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 7749<br>rfo                                |