



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 2 0 0 0 0 0 0              |                                                                             |
|----------------------------|-----------------------------------------------------------------------------|
| Product Status             | Active                                                                      |
| Core Processor             | ARM7®                                                                       |
| Core Size                  | 16/32-Bit                                                                   |
| Speed                      | 55MHz                                                                       |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, SPI, SSC, UART/USART, USB                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 88                                                                          |
| Program Memory Size        | 512KB (512K x 8)                                                            |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 32K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 1.95V                                                               |
| Data Converters            | A/D 8x10b                                                                   |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 144-LFBGA                                                                   |
| Supplier Device Package    | 144-LFBGA (10x10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at91sam7se512b-cu |
|                            |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Provides Reset or Interrupt Signals to the System
- Counter May Be Stopped While the Processor is in Debug State or in Idle Mode
- Real-time Timer (RTT)
  - 32-bit Free-running Counter with Alarm
  - Runs Off the Internal RC Oscillator
- Three Parallel Input/Output Controllers (PIO)
  - Eighty-eight Programmable I/O Lines Multiplexed with up to Two Peripheral I/Os
  - Input Change Interrupt Capability on Each I/O Line
  - Individually Programmable Open-drain, Pull-up Resistor and Synchronous Output
  - Schmitt Trigger on All inputs
- Eleven Peripheral DMA Controller (PDC) Channels
- One USB 2.0 Full Speed (12 Mbits per second) Device Port
  - On-chip Transceiver, Eight Endpoints, 2688-byte Configurable Integrated FIFOs
- One Synchronous Serial Controller (SSC)
  - Independent Clock and Frame Sync Signals for Each Receiver and Transmitter
  - I<sup>2</sup>S Analog Interface Support, Time Division Multiplex Support
  - High-speed Continuous Data Stream Capabilities with 32-bit Data Transfer
- Two Universal Synchronous/Asynchronous Receiver Transmitters (USART)
  - Individual Baud Rate Generator, IrDA<sup>®</sup> Infrared Modulation/Demodulation
  - Support for ISO7816 T0/T1 Smart Card, Hardware Handshaking, RS485 Support
  - Full Modem Line Support on USART1
- One Master/Slave Serial Peripheral Interfaces (SPI)
- 8- to 16-bit Programmable Data Length, Four External Peripheral Chip Selects
- One Three-channel 16-bit Timer/Counter (TC)
  - Three External Clock Inputs, Two Multi-purpose I/O Pins per Channel
  - Double PWM Generation, Capture/Waveform Mode, Up/Down Capability
- One Four-channel 16-bit PWM Controller (PWMC)
- One Two-wire Interface (TWI)
  - Master, Multi-Master and Slave Mode Support, All Two-wire Atmel EEPROMs Supported
  - General Call Supported in Slave Mode
- One 8-channel 10-bit Analog-to-Digital Converter, Four Channels Multiplexed with Digital I/Os
- SAM-BA®
  - Default Boot program
  - Interface with SAM-BA Graphic User Interface
- IEEE<sup>®</sup> 1149.1 JTAG Boundary Scan on All Digital Pins
- Four High-current Drive I/O lines, Up to 16 mA Each
- Power Supplies
  - Embedded 1.8V Regulator, Drawing up to 100 mA for the Core and External Components
  - 1.8V or 3,3V VDDIO I/O Lines Power Supply, Independent 3.3V VDDFLASH Flash Power Supply
  - 1.8V VDDCORE Core Power Supply with Brownout Detector
- Fully Static Operation:
  - Up to 55 MHz at 1.8V and 85° C Worst Case Conditions
  - Up to 48 MHz at 1.65V and 85° C Worst Case Conditions
- Available in a 128-lead LQFP Green Package, or a 144-ball LFBGA RoHS-compliant Package

## 4. Package

The SAM7SE512/256/32 is available in:

- 20 x 14 mm 128-lead LQFP package with a 0.5 mm lead pitch.
- 10x 10 x 1.4 mm 144-ball LFBGA package with a 0.8 mm lead pitch

## 4.1 128-lead LQFP Package Outline

Figure 4-1 shows the orientation of the 128-lead LQFP package and a detailed mechanical description is given in the Mechanical Characteristics section of the full datasheet.

Figure 4-1. 128-lead LQFP Package Outline (Top View)







- One external 2.2  $\mu F$  (or 3.3  $\mu F)$  X7R capacitor should be connected between VDDOUT and GND.

Adequate input supply decoupling is mandatory for VDDIN in order to improve startup stability and reduce source voltage drop. The input decoupling capacitor should be placed close to the chip. For example, two capacitors can be used in parallel: 100 nF NPO and 4.7  $\mu$ F X7R.

### 5.4 Typical Powering Schematics

The SAM7SE512/256/32 supports a 3.3V single supply mode. The internal regulator input connected to the 3.3V source and its output feeds VDDCORE and the VDDPLL. Figure 5-1 shows the power schematics to be used for USB bus-powered systems.



Figure 5-1. 3.3V System Single Power Supply Schematic

## 6. /O Lines Considerations

### 6.1 JTAG Port Pins

TMS, TDI and TCK are Schmitt trigger inputs. TMS, TDI and TCK do not integrate a pull-up resistor.

TDO is an output, driven at up to VDDIO, and has no pull-up resistor.

The JTAGSEL pin is used to select the JTAG boundary scan when asserted at a high level. The JTAGSEL pin integrates a permanent pull-down resistor of about 15 k $\Omega$ 

To eliminate any risk of spuriously entering the JTAG boundary scan mode due to noise on JTAGSEL, it should be tied externally to GND if boundary scan is not used, or put in place an external low value resistor (such as 1 k $\Omega$ ).

### 6.2 Test Pin

The TST pin is used for manufacturing test or fast programming mode of the SAM7SE512/256/32 when asserted high. The TST pin integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND.

To eliminate any risk of entering the test mode due to noise on the TST pin, it should be tied to GND if the FFPI is not used, or put in place an external low value resistor (such as 1 k $\Omega$ ).

To enter fast programming mode, the TST pin and the PA0 and PA1 pins should be tied high and PA2 tied low.

Driving the TST pin at a high level while PA0 or PA1 is driven at 0 leads to unpredictable results.

### 6.3 Reset Pin

The NRST pin is bidirectional with an open-drain output buffer. It is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external components or asserted low externally to reset the microcontroller. There is no constraint on the length of the reset pulse, and the reset controller can guarantee a minimum pulse length. This allows connection of a simple push-button on the NRST pin as system user reset, and the use of the NRST signal to reset all the components of the system.

An external power-on reset can drive this pin during the start-up instead of using the internal power-on reset circuit.

The NRST pin integrates a permanent pull-up of about 100 k $\Omega$  resistor to VDDIO.

This pin has Schmitt trigger input.

### 6.4 ERASE Pin

The ERASE pin is used to re-initialize the Flash content and some of its NVM bits. It integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND.

To eliminate any risk of erasing the Flash due to noise on the ERASE pin, it should be tied externally to GND, which prevents erasing the Flash from the application, or put in place an external low value resistor (such as  $1 \text{ k}\Omega$ ).

This pin is debounced by the RC oscillator to improve the glitch tolerance. When the pin is tied to high during less than 100 ms, ERASE pin is not taken into account. The pin must be tied high during more than 220 ms to perform the re-initialization of the Flash.



## SAM7SE512/256/32 Summary

## 7. Processor and Architecture

## 7.1 ARM7TDMI Processor

- RISC processor based on ARMv4T Von Neumann architecture
  - Runs at up to 55 MHz, providing 0.9 MIPS/MHz (core supplied with 1.8V)
- Two instruction sets
  - ARM® high-performance 32-bit instruction set
  - Thumb<sup>®</sup> high code density 16-bit instruction set
- Three-stage pipeline architecture
  - Instruction Fetch (F)
  - Instruction Decode (D)
  - Execute (E)

### 7.2 Debug and Test Features

- EmbeddedICE<sup>™</sup> (Integrated embedded in-circuit emulator)
  - Two watchpoint units
  - Test access port accessible through a JTAG protocol
  - Debug communication channel
- Debug Unit
  - Two-pin UART
  - Debug communication channel interrupt handling
  - Chip ID Register
- IEEE1149.1 JTAG Boundary-scan on all digital pins

#### 7.3 Memory Controller

- Programmable Bus Arbiter
  - Handles requests from the ARM7TDMI and the Peripheral DMA Controller
- · Address decoder provides selection signals for
  - Four internal 1 Mbyte memory areas
  - One 256-Mbyte embedded peripheral area
  - Eight external 256-Mbyte memory areas
- Abort Status Registers
  - Source, Type and all parameters of the access leading to an abort are saved
  - Facilitates debug by detection of bad pointers
- Misalignment Detector
  - Alignment checking of all data accesses
  - Abort generation in case of misalignment
- Remap Command
  - Remaps the SRAM in place of the embedded non-volatile memory
  - Allows handling of dynamic exception vectors
- 16-area Memory Protection Unit (Internal Memory and peripheral protection only)



## SAM7SE512/256/32 Summary

- Multiple device adaptability
  - Compliant with LCD Module
  - Compliant with PSRAM in synchronous operations
  - Programmable Setup Time Read/Write
  - Programmable Hold Time Read/Write
- Multiple Wait State Management
  - Programmable Wait State Generation
  - External Wait Request
  - Programmable Data Float Time

#### 7.6 SDRAM Controller

- Numerous configurations supported
  - 2K, 4K, 8K Row Address Memory Parts
  - SDRAM with two or four Internal Banks
  - SDRAM with 16- or 32-bit Data Path
- Programming facilities
  - Word, half-word, byte access
  - Automatic page break when Memory Boundary has been reached
  - Multibank Ping-pong Access
  - Timing parameters specified by software
  - Automatic refresh operation, refresh rate is programmable
- Energy-saving capabilities
  - Self-refresh, and Low-power Modes supported
- Error detection
  - Refresh Error Interrupt
- SDRAM Power-up Initialization by software
- Latency is set to two clocks (CAS Latency of 1, 3 Not Supported)
- Auto Precharge Command not used
- Mobile SDRAM supported (except for low-power extended mode and deep power-down mode)

### 7.7 Error Corrected Code Controller

- Tracking the accesses to a NAND Flash device by triggering on the corresponding chip select
- Single bit error correction and 2-bit Random detection.
- Automatic Hamming Code Calculation while writing
  - ECC value available in a register
- Automatic Hamming Code Calculation while reading
  - Error Report, including error flag, correctable error flag and word address being detected erroneous
  - Supports 8- or 16-bit NAND Flash devices with 512-, 1024-, 2048- or 4096-byte pages





## 7.8 Peripheral DMA Controller

- Handles data transfer between peripherals and memories
- Eleven channels
  - Two for each USART
  - Two for the Debug Unit
  - Two for the Serial Synchronous Controller
  - Two for the Serial Peripheral Interface
  - One for the Analog-to-digital Converter
- · Low bus arbitration overhead
  - One Master Clock cycle needed for a transfer from memory to peripheral
  - Two Master Clock cycles needed for a transfer from peripheral to memory
- Next Pointer management for reducing interrupt latency requirements
- Peripheral DMA Controller (PDC) priority is as follows (from the highest priority to the lowest):

| Receive  | DBGU   |
|----------|--------|
| Receive  | USART0 |
| Receive  | USART1 |
| Receive  | SSC    |
| Receive  | ADC    |
| Receive  | SPI    |
| Transmit | DBGU   |
| Transmit | USART0 |
| Transmit | USART1 |
| Transmit | SSC    |
| Transmit | SPI    |
|          |        |

## SAM7SE512/256/32 Summary

## 8. Memories

- 512 Kbytes of Flash Memory (SAM7SE512)
  - dual plane
  - two contiguous banks of 1024 pages of 256 bytes
  - Fast access time, 30 MHz single-cycle access in Worst Case conditions
  - Page programming time: 6 ms, including page auto-erase
  - Page programming without auto-erase: 3 ms
  - Full chip erase time: 15 ms
  - 10,000 write cycles, 10-year data retention capability
  - 32 lock bits, each protecting 32 lock regions of 64 pages
  - Protection Mode to secure contents of the Flash
- 256 Kbytes of Flash Memory (SAM7SE256)
  - single plane
  - one bank of 1024 pages of 256 bytes
  - Fast access time, 30 MHz single-cycle access in Worst Case conditions
  - Page programming time: 6 ms, including page auto-erase
  - Page programming without auto-erase: 3 ms
  - Full chip erase time: 15 ms
  - 10,000 cycles, 10-year data retention capability
  - 16 lock bits, each protecting 16 lock regions of 64 pages
  - Protection Mode to secure contents of the Flash
- 32 Kbytes of Flash Memory (SAM7SE32)
  - single plane
  - one bank of 256 pages of 128 bytes
  - Fast access time, 30 MHz single-cycle access in Worst Case conditions
  - Page programming time: 6 ms, including page auto-erase
  - Page programming without auto-erase: 3 ms
  - Full chip erase time: 15 ms
  - 10,000 cycles, 10-year data retention capability
  - 8 lock bits, each protecting 8 lock regions of 32 pages
  - Protection Mode to secure contents of the Flash
- 32 Kbytes of Fast SRAM (SAM7SE512/256)
  - Single-cycle access at full speed
- 8 Kbytes of Fast SRAM (SAM7SE32)
  - Single-cycle access at full speed





256 Bytes/64 registers

# SAM7SE512/256/32 Summary

256 MBytes

0xFFFE 3FFF 0xFFFE 4000

0xFFFF EFFF

0xFFFF F000

0xFFFF FFFF

Reserved

SYSC

| A                          | Address Memory Space                         | 9                              | ıl                                        | nternal Memory Mappir                 | ng         | Note:                                     |                                     |                                                |
|----------------------------|----------------------------------------------|--------------------------------|-------------------------------------------|---------------------------------------|------------|-------------------------------------------|-------------------------------------|------------------------------------------------|
| 0x0000 0000                | Internal Memories                            | 256 MBytes                     | 0x0000 0000                               | Boot Memory (1)<br>Flash before Remap | 1 MBytes   |                                           | be ROM, Flash or<br>ing on GPNVM2 a |                                                |
| 0x0FFF FFFF<br>0x1000 0000 | EBI<br>Chip Select 0                         | 256 MBytes                     | 0x000F FFFF<br>0x0010 0000                | SRAM after Remap                      | 1 MBytes   |                                           |                                     |                                                |
| 0x1FFF FFFF<br>0x2000 0000 | SMC<br>EBI<br>Chip Select 1/                 | 256 MBytes                     | 0x001F FFFF<br>0x0020 0000<br>0x002F FFFF | Internal SRAM                         | 1 MBytes   |                                           |                                     |                                                |
| 0x2FFF FFFF<br>0x3000 0000 | SMC or SDRAMC<br>EBI<br>Chip Select 2        | 256 MBytes                     | 0x0030 0000<br>0x003F FFFF                | Internal ROM                          | 1 MBytes   |                                           |                                     |                                                |
| 0x3FFF FFFF<br>0x4000 0000 | EBI<br>Chip Select 3                         |                                | 0x0040 0000                               | Reserved                              | 252 MBytes | S                                         |                                     |                                                |
| 0x4FFF FFFF<br>0x5000 0000 | SMC/NANDFlash/<br>SmartMedia<br>EBI          | 256 MBytes                     | 0x0FFF FFFF                               |                                       |            | 1                                         | em Controller Ma                    | pping                                          |
| 0x5FFF FFFF                | Chip Select 4<br>SMC<br>Compact Flash        | 256 MBytes                     |                                           |                                       |            | 0xFFFF F000                               | AIC                                 | 512 Bytes/128 registers                        |
| 0x6000 0000<br>0x6FFF FFFF | EBI<br>Chip Select 5<br>SMC<br>Compact Flash | 256 MBytes                     |                                           |                                       |            | 0xFFFF F1FF<br>0xFFFF F200                | DBGU                                | 512 Bytes/128 registers                        |
| 0x7000 0000                | EBI<br>Chip Select 6                         | 256 MBytes                     | Periphe                                   | ral Mapping                           |            | 0xFFFF F3FF<br>0xFFFF F400                |                                     |                                                |
| 0x7FFF FFFF<br>0x8000 0000 | EBI<br>Chip Select 7                         | 256 MBytes                     | 0xFFF9 FFFF                               | served                                |            | 0xFFFF F5FF<br>0xFFFF F600                | PIOA                                | 512 Bytes/128 registers                        |
| 0x8FFF FFFF<br>0x9000 0000 |                                              |                                | 0xFFFA 3FFF<br>0xFFFA 4000                | TC1, TC2 16 Kbytes                    |            |                                           | PIOB                                | 512 Bytes/128 registers                        |
|                            |                                              |                                | 0xFFFB 0000<br>0xFFFB 3FFF<br>0xFFFB 4000 | UDP 16 Kbytes                         |            | 0xFFFF F7FF<br>0xFFFF F800                | PIOC                                | 512 Bytes/128 registers                        |
|                            |                                              |                                | 0xFFFB 7FFF                               | TWI 16 Kbytes                         |            | 0xFFFF F9FF<br>0xFFFF FA00                |                                     | ,                                              |
|                            |                                              |                                |                                           | SART0 16 Kbytes                       |            | 0xFFFF FBFF<br>0xFFFF FC00                | Reserved                            |                                                |
|                            | Undefined<br>(Abort)                         | 6 x 256 MBytes<br>1,536 MBytes | 0xFFFC 4000 US                            | SART1 16 Kbytes                       |            | 0xFFFF FCFF<br>0xFFFF FD00                | PMC<br>RSTC                         | 256 Bytes/64 registers<br>16 Bytes/4 registers |
|                            | , <i>,</i>                                   |                                | 0xFFFC BFFF                               | WMC 16 Kbytes                         |            | 0xFFFF FD0F                               | Reserved                            | TO Dytes/4 registers                           |
|                            |                                              |                                | 0xFFFD 3FFF                               | SSC 16 Khytos                         |            | 0xFFFF FD20<br>0xFFFF FC2F<br>0xFFFF FD30 | RTT                                 | 16 Bytes/4 registers                           |
|                            |                                              |                                | 0xFFFD 7FFF<br>0xFFFD 8000                | ADC 16 Kbytes                         |            | 0xFFFF FC3F<br>0xFFFF FD40<br>0xFFFF FD4F | PIT<br>WDT                          | 16 Bytes/4 registers<br>16 Bytes/4 registers   |
|                            |                                              |                                | 0xFFFD BFFF                               | served                                |            | 0xFFFF FD60                               | Reserved                            |                                                |
|                            |                                              |                                | 0xFFFE 0000<br>0xFFFE 3FFF                | SPI 16 Kbytes                         |            | 0xFFFF FC6F<br>0xFFFF FD70                | VREG                                | 4 Bytes/1 register                             |

Internal Memory Mapping

Note:

0xFFFF FD70

0xFFFF FEFF

0xFFFF FF00

0xFFFF FFFF

Reserved

MC

#### Figure 8-1. SAM7SE Memory Mapping

Address Memory Space

22

0xEFFF FFFF 0xF000 0000

0xFFFF FFFF

Internal Peripherals

A first level of address decoding is performed by the Memory Controller, i.e., by the implementation of the Advanced System Bus (ASB) with additional features.

Decoding splits the 4G bytes of address space into 16 areas of 256M bytes. The areas 1 to 8 are directed to the EBI that associates these areas to the external chip selects NC0 to NCS7. The area 0 is reserved for the addressing of the internal memories, and a second level of decoding provides 1M byte of internal memory area. The area 15 is reserved for the peripherals and provides access to the Advanced Peripheral Bus (APB).

Other areas are unused and performing an access within them provides an abort to the master requesting such an access.

#### 8.1 Embedded Memories

#### 8.1.1 Internal Memories

#### 8.1.1.1 Internal SRAM

The SAM7SE512/256 embeds a high-speed 32-Kbyte SRAM bank. The SAM7SE32 embeds a high-speed 8-Kbyte SRAM bank. After reset and until the Remap Command is performed, the SRAM is only accessible at address 0x0020 0000. After Remap, the SRAM also becomes available at address 0x0.

#### 8.1.1.2 Internal ROM

The SAM7SE512/256/32 embeds an Internal ROM. At any time, the ROM is mapped at address 0x30 0000. The ROM contains the FFPI and the SAM-BA boot program.

#### 8.1.1.3 Internal Flash

- The SAM7SE512 features two banks of 256 Kbytes of Flash.
- The SAM7SE256 features one bank of 256 Kbytes of Flash.
- The SAM7SE32 features one bank of 32 Kbytes of Flash.

At any time, the Flash is mapped to address 0x0010 0000.

A general purpose NVM (GPNVM) bit is used to boot either on the ROM (default) or from the Flash.

This GPNVM bit can be cleared or set respectively through the commands "Clear General-purpose NVM Bit" and "Set General-purpose NVM Bit" of the EFC User Interface.

Setting the GPNVM bit 2 selects the boot from the Flash, clearing it selects the boot from the ROM. Asserting ERASE clears the GPNVM bit 2 and thus selects the boot from the ROM by default.





|            | 0x0000 0000<br>0x000F FFFF<br>0x0010 0000 | <b>ROM</b> Before Remap<br>SRAM After Remap |  | 1 M Bytes   |
|------------|-------------------------------------------|---------------------------------------------|--|-------------|
|            | 0x001F FFFF<br>0x0020 0000                | Internal FLASH                              |  | 1 M Bytes   |
| 256M Bytes | 0x002F FFFF                               | Internal SRAM                               |  | 1 M Bytes   |
|            | 0x0030 0000<br>0x003F FFFF                | Internal ROM                                |  | 1 M Bytes   |
|            | 0x0040 0000                               | Undefined Areas<br>(Abort)                  |  | 252 M Bytes |
|            | 0x0FFF FFFF                               |                                             |  |             |

**Figure 8-2.** Internal Memory Mapping with GPNVM Bit 2 = 0 (default)

**Figure 8-3.** Internal Memory Mapping with GPNVM Bit 2 = 1

|            | 0x0000 0000<br>0x000F FFFF<br>0x0010 0000 | <b>Flash</b> Before Remap<br>SRAM After Remap |   | 1 M Bytes   |
|------------|-------------------------------------------|-----------------------------------------------|---|-------------|
|            | 0x001F FFFF<br>0x0020 0000                | Internal FLASH                                |   | 1 M Bytes   |
| 256M Bytes | 0x002F FFFF<br>0x0030 0000                | Internal SRAM                                 |   | 1 M Bytes   |
|            | 0x003F FFFF                               | Internal ROM                                  |   | 1 M Bytes   |
|            | 0x0040 0000                               | Undefined Areas<br>(Abort)                    |   | 252 M Bytes |
|            | 0x0FFF FFFF                               |                                               | , | £           |

#### 8.1.2 Embedded Flash

#### 8.1.2.1 Flash Overview

The Flash of the SAM7SE512 is organized in two banks (dual plane) of 1024 pages of 256 bytes. It reads as 131,072 32-bit words.

The Flash of the SAM7SE256 is organized in 1024 pages (single plane) of 256 bytes. It reads as 65,536 32-bit words.

The Flash of the SAM7SE32 is organized in 256 pages (single plane) of 128 bytes. It reads as 8192 32-bit words.

The Flash of the SAM7SE32 contains a 128-byte write buffer, accessible through a 32-bit interface.

The Flash of the SAM7SE512/256 contains a 256-byte write buffer, accessible through a 32-bit interface.



## 9. System Controller

The System Controller manages all vital blocks of the microcontroller: interrupts, clocks, power, time, debug and reset.

The System Controller peripherals are all mapped to the highest 4 Kbytes of address space, between addresses 0xFFFF F000 and 0xFFFF FFFF.

Figure 9-1 on page 29 shows the System Controller Block Diagram.

Figure 8-1 on page 22 shows the mapping of the User Interface of the System Controller peripherals. Note that the Memory Controller configuration user interface is also mapped within this address space.



• Synchronous output, provides Set and Clear of several I/O lines in a single write

## 9.10 Voltage Regulator Controller

The purpose of this controller is to select the Power Mode of the Voltage Regulator between Normal Mode (bit 0 is cleared) or Standby Mode (bit 0 is set).

## 10. Peripherals

### 10.1 User Interface

The User Peripherals are mapped in the 256 MBytes of the address space between 0xF000 0000 and 0xFFFF EFFF. Each peripheral is allocated 16 Kbytes of address space.

A complete memory map is presented in Figure 8-1 on page 22.

### 10.2 Peripheral Identifiers

The SAM7SE512/256/32 embeds a wide range of peripherals. Table 10-1 defines the Peripheral Identifiers of the SAM7SE512/256/32. Unique peripheral identifiers are defined for both the Advanced Interrupt Controller and the Power Management Controller.

| Peripheral<br>ID | Peripheral<br>Mnemonic | Peripheral<br>Name            | External<br>Interrupt |
|------------------|------------------------|-------------------------------|-----------------------|
| 0                | AIC                    | Advanced Interrupt Controller | FIQ                   |
| 1                | SYSC <sup>(1)</sup>    |                               |                       |
| 2                | PIOA                   | Parallel I/O Controller A     |                       |
| 3                | PIOB                   | Parallel I/O Controller B     |                       |
| 4                | PIOC                   | Parallel I/O Controller C     |                       |
| 5                | SPI                    | Serial Peripheral Interface 0 |                       |
| 6                | US0                    | USART 0                       |                       |
| 7                | US1                    | USART 1                       |                       |
| 8                | SSC                    | Synchronous Serial Controller |                       |
| 9                | тwi                    | Two-wire Interface            |                       |
| 10               | PWMC                   | PWM Controller                |                       |
| 11               | UDP                    | USB Device Port               |                       |
| 12               | TC0                    | Timer/Counter 0               |                       |
| 13               | TC1                    | Timer/Counter 1               |                       |
| 14               | TC2                    | Timer/Counter 2               |                       |
| 15               | ADC <sup>(1)</sup>     | Analog-to Digital Converter   |                       |
| 16-28            | reserved               |                               |                       |
| 29               | AIC                    | Advanced Interrupt Controller | IRQ0                  |
| 30               | AIC                    | Advanced Interrupt Controller | IRQ1                  |

Table 10-1. Peripheral Identifiers

Note: 1. Setting SYSC and ADC bits in the clock set/clear registers of the PMC has no effect. The System Controller is continuously clocked. The ADC clock is automatically started for the first conversion. In Sleep Mode the ADC clock is automatically stopped after each conversion.



## 10.4 PIO Controller A Multiplexing

|                          | P     | IO Controller A | Application U | sage     |          |
|--------------------------|-------|-----------------|---------------|----------|----------|
| /O Line Peripheral A Per |       | Peripheral B    | Comments      | Function | Comments |
| PA0                      | PWM0  | A0/NBS0         | High-Drive    |          |          |
| PA1                      | PWM1  | A1/NBS2         | High-Drive    |          |          |
| PA2                      | PWM2  | A2              | High-Drive    |          |          |
| PA3                      | TWD   | A3              | High-Drive    |          |          |
| PA4                      | ТѠСК  | A4              |               |          |          |
| PA5                      | RXD0  | A5              |               |          |          |
| PA6                      | TXD0  | A6              |               |          |          |
| PA7                      | RTS0  | A7              |               |          |          |
| PA8                      | CTS0  | A8              |               |          |          |
| PA9                      | DRXD  | A9              |               |          |          |
| PA10                     | DTXD  | A10             |               |          |          |
| PA11                     | NPCS0 | A11             |               |          |          |
| PA12                     | MISO  | A12             |               |          |          |
| PA13                     | MOSI  | A13             |               |          |          |
| PA14                     | SPCK  | A14             |               |          |          |
| PA15                     | TF    | A15             |               |          |          |
| PA16                     | ТК    | A16/BA0         |               |          |          |
| PA17                     | TD    | A17/BA1         | AD0           |          |          |
| PA18                     | RD    | NBS3/CFIOW      | AD1           |          |          |
| PA19                     | RK    | NCS4/CFCS0      | AD2           |          |          |
| PA20                     | RF    | NCS2/CFCS1      | AD3           |          |          |
| PA21                     | RXD1  | NCS6/CFCE2      |               |          |          |
| PA22                     | TXD1  | NCS5/CFCE1      |               |          |          |
| PA23                     | SCK1  | NWR1/NBS1/CFIOR |               |          |          |
| PA24                     | RTS1  | SDA10           |               |          |          |
| PA25                     | CTS1  | SDCKE           |               |          |          |
| PA26                     | DCD1  | NCS1/SDCS       |               |          |          |
| PA27                     | DTR1  | SDWE            |               |          |          |
| PA28                     | DSR1  | CAS             |               |          |          |
| PA29                     | RI1   | RAS             |               |          |          |
| PA30                     | IRQ1  | D30             |               |          |          |
| PA31                     | NPCS1 | D31             |               |          |          |

Table 10-2. Multiplexing on PIO Controller A



## 10.6 PIO Controller C Multiplexing

Multiplexing on PIO Controller C

|          | PIO C                       | Application Usage |          |          |          |  |
|----------|-----------------------------|-------------------|----------|----------|----------|--|
| I/O Line | e Peripheral A Peripheral B |                   | Comments | Function | Comments |  |
| PC0      | D0                          |                   |          |          |          |  |
| PC1      | D1                          |                   |          |          |          |  |
| PC2      | D2                          |                   |          |          |          |  |
| PC3      | D3                          |                   |          |          |          |  |
| PC4      | D4                          |                   |          |          |          |  |
| PC5      | D5                          |                   |          |          |          |  |
| PC6      | D6                          |                   |          |          |          |  |
| PC7      | D7                          |                   |          |          |          |  |
| PC8      | D8                          | RTS1              |          |          |          |  |
| PC9      | D9                          | DTR1              |          |          |          |  |
| PC10     | D10                         | PCK0              |          |          |          |  |
| PC11     | D11                         | PCK1              |          |          |          |  |
| PC12     | D12                         | PCK2              |          |          |          |  |
| PC13     | D13                         |                   |          |          |          |  |
| PC14     | D14                         | NPCS1             |          |          |          |  |
| PC15     | D15                         | NCS3/NANDCS       |          |          |          |  |
| PC16     | A18                         | NWAIT             |          |          |          |  |
| PC17     | A19                         | NANDOE            |          |          |          |  |
| PC18     | A20                         | NANDWE            |          |          |          |  |
| PC19     | A21/NANDALE                 |                   |          |          |          |  |
| PC20     | A22/REG/NANDCLE             | NCS7              |          |          |          |  |
| PC21     |                             | NWR0/NWE/CFWE     |          |          |          |  |
| PC22     |                             | NRD/CFOE          |          |          |          |  |
| PC23     | CFRNW                       | NCS0              |          |          |          |  |

### **10.7** Serial Peripheral Interface

- · Supports communication with external serial devices
  - Four chip selects with external decoder allow communication with up to 15 peripherals
  - Serial memories, such as DataFlash® and 3-wire EEPROMs
  - Serial peripherals, such as ADCs, DACs, LCD Controllers, CAN Controllers and Sensors
  - External co-processors
- Master or slave serial peripheral bus interface





- 8- to 16-bit programmable data length per chip select
- Programmable phase and polarity per chip select
- Programmable transfer delays per chip select, between consecutive transfers and between clock and data
- Programmable delay between consecutive transfers
- Selectable mode fault detection
- Maximum frequency at up to Master Clock

#### 10.8 Two Wire Interface

- Master, Multi-Master and Slave Mode Operation
- · Compatibility with standard two-wire serial memories
- One, two or three bytes for slave address
- · Sequential read/write operations
- Bit Rate: Up to 400 Kbit/s
- General Call Supported in Slave Mode

#### 10.9 USART

- Programmable Baud Rate Generator
- 5- to 9-bit full-duplex synchronous or asynchronous serial communications
  - 1, 1.5 or 2 stop bits in Asynchronous Mode
  - 1 or 2 stop bits in Synchronous Mode
  - Parity generation and error detection
  - Framing error detection, overrun error detection
  - MSB or LSB first
  - Optional break generation and detection
  - By 8 or by 16 over-sampling receiver frequency
  - Hardware handshaking RTS CTS
  - Modem Signals Management DTR-DSR-DCD-RI on USART1
  - Receiver time-out and transmitter timeguard
  - Multi-drop Mode with address generation and detection
- RS485 with driver control signal
- ISO7816, T = 0 or T = 1 Protocols for interfacing with smart cards
  - NACK handling, error counter with repetition and iteration limit
- IrDA<sup>®</sup> modulation and demodulation
  - Communication at up to 115.2 Kbps
- Test Modes
  - Remote Loopback, Local Loopback, Automatic Echo

### **10.10 Serial Synchronous Controller**

- Provides serial synchronous communication links used in audio and telecom applications
- · Contains an independent receiver and transmitter and a common clock divider

## 40 SAM7SE512/256/32 Summary



#### Figure 11-2. 144-ball LFBGA Package Drawing





0.4

0.70

All dimensions are in mm

## 12. Ordering Information

| Table 12-1. | Ordering Information |
|-------------|----------------------|
|-------------|----------------------|

| Ordering Code     | MRL | Package  | Package Type | Temperature<br>Operating Range  |
|-------------------|-----|----------|--------------|---------------------------------|
| AT91SAM7SE512B-AU | В   | LQFP128  | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE256B-AU | В   | LQFP128  | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE32B-AU  | В   | LQFP128  | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE512B-CU | В   | LFBGA144 | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE256B-CU | В   | LFBGA144 | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE32B-CU  | В   | LFBGA144 | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE512-AU  | A   | LQFP128  | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE256-AU  | А   | LQFP128  | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE32-AU   | А   | LQFP128  | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE512-CU  | А   | LFBGA144 | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE256-CU  | А   | LFBGA144 | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7SE32-CU   | А   | LFBGA144 | Green        | Industrial<br>(-40· C to 85· C) |





#### **Headquarters**

*Atmel Corporation* 2325 Orchard Parkway San Jose, CA 95131 USA Tel: (+1) (408) 441-0311 Fax: (+1) (408) 487-2600 International

Atmel Asia Limited Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG Tel: (+852) 2245-6100 Fax: (+852) 2722-1369 Atmel Munich GmbH Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY Tel: (+49) 89-31970-0 Fax: (+49) 89-3194621

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 JAPAN Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site www.atmel.com www.atmel.com/AT91SAM **Technical Support** AT91SAM Support Atmel techincal support Sales Contacts www.atmel.com/contacts/

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.



© 2011 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, Atmel logo and combinations thereof, SAMBA<sup>®</sup>, DataFlash<sup>®</sup>and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. ARM<sup>®</sup>, ARMPowered<sup>®</sup>logo, Cortex<sup>®</sup>, Thumb<sup>®</sup>-2 and others are registered trademarks or trademarks of ARM Ltd. Windows<sup>®</sup> and others are registered trademarks or trademarks of Microsoft Corporation in the US and/or other countries. Other terms and product names may be trademarks of others.