



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                                                         |
|----------------------------|---------------------------------------------------------------------------------------------------------|
| Product Status             | Active                                                                                                  |
| Core Processor             | ARM® Cortex®-M3                                                                                         |
| Core Size                  | 32-Bit Single-Core                                                                                      |
| Speed                      | 120MHz                                                                                                  |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, Microwire, Memory Card, SPI, SSI, SSP, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I2S, LCD, Motor Control PWM, POR, PWM, WDT                                 |
| Number of I/O              | 141                                                                                                     |
| Program Memory Size        | 512KB (512K x 8)                                                                                        |
| Program Memory Type        | FLASH                                                                                                   |
| EEPROM Size                | 4K x 8                                                                                                  |
| RAM Size                   | 96K x 8                                                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 3.6V                                                                                             |
| Data Converters            | A/D 8x12b; D/A 1x10b                                                                                    |
| Oscillator Type            | Internal                                                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                                       |
| Mounting Type              | Surface Mount                                                                                           |
| Package / Case             | 180-TFBGA                                                                                               |
| Supplier Device Package    | 180-TFBGA (12x12)                                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1788fet180-551                               |
|                            |                                                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- The Wake-up Interrupt Controller (WIC) allows the CPU to automatically wake up from any priority interrupt that can occur while the clocks are stopped in Deep-sleep, Power-down, and Deep power-down modes.
- Processor wake-up from Power-down mode via any interrupt able to operate during Power-down mode (includes external interrupts, RTC interrupt, PORT0/2 pin interrupt, and NMI).
- Brownout detect with separate threshold for interrupt and forced reset.
- ◆ On-chip Power-On Reset (POR).
- Clock generation:
  - Clock output function that can reflect the main oscillator clock, IRC clock, RTC clock, CPU clock, USB clock, or the watchdog timer clock.
  - On-chip crystal oscillator with an operating range of 1 MHz to 25 MHz.
  - 12 MHz Internal RC oscillator (IRC) trimmed to 1% accuracy that can optionally be used as a system clock.
  - An on-chip PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the main oscillator or the internal RC oscillator.
  - ♦ A second, dedicated PLL may be used for USB interface in order to allow added flexibility for the Main PLL settings.
- Versatile pin function selection feature allows many possibilities for using on-chip peripheral functions.
- Unique device serial number for identification purposes.
- Single 3.3 V power supply (2.4 V to 3.6 V). Temperature range of -40 °C to 85 °C.
- Available as LQFP208, TFBGA208, TFBGA180, and LQFP144 package.

## 3. Applications

- Communications:
  - ◆ Point-of-sale terminals, web servers, multi-protocol bridges
- Industrial/Medical:
  - Automation controllers, application control, robotics control, HVAC, PLC, inverters, circuit breakers, medical scanning, security monitoring, motor drive, video intercom
- Consumer/Appliance:
  - Audio, MP3 decoders, alarm systems, displays, printers, scanners, small appliances, fitness equipment
- Automotive:
  - ◆ After-market, car alarms, GPS/fleet monitors

LPC178X 7X

#### Table 3. Pin description

Not all functions are available on all parts. See <u>Table 2</u> (Ethernet, USB, LCD, QEI, SD/MMC, DAC pins) and <u>Table 7</u> (EMC pins).

| Symbol             | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 |     | Reset state <u>[1]</u> | Type <sup>[2]</sup> | Description                                                                                                                                                                                |
|--------------------|-------------|---------------|---------------|-------------|-----|------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0[0] to<br>P0[31] |             |               |               |             |     |                        | I/O                 | <b>Port 0:</b> Port 0 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 0 pins depends upon the pin function selected via the pin connect block. |
| P0[0]              | 94          | U15           | M10           | 66          | [3] | l;                     | I/O                 | P0[0] — General purpose digital input/output pin.                                                                                                                                          |
|                    |             |               |               |             |     | PU                     | I                   | CAN_RD1 — CAN1 receiver input.                                                                                                                                                             |
|                    |             |               |               |             |     |                        | 0                   | U3_TXD — Transmitter output for UART3.                                                                                                                                                     |
|                    |             |               |               |             |     |                        | I/O                 | <b>I2C1_SDA</b> — I <sup>2</sup> C1 data input/output (this pin does not use a specialized I2C pad).                                                                                       |
|                    |             |               |               |             |     |                        | 0                   | U0_TXD — Transmitter output for UART0.                                                                                                                                                     |
| P0[1]              | 96          | T14           | N11           | 67          | [3] | I;                     | I/O                 | P0[1] — General purpose digital input/output pin.                                                                                                                                          |
|                    |             |               |               |             |     | PU                     | 0                   | CAN_TD1 — CAN1 transmitter output.                                                                                                                                                         |
|                    |             |               |               |             |     |                        | I                   | U3_RXD — Receiver input for UART3.                                                                                                                                                         |
|                    |             |               |               |             |     |                        | I/O                 | <b>I2C1_SCL</b> — I <sup>2</sup> C1 clock input/output (this pin does not use a specialized I2C pad).                                                                                      |
|                    |             |               |               |             |     |                        | I                   | <b>U0_RXD</b> — Receiver input for UART0.                                                                                                                                                  |
| P0[2]              | 202         | C4            | D5            | 141         | [3] | I;                     | I/O                 | P0[2] — General purpose digital input/output pin.                                                                                                                                          |
|                    |             |               |               |             |     | PU                     | 0                   | U0_TXD — Transmitter output for UART0.                                                                                                                                                     |
|                    |             |               |               |             |     |                        | 0                   | U3_TXD — Transmitter output for UART3.                                                                                                                                                     |
| P0[3]              | 204         | D6            | A3            | 142         | [3] | I;                     | I/O                 | P0[3] — General purpose digital input/output pin.                                                                                                                                          |
|                    |             |               |               |             |     | PU                     | I                   | U0_RXD — Receiver input for UART0.                                                                                                                                                         |
|                    |             |               |               |             |     |                        | I                   | U3_RXD — Receiver input for UART3.                                                                                                                                                         |
| P0[4]              | 168         | B12           | A11           | 116         | [3] | I;                     | I/O                 | P0[4] — General purpose digital input/output pin.                                                                                                                                          |
|                    |             |               |               |             |     | PU                     | I/O                 | <b>I2S_RX_SCK</b> — I <sup>2</sup> S Receive clock. It is driven by the master<br>and received by the slave. Corresponds to the signal SCK in the<br>I <sup>2</sup> S-bus specification.   |
|                    |             |               |               |             |     |                        | I                   | CAN_RD2 — CAN2 receiver input.                                                                                                                                                             |
|                    |             |               |               |             |     |                        | I                   | T2_CAP0 — Capture input for Timer 2, channel 0.                                                                                                                                            |
|                    |             |               |               |             |     |                        | -                   | R — Function reserved.                                                                                                                                                                     |
|                    |             |               |               |             |     |                        | -                   | R — Function reserved.                                                                                                                                                                     |
|                    |             |               |               |             |     |                        | -                   | R — Function reserved.                                                                                                                                                                     |
|                    |             |               |               |             |     |                        | 0                   | LCD_VD[0] — LCD data.                                                                                                                                                                      |

### 32-bit ARM Cortex-M3 microcontroller

#### Table 3. Pin description ...continued

Not all functions are available on all parts. See <u>Table 2</u> (Ethernet, USB, LCD, QEI, SD/MMC, DAC pins) and <u>Table 7</u> (EMC pins).

| Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 |            | Reset state[1] | Type <sup>[2]</sup> | Description                                                                                                                                                                                  |
|--------|-------------|---------------|---------------|-------------|------------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P0[8]  | 160         | A15           | C12           | 111         | <u>[4]</u> | I; IA          | I/O                 | P0[8] — General purpose digital input/output pin.                                                                                                                                            |
|        |             |               |               |             |            |                | I/O                 | <b>I2S_TX_WS</b> — I <sup>2</sup> S Transmit word select. It is driven by the master and received by the slave. Corresponds to the signal WS in the $l^2S$ -bus specification.               |
|        |             |               |               |             |            |                | I/O                 | SSP1_MISO — Master In Slave Out for SSP1.                                                                                                                                                    |
|        |             |               |               |             |            |                | 0                   | T2_MAT2 — Match output for Timer 2, channel 2.                                                                                                                                               |
|        |             |               |               |             |            |                | I                   | RTC_EV1 — Event input 1 to Event Monitor/Recorder.                                                                                                                                           |
|        |             |               |               |             |            |                | -                   | R — Function reserved.                                                                                                                                                                       |
|        |             |               |               |             |            |                | -                   | R — Function reserved.                                                                                                                                                                       |
|        |             |               |               |             |            |                | 0                   | LCD_VD[16] — LCD data.                                                                                                                                                                       |
| P0[9]  | 158         | C14           | A13           | 109         | [4]        | I; IA          | I/O                 | P0[9] — General purpose digital input/output pin.                                                                                                                                            |
|        |             |               |               |             |            |                | I/O                 | <b>I2S_TX_SDA</b> — I <sup>2</sup> S transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the <i>I</i> <sup>2</sup> S-bus specification. |
|        |             |               |               |             |            |                | I/O                 | SSP1_MOSI — Master Out Slave In for SSP1.                                                                                                                                                    |
|        |             |               |               |             |            |                | 0                   | T2_MAT3 — Match output for Timer 2, channel 3.                                                                                                                                               |
|        |             |               |               |             |            |                | I                   | RTC_EV2 — Event input 2 to Event Monitor/Recorder.                                                                                                                                           |
|        |             |               |               |             |            |                | -                   | R — Function reserved.                                                                                                                                                                       |
|        |             |               |               |             |            |                | -                   | R — Function reserved.                                                                                                                                                                       |
|        |             |               |               |             |            |                | 0                   | LCD_VD[17] — LCD data.                                                                                                                                                                       |
| P0[10] | 98          | T15           | L10           | 69          | [3]        | I;             | I/O                 | P0[10] — General purpose digital input/output pin.                                                                                                                                           |
|        |             |               |               |             |            | PU             | 0                   | U2_TXD — Transmitter output for UART2.                                                                                                                                                       |
|        |             |               |               |             |            |                | I/O                 | <b>I2C2_SDA</b> — I <sup>2</sup> C2 data input/output (this pin does not use a specialized I2C pad).                                                                                         |
|        |             |               |               |             |            |                | 0                   | T3_MAT0 — Match output for Timer 3, channel 0.                                                                                                                                               |
| P0[11] | 100         | R14           | P12           | 70          | [3]        | l;             | I/O                 | <b>P0[11]</b> — General purpose digital input/output pin.                                                                                                                                    |
|        |             |               |               |             |            | PU             | 1                   | U2_RXD — Receiver input for UART2.                                                                                                                                                           |
|        |             |               |               |             |            |                | I/O                 | <b>I2C2_SCL</b> — I <sup>2</sup> C2 clock input/output (this pin does not use a specialized I2C pad).                                                                                        |
|        |             |               |               |             |            |                | 0                   | T3_MAT1 — Match output for Timer 3, channel 1.                                                                                                                                               |
| P0[12] | 41          | R1            | J4            | 29          | [5]        | l;             | I/O                 | P0[12] — General purpose digital input/output pin.                                                                                                                                           |
|        |             |               |               |             |            | PU             | 0                   | <b>USB_PPWR2</b> — Port Power enable signal for USB port 2.                                                                                                                                  |
|        |             |               |               |             |            |                | I/O                 | SSP1_MISO — Master In Slave Out for SSP1.                                                                                                                                                    |
|        |             |               |               |             |            |                | I                   | <b>ADC0_IN[6]</b> — A/D converter 0, input 6. When configured as an ADC input, the digital function of the pin must be disabled.                                                             |

### 32-bit ARM Cortex-M3 microcontroller

#### Table 3. Pin description ...continued

Not all functions are available on all parts. See <u>Table 2</u> (Ethernet, USB, LCD, QEI, SD/MMC, DAC pins) and <u>Table 7</u> (EMC pins).

| Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 |                                                                                                                                      | Reset state <sup>[1]</sup> | Type <sup>[2]</sup> | Description                                                                                                                      |
|--------|-------------|---------------|---------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------|
| P2[5]  | 140         | F16           | F12           | 97          | [3]                                                                                                                                  | l;                         | I/O                 | P2[5] — General purpose digital input/output pin.                                                                                |
|        |             |               |               |             |                                                                                                                                      | PU                         | 0                   | <b>PWM1[6]</b> — Pulse Width Modulator 1, channel 6 output.                                                                      |
|        |             | O             |               | 0           | <b>U1_DTR</b> — Data Terminal Ready output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART1. |                            |                     |                                                                                                                                  |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | T2_MAT0 — Match output for Timer 2, channel 0.                                                                                   |
|        |             |               |               |             |                                                                                                                                      |                            | -                   | R — Function reserved.                                                                                                           |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | TRACEDATA[0] — Trace data, bit 0.                                                                                                |
|        |             |               |               |             |                                                                                                                                      |                            | -                   | R — Function reserved.                                                                                                           |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | <b>LCD_LP</b> — Line synchronization pulse (STN). Horizontal synchronization pulse (TFT).                                        |
| P2[6]  | 138         | E17           | F13           | 96          | [3]                                                                                                                                  | l;                         | I/O                 | P2[6] — General purpose digital input/output pin.                                                                                |
|        |             |               |               |             |                                                                                                                                      | PU                         | I                   | <b>PWM1_CAP0</b> — Capture input for PWM1, channel 0.                                                                            |
|        |             |               |               |             |                                                                                                                                      |                            | I                   | U1_RI — Ring Indicator input for UART1.                                                                                          |
|        |             |               |               |             |                                                                                                                                      |                            | I                   | T2_CAP0 — Capture input for Timer 2, channel 0.                                                                                  |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | <b>U2_OE</b> — RS-485/EIA-485 output enable signal for UART2.                                                                    |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | TRACECLK — Trace clock.                                                                                                          |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | LCD_VD[0] — LCD data.                                                                                                            |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | LCD_VD[4] — LCD data.                                                                                                            |
| P2[7]  | 136         | G16           | G11           | 95          | [3]                                                                                                                                  | l;                         | I/O                 | P2[7] — General purpose digital input/output pin.                                                                                |
|        |             |               |               |             |                                                                                                                                      | PU                         | I                   | CAN_RD2 — CAN2 receiver input.                                                                                                   |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | <b>U1_RTS</b> — Request to Send output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART1. |
|        |             |               |               |             |                                                                                                                                      |                            | -                   | R — Function reserved.                                                                                                           |
|        |             |               |               |             |                                                                                                                                      |                            | -                   | R — Function reserved.                                                                                                           |
|        |             |               |               |             |                                                                                                                                      |                            | -                   | R — Function reserved.                                                                                                           |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | LCD_VD[1] — LCD data.                                                                                                            |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | LCD_VD[5] — LCD data.                                                                                                            |
| P2[8]  | 134         | H15           | G14           | 93          | [3]                                                                                                                                  | l;                         | I/O                 | P2[8] — General purpose digital input/output pin.                                                                                |
|        |             |               |               |             |                                                                                                                                      | PU                         | 0                   | CAN_TD2 — CAN2 transmitter output.                                                                                               |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | U2_TXD — Transmitter output for UART2.                                                                                           |
|        |             |               |               |             |                                                                                                                                      |                            | 1                   | U1_CTS — Clear to Send input for UART1.                                                                                          |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | ENET_MDC — Ethernet MIIM clock.                                                                                                  |
|        |             |               |               |             |                                                                                                                                      |                            | -                   | R — Function reserved.                                                                                                           |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | LCD_VD[2] — LCD data.                                                                                                            |
|        |             |               |               |             |                                                                                                                                      |                            | 0                   | LCD_VD[6] — LCD data.                                                                                                            |

LPC178X\_7X

### 32-bit ARM Cortex-M3 microcontroller

#### Table 3. Pin description ...continued

Not all functions are available on all parts. See <u>Table 2</u> (Ethernet, USB, LCD, QEI, SD/MMC, DAC pins) and <u>Table 7</u> (EMC pins).

| Symbol         | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 |      | Reset state <sup>[1]</sup> | Type <sup>[2]</sup>                                 | Description                                                                                                                                                                               |
|----------------|-------------|---------------|---------------|-------------|------|----------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P4[29]         | 176         | B10           | B9            | 122         | [3]  | l;                         | I/O                                                 | P4[29] — General purpose digital input/output pin.                                                                                                                                        |
|                |             |               |               |             |      | PU                         | 0                                                   | <b>EMC_BLS3</b> — LOW active Byte Lane select signal 3.                                                                                                                                   |
|                |             |               |               |             |      |                            | I                                                   | <b>U3_RXD</b> — Receiver input for UART3.                                                                                                                                                 |
|                |             |               |               |             |      |                            | 0                                                   | T2_MAT1 — Match output for Timer 2, channel 1.                                                                                                                                            |
|                |             |               |               |             |      |                            | I/O                                                 | <b>I2C2_SCL</b> — I <sup>2</sup> C2 clock input/output (this pin does not use a specialized I2C pad).                                                                                     |
|                |             |               |               |             |      |                            | 0                                                   | LCD_VD[7] — LCD data.                                                                                                                                                                     |
|                |             |               |               |             |      |                            | 0                                                   | LCD_VD[11] — LCD data.                                                                                                                                                                    |
|                |             |               |               |             |      |                            | 0                                                   | LCD_VD[3] — LCD data.                                                                                                                                                                     |
| P4[30]         | 187         | B7            | C7            | 130         | [3]  | l;                         | I/O                                                 | P4[30] — General purpose digital input/output pin.                                                                                                                                        |
|                |             |               |               |             |      | PU                         | O <b>EMC_CS0</b> — LOW active Chip Select 0 signal. |                                                                                                                                                                                           |
| P4[31]         | 193         | A4            | E7            | 134         | [3]  | l;                         | I/O                                                 | P4[31] — General purpose digital input/output pin.                                                                                                                                        |
|                |             |               |               |             |      | PU                         | 0                                                   | <b>EMC_CS1</b> — LOW active Chip Select 1 signal.                                                                                                                                         |
| P5[0] to P5[4] |             |               |               |             |      |                            | I/O                                                 | <b>Port 5:</b> Port 5 is a 5-bit I/O port with individual direction controls for each bit. The operation of port 5 pins depends upon the pin function selected via the pin connect block. |
| P5[0]          | 9           | F4            | E5            | 6           | [3]  | I;                         | I/O                                                 | P5[0] — General purpose digital input/output pin.                                                                                                                                         |
|                |             |               |               |             |      | PU                         | I/O                                                 | EMC_A[24] — External memory address line 24.                                                                                                                                              |
|                |             |               |               |             |      |                            | I/O                                                 | SSP2_MOSI — Master Out Slave In for SSP2.                                                                                                                                                 |
|                |             |               |               |             |      |                            | 0                                                   | T2_MAT2 — Match output for Timer 2, channel 2.                                                                                                                                            |
| P5[1]          | 30          | J4            | H1            | 21          | [3]  | I;                         | I/O                                                 | P5[1] — General purpose digital input/output pin.                                                                                                                                         |
|                |             |               |               |             |      | PU                         | I/O                                                 | EMC_A[25] — External memory address line 25.                                                                                                                                              |
|                |             |               |               |             |      |                            | I/O                                                 | SSP2_MISO — Master In Slave Out for SSP2.                                                                                                                                                 |
|                |             |               |               |             |      |                            | 0                                                   | T2_MAT3 — Match output for Timer 2, channel 3.                                                                                                                                            |
| P5[2]          | 117         | L14           | L12           | 81          | [11] | I                          | I/O                                                 | P5[2] — General purpose digital input/output pin.                                                                                                                                         |
|                |             |               |               |             |      |                            | -                                                   | R — Function reserved.                                                                                                                                                                    |
|                |             |               |               |             |      |                            | -                                                   | R — Function reserved.                                                                                                                                                                    |
|                |             |               |               |             |      |                            | 0                                                   | T3_MAT2 — Match output for Timer 3, channel 2.                                                                                                                                            |
|                |             |               |               |             |      |                            | -                                                   | R — Function reserved.                                                                                                                                                                    |
|                |             |               |               |             |      |                            | I/O                                                 | <b>I2C0_SDA</b> — $I^2C0$ data input/output (this pin uses a specialized $I^2C$ pad that supports $I^2C$ Fast Mode Plus).                                                                 |

### 32-bit ARM Cortex-M3 microcontroller

#### Table 4. Pin allocation table TFBGA208

Not all functions are available on all parts. See <u>Table 2</u> and <u>Table 7</u> (EMC pins).

| Ball             | Symbol               | Ball | Symbol               | Ball | Symbol                    | Ball | Symbol               |
|------------------|----------------------|------|----------------------|------|---------------------------|------|----------------------|
| 13               |                      | 14   | P0[16]               | 15   | P4[23]                    | 16   | P0[15]               |
| 17               | P4[8]                |      | -                    |      | -                         |      | -                    |
| Row              | ĸ                    |      | 1                    |      |                           |      | L.                   |
| 1                | VREFP                | 2    | RTCX1                | 3    | RSTOUT                    | 4    | VSSREG               |
| 13               | -                    | 14   | P4[22]               | 15   | P0[18]                    | 16   | V <sub>DD(3V3)</sub> |
| 17               | P0[17]               |      | -                    |      | -                         |      | -                    |
| Row              |                      |      |                      |      |                           |      |                      |
| 1                | P3[7]                | 2    | RTCX2                | 3    | V <sub>SS</sub>           | 4    | P2[30]               |
| 5                | -                    | 6    | -                    | 7    | -                         | 8    | -                    |
| 9                | -                    | 10   | -                    | 11   | -                         | 12   | -                    |
| 13               | -                    | 14   | P5[2]                | 15   | P4[26]                    | 16   | P4[7]                |
| 17               | P0[19]               |      | -                    |      | -                         |      | -                    |
| Row              | Ń                    | I    | 1                    | I    | 1                         | I    | 1                    |
| 1                | P3[15]               | 2    | RESET                | 3    | VBAT                      | 4    | XTAL1                |
| 5                | -                    | 6    | -                    | 7    | -                         | 8    | -                    |
| 9                | -                    | 10   | -                    | 11   | -                         | 12   | -                    |
| 13               | -                    | 14   | P4[6]                | 15   | P4[21]                    | 16   | P0[21]               |
| 17               | P0[20]               |      | -                    |      | -                         |      | -                    |
| Row              | N                    |      |                      |      |                           |      |                      |
| 1                | RTC_ALARM            | 2    | P2[31]               | 3    | P2[29]                    | 4    | XTAL2                |
| 5                | -                    | 6    | -                    | 7    | -                         | 8    | -                    |
| 9                | -                    | 10   | -                    | 11   | -                         | 12   | -                    |
| 13               | -                    | 14   | P2[12                | 15   | P2[10]                    | 16   | V <sub>SS</sub>      |
| 17               | P0[22]               |      | -                    |      | -                         |      | -                    |
| Row              | P                    |      | 1                    |      |                           |      | IL.                  |
| 1                | P1[31]               | 2    | P1[30]               | 3    | P2[27]                    | 4    | P2[28]               |
| 5                | P2[24]               | 6    | V <sub>DD(3V3)</sub> | 7    | P1[18]                    | 8    | V <sub>DD(3V3)</sub> |
| 9                | P1[23]               | 10   | VSSREG               | 11   | V <sub>DD(REG)(3V3)</sub> | 12   | V <sub>SS</sub>      |
| 13               | P2[15]               | 14   | P4[17]               | 15   | P4[18]                    | 16   | P4[19]               |
| 17               | V <sub>DD(3V3)</sub> |      | -                    |      | -                         |      | -                    |
| Row              |                      | I    | 1                    | I    | 1                         | I    | 1                    |
| 1                | P0[12]               | 2    | P0[13]               | 3    | P0[28]                    | 4    | P2[25]               |
| 5                | P3[24]               | 6    | P0[30]               | 7    | P2[19]                    | 8    | P1[21]               |
| 9                | V <sub>SS</sub>      | 10   | P1[26]               | 11   | P2[16]                    | 12   | P2[14]               |
| 13               | P2[17]               | 14   | P0[11]               | 15   | P4[4]                     | 16   | P4[5]                |
| 17               | P4[20]               |      | -                    |      | -                         |      | -                    |
| Row <sup>·</sup> |                      | I    |                      | I    | 1                         | I    | 1                    |
| 1                | P0[27]               | 2    | P0[31]               | 3    | P3[26]                    | 4    | P2[26]               |
| 5                | V <sub>SS</sub>      | 6    | P3[23]               | 7    | P0[14]                    | 8    | P2[20]               |
| 9                | P1[24]               | 10   | P1[25]               | 11   | P4[2]                     | 12   | P1[27]               |

LPC178X\_7X

### 32-bit ARM Cortex-M3 microcontroller

### Table 4. Pin allocation table TFBGA208

Not all functions are available on all parts. See <u>Table 2</u> and <u>Table 7</u> (EMC pins).

| Ball | Symbol               | Ball | Symbol | Ball | Symbol | Ball | Symbol |
|------|----------------------|------|--------|------|--------|------|--------|
| 13   | P1[28]               | 14   | P0[1]  | 15   | P0[10] | 16   | P2[13] |
| 17   | P2[11]               |      | -      |      | -      |      | -      |
| Row  | U                    | k    |        |      |        |      | 1      |
| 1    | USB_D-2              | 2    | P3[25] | 3    | P2[18] | 4    | P0[29] |
| 5    | P2[23]               | 6    | P1[19] | 7    | P1[20] | 8    | P1[22] |
| 9    | P4[0]                | 10   | P4[1]  | 11   | P2[21] | 12   | P2[22] |
| 13   | V <sub>DD(3V3)</sub> | 14   | P1[29] | 15   | P0[0]  | 16   | P4[3]  |
| 17   | P4[16]               |      | -      |      | -      |      | -      |

#### Table 5. Pin allocation table TFBGA180

Not all functions are available on all parts. See <u>Table 2</u> and <u>Table 7</u> (EMC pins).

| Ball | Symbol                    | Ball | Symbol               | Ball | Symbol           | Ball | Symbol               |
|------|---------------------------|------|----------------------|------|------------------|------|----------------------|
| Row  | A                         |      |                      |      |                  | k    |                      |
| 5    | P1[1]                     | 6    | P3[8]                | 7    | P1[10]           | 8    | P1[15]               |
| 9    | P1[3]                     | 10   | V <sub>SSREG</sub>   | 11   | P0[4]            | 12   | P1[11]               |
| 13   | P0[9]                     | 14   | P1[12]               |      | -                |      | -                    |
| Row  | B                         | ·    |                      |      |                  |      |                      |
| 1    | JTAG_TDO (SWO)            | 2    | P3[11]               | 3    | P3[10]           | 4    | V <sub>SS</sub>      |
| 5    | P1[0]                     | 6    | P1[8]                | 7    | P1[2]            | 8    | P1[16]               |
| 9    | P4[29]                    | 10   | P1[6]                | 11   | P0[5]            | 12   | P0[7]                |
| 13   | P1[5]                     | 14   | P4[13]               |      | -                |      | -                    |
| Row  | C                         |      |                      |      |                  | i    |                      |
| 1    | P3[13]                    | 2    | JTAG_TMS (SWDIO)     | 3    | JTAG_TDI         | 4    | P5[4]                |
| 5    | V <sub>DD(3V3)</sub>      | 6    | P1[4]                | 7    | P4[30]           | 8    | P4[24]               |
| 9    | P1[17]                    | 10   | P4[15]               | 11   | V <sub>SS</sub>  | 12   | P0[8]                |
| 13   | P1[7]                     | 14   | P2[1]                |      | -                |      | -                    |
| Row  | D                         |      |                      |      |                  | k    |                      |
| 1    | P0[26]                    | 2    | JTAG_TCK<br>(SWDCLK) | 3    | P3[4]            | 4    | JTAG_TRST            |
| 5    | P0[2]                     | 6    | P3[0]                | 7    | P1[9]            | 8    | P1[14]               |
| 9    | P4[25]                    | 10   | P4[28]               | 11   | P0[6]            | 12   | P2[0]                |
| 13   | V <sub>SS</sub>           | 14   | P1[13]               |      | -                |      | -                    |
| Row  | E                         |      |                      |      |                  | i    |                      |
| 1    | P0[24]                    | 2    | V <sub>DD(3V3)</sub> | 3    | P3[5]            | 4    | P0[25]               |
| 5    | P5[0]                     | 6    | P3[1]                | 7    | P4[31]           | 8    | P4[14]               |
| 9    | V <sub>DD(REG)(3V3)</sub> | 10   | V <sub>DD(3V3)</sub> | 11   | P2[2]            | 12   | V <sub>DD(3V3)</sub> |
| 13   | P2[3]                     | 14   | P2[4]                |      | -                |      | -                    |
| Row  | F                         | ·    |                      | •    | ·                |      | •                    |
| 1    | P3[14]                    | 2    | V <sub>DDA</sub>     | 3    | V <sub>SSA</sub> | 4    | P3[6]                |
| 5    | P0[23]                    | 6    | -                    | 7    | -                | 8    | -                    |
| 9    | -                         | 10   | P4[12]               | 11   | P4[11]           | 12   | P2[5]                |

LPC178X\_7X Product data sheet © NXP Semiconductors N.V. 2016. All rights reserved.

## 7.14 Ethernet

Remark: The Ethernet block is available on parts LPC1788/86 and LPC1778/76.

The Ethernet block contains a full featured 10 Mbit/s or 100 Mbit/s Ethernet MAC designed to provide optimized performance through the use of DMA hardware acceleration. Features include a generous suite of control registers, half or full duplex operation, flow control, control frames, hardware acceleration for transmit retry, receive packet filtering and wake-up on LAN activity. Automatic frame transmission and reception with scatter-gather DMA off-loads many operations from the CPU.

The Ethernet block and the CPU share the ARM Cortex-M3 D-code and system bus through the AHB-multilayer matrix to access the various on-chip SRAM blocks for Ethernet data, control, and status information.

The Ethernet block interfaces between an off-chip Ethernet PHY using the Media Independent Interface (MII) or Reduced MII (RMII) protocol and the on-chip Media Independent Interface Management (MIIM) serial bus.

### 7.14.1 Features

- Ethernet standards support:
  - Supports 10 Mbit/s or 100 Mbit/s PHY devices including 10 Base-T, 100 Base-TX, 100 Base-TX, and 100 Base-T4.
  - Fully compliant with IEEE standard 802.3.
  - Fully compliant with 802.3x Full Duplex Flow Control and Half Duplex back pressure.
  - Flexible transmit and receive frame options.
  - Virtual Local Area Network (VLAN) frame suppor
  - .
- Memory management:
  - Independent transmit and receive buffers memory mapped to shared SRAM.
  - DMA managers with scatter/gather DMA and arrays of frame descriptors.
  - Memory traffic optimized by buffering and pre-fetching.
- Enhanced Ethernet features:
  - Receive filtering.
  - Multicast and broadcast frame support for both transmit and receive.
  - Optional automatic Frame Check Sequence (FCS) insertion with Circular Redundancy Check (CRC) for transmit.
  - Selectable automatic transmit frame padding.
  - Over-length frame support for both transmit and receive allows any length frames.
  - Promiscuous receive mode.
  - Automatic collision back-off and frame retransmission.
  - Includes power management by clock switching.
  - Wake-on-LAN power management support allows system wake-up: using the receive filters or a magic frame detection filter.

LPC178X 7X

© NXP Semiconductors N.V. 2016. All rights reserved.

Two match registers can be used to provide a single edge controlled PWM output. One match register (PWMMR0) controls the PWM cycle rate, by resetting the count upon match. The other match register controls the PWM edge position. Additional single edge controlled PWM outputs require only one match register each, since the repetition rate is the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a rising edge at the beginning of each PWM cycle, when an PWMMR0 match occurs.

Three match registers can be used to provide a PWM output with both edges controlled. Again, the PWMMR0 match register controls the PWM cycle rate. The other match registers control the two PWM edge positions. Additional double edge controlled PWM outputs require only two match registers each, since the repetition rate is the same for all PWM outputs.

With double edge controlled PWM outputs, specific match registers control the rising and falling edge of the output. This allows both positive going PWM pulses (when the rising edge occurs prior to the falling edge), and negative going PWM pulses (when the falling edge occurs prior to the rising edge).

### 7.26.1 Features

- LPC178x/7x has two PWM blocks with Counter or Timer operation (may use the peripheral clock or one of the capture inputs as the clock source).
- Seven match registers allow up to 6 single edge controlled or 3 double edge controlled PWM outputs, or a mix of both types. The match registers also allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Supports single edge controlled and/or double edge controlled PWM outputs. Single
  edge controlled PWM outputs all go high at the beginning of each cycle unless the
  output is a constant low. Double edge controlled PWM outputs can have either edge
  occur at any position within a cycle. This allows for both positive going and negative
  going pulses.
- Pulse period and width can be any number of timer counts. This allows complete flexibility in the trade-off between resolution and repetition rate. All PWM outputs will occur at the same repetition rate.
- Double edge controlled PWM outputs can be programmed to be either positive going or negative going pulses.
- Match register updates are synchronized with pulse outputs to prevent generation of erroneous pulses. Software must 'release' new match values before they can become effective.
- May be used as a standard 32-bit timer/counter with a programmable 32-bit prescaler if the PWM mode is not enabled.

### 7.27 Motor control PWM

The LPC178x/7x contain one motor control PWM.

The motor control PWM is a specialized PWM supporting 3-phase motors and other combinations. Feedback inputs are provided to automatically sense rotor position and use that information to ramp speed up or down. An abort input is also provided that causes the

In Sleep mode, execution of instructions is suspended until either a Reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

The DMA controller can continue to work in Sleep mode and has access to the peripheral RAMs and all peripheral registers. The flash memory and the main SRAM are not available in Sleep mode, they are disabled in order to save power.

Wake-up from Sleep mode will occur whenever any enabled interrupt occurs.

#### 7.33.4.2 Deep-sleep mode

In Deep-sleep mode, the oscillator is shut down and the chip receives no internal clocks. The processor state and registers, peripheral registers, and internal SRAM values are preserved throughout Deep-sleep mode and the logic levels of chip pins remain static. The output of the IRC is disabled but the IRC is not powered down to allow fast wake-up. The RTC oscillator is not stopped because the RTC interrupts may be used as the wake-up source. The PLL is automatically turned off and disconnected. The clock divider registers are automatically reset to zero.

The Deep-sleep mode can be terminated and normal operation resumed by either a Reset or certain specific interrupts that are able to function without clocks. Since all dynamic operation of the chip is suspended, Deep-sleep mode reduces chip power consumption to a very low value. Power to the flash memory is left on in Deep-sleep mode, allowing a very quick wake-up.

Wake-up from Deep-sleep mode can initiated by the NMI, External Interrupts EINT0 through EINT3, GPIO interrupts, the Ethernet Wake-on-LAN interrupt, Brownout Detect, an RTC Alarm interrupt, a USB input pin transition (USB activity interrupt), a CAN input pin transition, or a Watchdog Timer time-out, when the related interrupt is enabled. Wake-up will occur whenever any enabled interrupt occurs.

On wake-up from Deep-sleep mode, the code execution and peripherals activities will resume after four cycles expire if the IRC was used before entering Deep-sleep mode. If the main external oscillator was used, the code execution will resume when 4096 cycles expire. PLL and clock dividers need to be reconfigured accordingly.

#### 7.33.4.3 Power-down mode

Power-down mode does everything that Deep-sleep mode does but also turns off the power to the IRC oscillator and the flash memory. This saves more power but requires waiting for resumption of flash operation before execution of code or data access in the flash memory can be accomplished.

When the chip enters Power-down mode, the IRC, the main oscillator, and all clocks are stopped. The RTC remains running if it has been enabled and RTC interrupts may be used to wake up the CPU. The flash is forced into Power-down mode. The PLLs are automatically turned off and the clock selection multiplexers are set to use the system clock sysclk (the reset state). The clock divider control registers are automatically reset to zero. If the Watchdog timer is running, it will continue running in Power-down mode.

LPC178X 7X

64 of 126

### 32-bit ARM Cortex-M3 microcontroller

| Symbol                    | Parameter                                  | Conditions                                                                        |                  | Min                           | Typ[1]                    | Max                     | Unit |
|---------------------------|--------------------------------------------|-----------------------------------------------------------------------------------|------------------|-------------------------------|---------------------------|-------------------------|------|
| -                         | rt pins, RESET                             |                                                                                   |                  |                               |                           |                         |      |
| IIL                       | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up<br>resistor disabled                        |                  | -                             | 0.5                       | 10                      | nA   |
| I <sub>IH</sub>           | HIGH-level input current                   | $V_{I} = V_{DD(3V3)}$ ; on-chip<br>pull-down resistor<br>disabled                 |                  | -                             | 0.5                       | 10                      | nA   |
| I <sub>OZ</sub>           | OFF-state output<br>current                | $V_O = 0 V$ ; $V_O = V_{DD(3V3)}$ ;<br>on-chip pull-up/down<br>resistors disabled |                  | -                             | 0.5                       | 10                      | nA   |
| VI                        | input voltage                              | pin configured to provide<br>a digital function                                   | [15][16]<br>[17] | 0                             | -                         | 5.0                     | V    |
| Vo                        | output voltage                             | output active                                                                     |                  | 0                             | -                         | V <sub>DD(3V3)</sub>    | V    |
| V <sub>IH</sub>           | HIGH-level input<br>voltage                |                                                                                   |                  | 0.7V <sub>DD(3V3)</sub>       | -                         | -                       | V    |
| V <sub>IL</sub>           | LOW-level input voltage                    |                                                                                   |                  | -                             | -                         | 0.3V <sub>DD(3V3)</sub> | V    |
| V <sub>hys</sub>          | hysteresis voltage                         |                                                                                   |                  | 0.4                           | -                         | -                       | V    |
| V <sub>OH</sub>           | HIGH-level output voltage                  | $I_{OH} = -4 \text{ mA}$                                                          |                  | V <sub>DD(3V3)</sub> -<br>0.4 | -                         | -                       | V    |
| V <sub>OL</sub>           | LOW-level output voltage                   | I <sub>OL</sub> = 4 mA                                                            |                  | -                             | -                         | 0.4                     | V    |
| I <sub>OH</sub>           | HIGH-level output<br>current               | $V_{OH} = V_{DD(3V3)} - 0.4 V$                                                    |                  | -4                            | -                         | -                       | mA   |
| I <sub>OL</sub>           | LOW-level output current                   | V <sub>OL</sub> = 0.4 V                                                           |                  | 4                             | -                         | -                       | mA   |
| I <sub>OHS</sub>          | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                             | [18]             | -                             | -                         | -45                     | mA   |
| I <sub>OLS</sub>          | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD(3V3)}$                                                            | [18]             | -                             | -                         | 50                      | mA   |
| I <sub>pd</sub>           | pull-down current                          | V <sub>I</sub> = 5 V                                                              |                  | 10                            | 50                        | 150                     | μA   |
| I <sub>pu</sub>           | pull-up current                            | $V_I = 0 V$                                                                       |                  | –15                           | -50                       | -85                     | μA   |
|                           |                                            | $V_{DD(3V3)} < V_{I} < 5 V$                                                       |                  | 0                             | 0                         | 0                       | μA   |
| I <sup>2</sup> C-bus pins | ; (P0[27] and P0[28])                      |                                                                                   |                  |                               |                           |                         |      |
| V <sub>IH</sub>           | HIGH-level input voltage                   |                                                                                   |                  | 0.7V <sub>DD(3V3)</sub>       | -                         | -                       | V    |
| V <sub>IL</sub>           | LOW-level input voltage                    |                                                                                   |                  | -                             | -                         | 0.3V <sub>DD(3V3)</sub> | V    |
| V <sub>hys</sub>          | hysteresis voltage                         |                                                                                   |                  | -                             | $0.05 \times V_{DD(3V3)}$ | -                       | V    |
| V <sub>OL</sub>           | LOW-level output voltage                   | I <sub>OLS</sub> = 3 mA                                                           |                  | -                             | -                         | 0.4                     | V    |
| ILI                       | input leakage current                      | $V_{I} = V_{DD(3V3)}$                                                             | [19]             | -                             | 2                         | 4                       | μA   |
|                           |                                            | V <sub>I</sub> = 5 V                                                              |                  | -                             | 10                        | 22                      | μA   |
| USB pins                  |                                            |                                                                                   |                  |                               |                           |                         |      |
| I <sub>OZ</sub>           | OFF-state output<br>current                | 0 V < V <sub>I</sub> < 3.3 V                                                      | [20]             | -                             | -                         | ±10                     | μA   |
| V <sub>BUS</sub>          | bus supply voltage                         |                                                                                   | [20]             | -                             | -                         | 5.25                    | V    |

## Table 13. Static characteristics ... continued

Product data sheet

LPC178X\_7X

© NXP Semiconductors N.V. 2016. All rights reserved.

#### 32-bit ARM Cortex-M3 microcontroller



## 11.10 SD/MMC

**Remark:** The SD/MMC card interface is available on parts LPC1788/87/86 and parts LPC1778/77/76.

#### Table 30. Dynamic characteristics: SD/MMC

 $C_L = 10 \text{ pF}, T_{amb} = -40 \text{ }^{\circ}\text{C} \text{ to } 85 \text{ }^{\circ}\text{C}, V_{DD(3V3)} = 3.0 \text{ V to } 3.6 \text{ V}. \text{ Values guaranteed by design.}$ 

| Symbol             | Parameter                       | Conditions                             | Min | Max | Unit |
|--------------------|---------------------------------|----------------------------------------|-----|-----|------|
| f <sub>clk</sub>   | clock frequency                 | on pin SD_CLK; data transfer mode      | -   | 25  | MHz  |
|                    |                                 | on pin SD_CLK; identification mode     |     | 25  | MHz  |
| t <sub>su(D)</sub> | data input set-up time          | on pins SD_CMD, SD_DAT[3:0] as inputs  | 6   | -   | ns   |
| t <sub>h(D)</sub>  | data input hold time            | on pins SD_CMD, SD_DAT[3:0] as inputs  | 6   | -   | ns   |
| t <sub>d(QV)</sub> | data output valid<br>delay time | on pins SD_CMD, SD_DAT[3:0] as outputs | -   | 23  | ns   |
| t <sub>h(Q)</sub>  | data output hold time           | on pins SD_CMD, SD_DAT[3:0] as outputs | 3.5 | -   | ns   |



LPC178X\_7X
Product data sheet

32-bit ARM Cortex-M3 microcontroller

## 14. Application information

## 14.1 Suggested USB interface solutions

**Remark:** The USB controller is available as a device/Host/OTG controller on parts LPC1788/87/86/85 and LPC1778/77/76 and as device-only controller on parts LPC1774.





LPC178X\_7X

101 of 126

## **NXP Semiconductors**

## LPC178x/7x

### 32-bit ARM Cortex-M3 microcontroller



## **NXP Semiconductors**

# LPC178x/7x

### 32-bit ARM Cortex-M3 microcontroller



103 of 126

### 32-bit ARM Cortex-M3 microcontroller

## 17. Abbreviations

| Table 36. Abb | reviations                                  |
|---------------|---------------------------------------------|
| Acronym       | Description                                 |
| ADC           | Analog-to-Digital Converter                 |
| AHB           | Advanced High-performance Bus               |
| AMBA          | Advanced Microcontroller Bus Architecture   |
| APB           | Advanced Peripheral Bus                     |
| BOD           | BrownOut Detection                          |
| CAN           | Controller Area Network                     |
| DAC           | Digital-to-Analog Converter                 |
| DMA           | Direct Memory Access                        |
| EOP           | End Of Packet                               |
| ETM           | Embedded Trace Macrocell                    |
| GPIO          | General Purpose Input/Output                |
| GPS           | Global Positioning System                   |
| HVAC          | Heating, Venting, and Air Conditioning      |
| IRC           | Internal RC                                 |
| IrDA          | Infrared Data Association                   |
| JTAG          | Joint Test Action Group                     |
| MAC           | Media Access Control                        |
| MIIM          | Media Independent Interface Management      |
| OHCI          | Open Host Controller Interface              |
| OTG           | On-The-Go                                   |
| PHY           | Physical Layer                              |
| PLC           | Programmable Logic Controller               |
| PLL           | Phase-Locked Loop                           |
| PWM           | Pulse Width Modulator                       |
| RMII          | Reduced Media Independent Interface         |
| SE0           | Single Ended Zero                           |
| SPI           | Serial Peripheral Interface                 |
| SSI           | Serial Synchronous Interface                |
| SSP           | Synchronous Serial Port                     |
| ТСМ           | Tightly Coupled Memory                      |
| TTL           | Transistor-Transistor Logic                 |
| UART          | Universal Asynchronous Receiver/Transmitter |
| USB           | Universal Serial Bus                        |

## 32-bit ARM Cortex-M3 microcontroller

| Document ID      | Release date                                                                                                                                                                                                                                    | Data sheet status                                                               | Change notice        | Supersedes     |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------|----------------|--|--|--|--|--|--|
| LPC178X_7X v.4.1 | 20121115                                                                                                                                                                                                                                        | Product data sheet                                                              | -                    | LPC178X_7X v.4 |  |  |  |  |  |  |
| Modifications:   | <ul> <li>LCD timing characteristics updated in Table 27 "Dynamic characteristics: LCD" and<br/>Figure 26 added.</li> </ul>                                                                                                                      |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | • Removed table note "The peak current is limited to 25 times the corresponding maximum current." in Table 9.                                                                                                                                   |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>Removed deep power-down spec Table 13 and associated table note.</li> </ul>                                                                                                                                                            |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>Updated min</li> </ul>                                                                                                                                                                                                                 | n value for t <sub>WEHEOW</sub> Table 15                                        | 5.                   |                |  |  |  |  |  |  |
|                  | <ul> <li>Removed F</li> </ul>                                                                                                                                                                                                                   | ig 21 Internal RC oscillator fr                                                 | equency versus tempe | erature.       |  |  |  |  |  |  |
|                  | <ul> <li>Updated 12</li> </ul>                                                                                                                                                                                                                  | <ul> <li>Updated 12-bit and 8-bit values for E<sub>T</sub> Table 29.</li> </ul> |                      |                |  |  |  |  |  |  |
|                  | Changed data sheet status to Product.                                                                                                                                                                                                           |                                                                                 |                      |                |  |  |  |  |  |  |
| LPC178X_7X v.4   | 20120501                                                                                                                                                                                                                                        | Preliminary data sheet                                                          | -                    | LPC178X_7X v.3 |  |  |  |  |  |  |
| Modifications:   | <ul> <li>Editorial upo</li> </ul>                                                                                                                                                                                                               | Editorial updates.                                                              |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>BOD values added in Section 7.34.2.</li> </ul>                                                                                                                                                                                         |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>Parameters t<sub>CSLBLSL</sub>, t<sub>CSHOEH</sub>, t<sub>OEHANV</sub>, t<sub>deact</sub>, t<sub>BLSHEOW</sub>, t<sub>BLSHDNV</sub> updated in Table 17.</li> </ul>                                                                    |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | • $C_L = 10 \text{ pF}$ added to Table 24, Table 26, Table 28.                                                                                                                                                                                  |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>I<sub>DD(REG)(3V3)</sub> corrected in Table 13 for conditions Deep-sleep mode, Power-down mode, and<br/>Deep-power down mode.</li> </ul>                                                                                               |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>I<sub>BAT</sub> corrected in Table 13 for condition Deep power-down mode.</li> </ul>                                                                                                                                                   |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>Power consumption data in Figure 9 and Figure 10 corrected.</li> </ul>                                                                                                                                                                 |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>I/O voltage V<sub>DD(3V3)</sub> specified in Table 17, Table 18, Table 19, Table 24, Table 28.</li> </ul>                                                                                                                              |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>V<sub>DD(3V3)</sub> range corrected in Table 23.</li> </ul>                                                                                                                                                                            |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>Parameter C<sub>L</sub> changed to 10 pF for EMC timing in Table 17 to Table 20.</li> </ul>                                                                                                                                            |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>USB and Ethernet dynamic characteristics removed. Timing characteristics follow USB 2.6<br/>Specification (full speed) and IEEE standard 802.3 standards (see Section 7.15 and<br/>Section 7.14 for compliance statements).</li> </ul> |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>Pad characteristics updated in Table 3.</li> </ul>                                                                                                                                                                                     |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>Parameter I<sub>BAT</sub> updated in Table 13.</li> </ul>                                                                                                                                                                              |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>Figure 11 added.</li> </ul>                                                                                                                                                                                                            |                                                                                 |                      |                |  |  |  |  |  |  |
|                  | •                                                                                                                                                                                                                                               | <ul> <li>SDRAM timing corrected in Figure 19.</li> </ul>                        |                      |                |  |  |  |  |  |  |
|                  | <ul> <li>EEPROM erase and programming times added (Table 16).</li> <li>Data sheet status changed to preliminary.</li> </ul>                                                                                                                     |                                                                                 |                      |                |  |  |  |  |  |  |
|                  |                                                                                                                                                                                                                                                 |                                                                                 |                      |                |  |  |  |  |  |  |

#### Table 37. Revision history ...continued

LPC178X\_7X

## **NXP Semiconductors**

## LPC178x/7x

## 32-bit ARM Cortex-M3 microcontroller

| Document ID    | Release date                                                                                                   | Data sheet status               | Change notice     | Supersedes     |  |  |
|----------------|----------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------|----------------|--|--|
| -PC178X_7X v.3 | 20111220                                                                                                       | Objective data sheet            | -                 | LPC178X_7X v.2 |  |  |
| Modifications: | Removed B                                                                                                      | OOT function from pin P3[14].   |                   |                |  |  |
|                | <ul> <li>I<sub>BAT</sub> and I<sub>DD(REG)(3V3)</sub> updated for Deep power-down mode in Table 13.</li> </ul> |                                 |                   |                |  |  |
|                | <ul> <li>Maximum SDRAM clock of 80 MHz specified in Section 2, Table 18, and Table 19.</li> </ul>              |                                 |                   |                |  |  |
|                | <ul> <li>Power consumption data added (Figure 9 and Figure 10).</li> </ul>                                     |                                 |                   |                |  |  |
|                | • Removed parameter Z <sub>DRV</sub> in Table 13.                                                              |                                 |                   |                |  |  |
|                | <ul> <li>Specified maximum value for parameter C<sub>L</sub> in Table 33 and remove typical value.</li> </ul>  |                                 |                   |                |  |  |
|                | • Specified setting of boost bits in Table 14, Table note 5 and in Table 13, Table note 6.                     |                                 |                   |                |  |  |
|                | <ul> <li>USB connection diagrams updated (Figure 33 to Figure 36).</li> </ul>                                  |                                 |                   |                |  |  |
|                | <ul> <li>Current drain condition on battery supply specified in Section 7.33.6.</li> </ul>                     |                                 |                   |                |  |  |
|                | <ul> <li>Table note 10 in Table 13 updated.</li> </ul>                                                         |                                 |                   |                |  |  |
|                | <ul> <li>ADC characteristics updated (Table 31).</li> </ul>                                                    |                                 |                   |                |  |  |
|                | <ul> <li>Section 14.6 "Reset pin configuration for RTC operation" added.</li> </ul>                            |                                 |                   |                |  |  |
|                | <ul> <li>EEPROM size for parts LPC1774 corrected in Table 2 and Figure 1.</li> </ul>                           |                                 |                   |                |  |  |
|                | <ul> <li>Changed function LCD_VD[5] on pin P0[10] to Reserved.</li> </ul>                                      |                                 |                   |                |  |  |
|                | <ul> <li>Changed function LCD_VD[10] on pin P0[11] to Reserved.</li> </ul>                                     |                                 |                   |                |  |  |
|                | Changed function LCD_VD[13] on pin P0[19] to Reserved.                                                         |                                 |                   |                |  |  |
|                | <ul> <li>Changed function LCD_VD[14] on pin P0[20] to Reserved.</li> </ul>                                     |                                 |                   |                |  |  |
|                |                                                                                                                | e model updated (see Table 32   | 2 and Figure 30). |                |  |  |
| LPC178X_7X v.2 | 20110527                                                                                                       | Objective data sheet            | -                 | LPC178X_7X v.1 |  |  |
| Modifications: | -                                                                                                              | es in Table 3 to Table 5 abbrev | iated.            |                |  |  |
|                | <ul> <li>Reserved functions added in Table 3.</li> </ul>                                                       |                                 |                   |                |  |  |
|                | Added function LCD_VD[5] to pin P0[10].                                                                        |                                 |                   |                |  |  |
|                | Added function LCD_VD[10] to pin P0[11].                                                                       |                                 |                   |                |  |  |
|                | <ul> <li>Added function LCD_VD[13] to pin P0[19].</li> </ul>                                                   |                                 |                   |                |  |  |
|                | Added function LCD_VD[14] to pin P0[20].                                                                       |                                 |                   |                |  |  |
|                | Added function U4_SCLK to pin P0[21].                                                                          |                                 |                   |                |  |  |
|                | Added function                                                                                                 |                                 |                   |                |  |  |
|                | Added function MOSI to pin P5[0].                                                                              |                                 |                   |                |  |  |
|                | <ul> <li>Added function SSP2_MISO to pin P5[1].</li> <li>Added FMO domentic description</li> </ul>             |                                 |                   |                |  |  |
|                |                                                                                                                | dynamic characteristics.        |                   |                |  |  |
| LPC178X_7X v.1 | 20110524                                                                                                       | Objective data sheet            | -                 | -              |  |  |

#### Table 37. Revision history ...continued

Product data sheet

## 20. Legal information

## 20.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

## 20.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 20.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2016. All rights reserved.

LPC178X 7X

#### 32-bit ARM Cortex-M3 microcontroller

## 22. Contents

| 1              | General description                    | 1        |
|----------------|----------------------------------------|----------|
| 2              | Features and benefits                  | 1        |
| 3              | Applications                           | 4        |
| 4              | Ordering information                   | 5        |
| 5              | Block diagram                          |          |
| 6              | Pinning information                    |          |
| 6.1            | Pinning                                |          |
| 6.2            | Pin description                        |          |
| 7              | Functional description                 | 40       |
| 7.1            | Architectural overview                 |          |
| 7.2            |                                        | 41       |
| 7.3            | -                                      | 41       |
| 7.4            | EEPROM                                 | 41       |
| 7.5            | On-chip SRAM                           | 41       |
| 7.6            | Memory Protection Unit (MPU)           | 41       |
| 7.7            |                                        | 42       |
| 7.8            | ······································ | 44       |
| 7.8.1          |                                        | 44       |
| 7.8.2          |                                        | 44       |
| 7.9            |                                        | 44       |
| 7.10           |                                        | 44       |
| 7.10.1         |                                        | 46       |
| 7.11           |                                        | 46       |
| 7.11.1         |                                        | 47       |
| 7.12           |                                        | 47       |
| 7.12.1         |                                        | 47       |
| 7.13           |                                        | 48       |
| 7.13.1         |                                        | 48       |
| 7.14           |                                        | 49       |
| 7.14.1         |                                        | 49       |
| 7.15           |                                        | 50       |
| 7.15.1         |                                        | 50       |
| 7.15.1.1       |                                        | 50       |
| 7.15.2         |                                        | 50       |
| 7.15.2.1       |                                        | 50       |
| 7.15.3         |                                        | 51       |
| 7.15.3.1       |                                        |          |
| 7.16           | SD/MMC card interface                  |          |
| 7.16.1         |                                        | 51<br>51 |
| 7.17           |                                        | 51<br>52 |
| 7.17.1         |                                        |          |
| 7.18<br>7.18.1 |                                        | 52<br>52 |
| 7.18.1         |                                        | 52<br>52 |
| 7.19           |                                        | 5∠<br>53 |
| 7.19.1         |                                        | 53<br>53 |
| 7.20           |                                        |          |
| 1.20.1         | Features                               | 00       |

| 7.21     | SSP serial I/O controller                    | 53 |
|----------|----------------------------------------------|----|
| 7.21.1   | Features                                     | 54 |
| 7.22     | I <sup>2</sup> C-bus serial I/O controllers  | 54 |
| 7.22.1   | Features                                     | 54 |
| 7.23     | I <sup>2</sup> S-bus serial I/O controllers  | 55 |
| 7.23.1   | Features                                     | 55 |
| 7.24     | CAN controller and acceptance filters        | 55 |
| 7.24.1   | Features                                     | 55 |
| 7.25     | General purpose 32-bit timers/external event |    |
|          | counters                                     | 56 |
| 7.25.1   | Features                                     | 56 |
| 7.26     | Pulse Width Modulator (PWM)                  | 56 |
| 7.26.1   | Features                                     | 57 |
| 7.27     | Motor control PWM                            | 57 |
| 7.28     | Quadrature Encoder Interface (QEI)           | 58 |
| 7.28.1   | Features                                     | 58 |
| 7.29     | ARM Cortex-M3 system tick timer              | 58 |
| 7.30     | Windowed WatchDog Timer (WWDT)               | 59 |
| 7.30.1   | Features                                     | 59 |
| 7.31     | RTC and backup registers                     | 59 |
| 7.31.1   | Features                                     | 59 |
| 7.32     | Event monitor/recorder                       | 60 |
| 7.32.1   | Features                                     | 60 |
| 7.33     | Clocking and power control                   | 60 |
| 7.33.1   | Crystal oscillators                          | 60 |
| 7.33.1.1 | Internal RC oscillator                       | 61 |
| 7.33.1.2 | Main oscillator                              | 61 |
| 7.33.1.3 | RTC oscillator                               | 62 |
| 7.33.1.4 | Watchdog oscillator                          | 62 |
| 7.33.2   | Main PLL (PLL0) and Alternate PLL (PLL1) .   | 62 |
| 7.33.3   | Wake-up timer                                | 63 |
| 7.33.4   | Power control                                | 63 |
| 7.33.4.1 | Sleep mode                                   | 63 |
| 7.33.4.2 | Deep-sleep mode                              | 64 |
| 7.33.4.3 | Power-down mode                              | 64 |
| 7.33.4.4 | Deep power-down mode                         | 65 |
| 7.33.4.5 | Wake-up Interrupt Controller (WIC)           | 65 |
| 7.33.5   | Peripheral power control                     | 65 |
| 7.33.6   | Power domains                                | 65 |
| 7.34     | System control                               | 67 |
| 7.34.1   | Reset                                        | 67 |
| 7.34.2   | Brownout detection                           | 67 |
| 7.34.3   | Code security (Code Read Protection - CRP)   | 67 |
| 7.34.4   | APB interface                                | 68 |
| 7.34.5   | AHB multilayer matrix                        | 68 |
| 7.34.6   | External interrupt inputs                    | 68 |
| 7.34.7   | Memory mapping control                       | 68 |
| 7.35     | Debug control                                | 68 |

#### continued >>