Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | | | | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8.4MHz | | Connectivity | CANbus, SCI, SPI | | Peripherals | LVD, POR, PWM | | Number of I/O | 52 | | Program Memory Size | 60KB (60K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 1K x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | A/D 15x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-QFP | | Supplier Device Package | 64-QFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908as60amfue | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | 6.5.3 | EEPROM-1 Nonvolatile Register | 81 | |---------|---------------------------------------------------------------------|-----| | 6.5.4 | EEPROM-1 Timebase Divider Register | 81 | | 6.5.5 | EEPROM-1 Timebase Divider Nonvolatile Register | 82 | | 6.6 | Low-Power Modes | 83 | | 6.6.1 | Wait Mode | | | 6.6.2 | Stop Mode | 83 | | | · | | | | Chapter 7 | | | | EEPROM-2 Memory | | | 7.1 | Introduction | 85 | | 7.2 | Features | 85 | | 7.3 | EEPROM-2 Register Summary | 85 | | 7.4 | Functional Description | | | 7.4.1 | EEPROM-2 Configuration | | | 7.4.2 | EEPROM-2 Timebase Requirements | | | 7.4.3 | EEPROM-2 Program/Erase Protection | | | 7.4.4 | EEPROM-2 Block Protection | | | 7.4.5 | EEPROM-2 Programming and Erasing | | | 7.4.5.1 | Program/Erase Using AUTO Bit | | | 7.4.5.2 | | | | 7.4.5.3 | | | | 7.5 | EEPROM-2 Register Descriptions | 92 | | 7.5.1 | EEPROM-2 Control Register | | | 7.5.2 | EEPROM-2 Array Configuration Register | 93 | | 7.5.3 | EEPROM-2 Nonvolatile Register | 95 | | 7.5.4 | EEPROM-2 Timebase Divider Register | 95 | | 7.5.5 | EEPROM-2 Timebase Divider Nonvolatile Register | 96 | | 7.6 | Low-Power Modes | 97 | | 7.6.1 | Wait Mode | 97 | | 7.6.2 | Stop Mode | 97 | | | Observation 0 | | | | Chapter 8 Central Processor Unit (CPU) | | | 0.1 | , , | 00 | | 8.1 | Introduction | | | 8.2 | Features | | | 8.3 | CPU Registers | | | 8.3.1 | Accumulator | | | 8.3.2 | Index Register | | | 8.3.3 | Stack Pointer | | | 8.3.4 | Program Counter | | | 8.3.5 | Condition Code Register | | | 8.4 | Arithmetic/Logic Unit (ALU) | | | 8.5 | Low-Power Modes | | | 8.5.1 | Wait Mode | | | 8.5.2 | Stop Mode | | | 8.6 | CPU During Break Interrupts | | | 8.7 | Instruction Set Summary | | | 8.8 | Opcode Map | 109 | | | MC68HC908AZ60A • MC68HC908AS60A • MC68HC908AS60E Data Sheet, Rev. 6 | | Freescale Semiconductor 9 ## Glossary - toggle To change the state of an output from a logic 0 to a logic 1 or from a logic 1 to a logic 0. - **tracking mode** Mode of low-jitter PLL operation during which the PLL is locked on a frequency. Also see "acquisition mode." - two's complement A means of performing binary subtraction using addition techniques. The most significant bit of a two's complement number indicates the sign of the number (1 indicates negative). The two's complement negative of a number is obtained by inverting each bit in the number and then adding 1 to the result. - unbuffered Utilizes only one register for data; new data overwrites current data. - unimplemented memory location A memory location that is not used. Writing to an unimplemented location has no effect. Reading an unimplemented location returns an unpredictable value. Executing an opcode at an unimplemented location causes an illegal address reset. - V —The overflow bit in the condition code register of the CPU08. The CPU08 sets the V bit when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow bit. - **variable** A value that changes during the course of program execution. - VCO See "voltage-controlled oscillator." - **vector** A memory location that contains the address of the beginning of a subroutine written to service an interrupt or reset. - **voltage-controlled oscillator (VCO)** A circuit that produces an oscillating output signal of a frequency that is controlled by a dc voltage applied to a control input. - **waveform** A graphical representation in which the amplitude of a wave is plotted against time. - wired-OR Connection of circuit outputs so that if any output is high, the connection point is high. - word A set of two bytes (16 bits). - write The transfer of a byte of data from the CPU to a memory location. - **X** The lower byte of the index register (H:X) in the CPU08. - **Z** The zero bit in the condition code register of the CPU08. The CPU08 sets the zero bit when an arithmetic operation, logical operation, or data manipulation produces a result of \$00. 412 Freescale Semiconductor