# E. Renesas Electronics America Inc - UPD70F3766GF-GAT-AX Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                               |
|----------------------------|--------------------------------------------------------------------------------------|
| Core Processor             | V850ES                                                                               |
| Core Size                  | 32-Bit Single-Core                                                                   |
| Speed                      | 48MHz                                                                                |
| Connectivity               | CSI, EBI/EMI, I <sup>2</sup> C, UART/USART, USB                                      |
| Peripherals                | DMA, LVD, PWM, WDT                                                                   |
| Number of I/O              | 96                                                                                   |
| Program Memory Size        | 384KB (384K x 8)                                                                     |
| Program Memory Type        | FLASH                                                                                |
| EEPROM Size                | -                                                                                    |
| RAM Size                   | 48K x 8                                                                              |
| Voltage - Supply (Vcc/Vdd) | 2.85V ~ 3.6V                                                                         |
| Data Converters            | A/D 12x10b; D/A 2x8b                                                                 |
| Oscillator Type            | Internal                                                                             |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                    |
| Mounting Type              | Surface Mount                                                                        |
| Package / Case             | 128-LQFP                                                                             |
| Supplier Device Package    | -                                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/upd70f3766gf-gat-ax |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.6 Function Block Configuration

#### 1.6.1 Internal block diagram

#### • V850ES/JG3-H





## (2) Command register (PRCMD)

The PRCMD register is an 8-bit register that protects the registers that may seriously affect the application system from being written, so that the system does not inadvertently stop due to a program hang-up. The first write access to a special register is valid after data has been written in advance to the PRCMD register. In this way, the value of the special register can be rewritten only in a specific sequence, so as to protect the register from an illegal write access.

The PRCMD register is write-only, in 8-bit units (undefined data is read when this register is read).

| 7 6 5 4 3 2 1 0                               |
|-----------------------------------------------|
| PRCMD REG7 REG6 REG5 REG4 REG3 REG2 REG1 REG0 |



#### (2) Accessing specific on-chip peripheral I/O registers

This product has two types of internal system buses.

One is a CPU bus and the other is a peripheral bus that interfaces with low-speed peripheral hardware.

The clock of the CPU bus and the clock of the peripheral bus are asynchronous. If an access to the CPU and an access to the peripheral hardware conflict, therefore, unexpected illegal data may be transferred. If there is a possibility of a conflict, the number of cycles for accessing the CPU changes when the peripheral hardware is accessed, so that correct data is transferred. As a result, the CPU does not start processing of the next instruction but enters the wait status. If this wait status occurs, the number of clocks required to execute an instruction increases by the number of wait clocks shown below.

This must be taken into consideration if real-time processing is required.

When specific on-chip peripheral I/O registers are accessed, more wait states may be required in addition to the wait states set by the VSWC register.

The access conditions and how to calculate the number of wait states to be inserted (number of CPU clocks) at this time are shown below.

|                                     |                       |                                 | (1/2)                                                                    |
|-------------------------------------|-----------------------|---------------------------------|--------------------------------------------------------------------------|
| Peripheral Function                 | Register Name         | Access                          | k                                                                        |
| 16-bit timer/event counter AA (TAA) | TAAnCNT               | Read                            | 1 or 2                                                                   |
| (n = 0 to 5, m = 0 to 3, 5)         | TAAnCCR0, TAAnCCR1    | Write                           | <ul><li>1st access: No wait</li><li>Continuous write: 0 to 3</li></ul>   |
|                                     |                       | Read                            | 1 or 2                                                                   |
|                                     | TAAmIOC4              | Write                           | <ul><li>1st access: No wait</li><li>Continuous write: 0 to 3</li></ul>   |
|                                     |                       | Read                            | 1 or 2                                                                   |
| 16-bit timer/event counter AB (TAB) | TABnCNT               | Read                            | 1 or 2                                                                   |
| (n = 0, 1)                          | TABnCCR0 to TABnCCR3  | Write                           | <ul><li>1st access: No wait</li><li>Continuous write: 0 to 3</li></ul>   |
|                                     |                       | Read                            | 1 or 2                                                                   |
|                                     | TABnIOC4              | Write                           | <ul><li>1st access: No wait</li><li>Continuous write: 0 to 3</li></ul>   |
|                                     |                       | Read                            | 1 or 2                                                                   |
| Motor control                       | TAB0OPT1              | Write                           | <ul><li> 1st access: No wait</li><li> Continuous write: 0 to 3</li></ul> |
|                                     | TABODTC               | Write                           | <ul><li> 1st access: No wait</li><li> Continuous write: 0 to 3</li></ul> |
| TMT                                 | TTOCNT                | Read                            | 1 or 2                                                                   |
|                                     | TT0TCR0, TT0TCR1      | Write                           | <ul><li>1st access: No wait</li><li>Continuous write: 0 to 3</li></ul>   |
|                                     |                       | Read                            | 1 or 2                                                                   |
| Watchdog timer 2 (WDT2)             | WDTM2                 | Write<br>(when WDT2 operating)  | 3                                                                        |
| Real-time output function (RTO)     | RTBL0, RTBH0          | Write<br>(RTPC0.RTPOE0 bit = 0) | 1                                                                        |
| A/D converter                       | ADA0M0                | Read                            | 1 or 2                                                                   |
|                                     | ADA0CR0 to ADA0CR11   | Read                            | 1 or 2                                                                   |
|                                     | ADA0CR0H to ADA0CR11H | Read                            | 1 or 2                                                                   |



(a) Example of setting main clock operation  $\rightarrow$  subclock operation

- <1> CK3 bit  $\leftarrow$  1: Use of a bit manipulation instruction is recommended. Do not change the CK2 to CK0 bits.
- <2> Subclock operation: Read the CLS bit to check if subclock operation has started. It takes the following time after the CK3 bit is set until subclock operation is started.

Max.: 1/fxr (1/subclock frequency)

- <3> MCK bit  $\leftarrow$  1: Set the MCK bit to 1 only when stopping the main clock.
- Cautions 1. When stopping the main clock, stop the PLL. Also stop the operations of the on-chip peripheral functions operating with the main clock.
  - If the following conditions are not satisfied, change the CK2 to CK0 bits so that the conditions are satisfied, then change to the subclock operation mode. Internal system clock (fcLK) > Subclock (fxr: 32.768 kHz) × 4

**Remark** Internal system clock (fc⊥k): Clock generated from the main clock (fxx) by setting the CK2 to CK0 bits

| [Deso | cription example | e]            |                                                |
|-------|------------------|---------------|------------------------------------------------|
|       | _DMA_DISABI      | LE:           |                                                |
|       | clrl             | 0, DCHCn[r0]  | DMA operation disabled. $n = 0$ to 3           |
| <1>   | _SET_SUB_RU      | JN :          |                                                |
|       | st.b             | r0, PRCMD[r0] |                                                |
|       | set1             | 3, PCC[r0]    | CK3 bit ← 1                                    |
| <2>   | _CHECK_CLS       | :             |                                                |
|       | tst1             | 4, PCC[r0]    | Wait until subclock operation starts.          |
|       | bz               | _CHECK_CLS    |                                                |
| <3>   | _STOP_MAIN_      | _CLOCK :      |                                                |
|       | st.b             | r0, PRCMD[r0] |                                                |
|       | set1             | 6, PCC[r0]    | MCK bit $\leftarrow$ 1, main clock is stopped. |
|       | _DMA_ENABLE      | Ξ:            |                                                |
|       | setl             | 0, DCHCn[r0]  | DMA operation enabled. $n = 0$ to 3            |
|       |                  |               |                                                |

**Remark** The description above is simply an example. Note that in <2> above, the CLS bit is read in a closed loop.



# (1) Operation flow in one-shot pulse output mode



#### Figure 7-28. Software Processing Flow in One-Shot Pulse Output Mode



#### 8.5.1 Interval timer mode (TABnMD2 to TABnMD0 bits = 000)

In the interval timer mode, an interrupt request signal (INTTABnCC0) is generated at the specified interval if the TABnCTL0.TABnCE bit is set to 1. A square wave whose half cycle is equal to the interval can be output from the TOABn0 pin.

Usually, the TABnCCR1 to TABnCCR3 registers are not used in the interval timer mode.











#### 8.5.3 External trigger pulse output mode (TABnMD2 to TABnMD0 bits = 010)

In the external trigger pulse output mode, TABn waits for a trigger when the TABnCTL0.TABnCE bit is set to 1. When the valid edge of the external trigger input signal is detected, TABn starts counting, and outputs a PWM waveform from the TOABn1 to TOABn3 pins.

Pulses can also be output by generating a software trigger instead of using the external trigger. When using a software trigger, a square wave that has one cycle of the PWM waveform as half its cycle can also be output from the TOABn0 pin.







## (b) When using capture/compare register as capture register



## Figure 8-33. Software Processing Flow in Free-Running Timer Mode (Capture Function) (1/2)



#### (a) Function as compare register

The TT0CCR1 register can be rewritten even when the TT0CTL0.TT0CE bit = 1.

The set value of the TT0CCR1 register is transferred to the CCR1 buffer register. When the value of the 16-bit counter matches the value of the CCR1 buffer register, a compare match interrupt request signal (INTTT0CC01) is generated. If TOT01 pin output is enabled at this time, the output of the TOT01 pin is inverted. The compare register is not cleared by setting the TT0CTL0.TT0CE bit to 0.

#### (b) Function as capture register

In the free-running timer mode (when the TT0CCR1 register is used as a capture register), the count value of the 16-bit counter is stored in the TT0CCR1 register if the valid edge of the capture trigger input pin (TIT01 pin) is detected. In the pulse width measurement mode, the count value of the 16-bit counter is stored in the TT0CCR1 register and the 16-bit counter is cleared (0000H) if the valid edge of the capture trigger input pin (TIT01 pin) (TIT01 pin) is detected.

Even if the capture operation and reading the TT0CCR1 register conflict, the correct value of the TT0CCR1 register can be read.

The capture register is cleared by setting the TT0CTL0.TT0CE bit to 0.

The following table shows the functions of the capture/compare register in each mode, and how to write data to the compare register.

| Operation Mode                | TT0CCR1 Register         | How to Write Compare Register |
|-------------------------------|--------------------------|-------------------------------|
| Interval timer                | Compare register         | Anytime write                 |
| External event counter        | Compare register         | Anytime write                 |
| External trigger pulse output | Compare register         | Batch write <sup>Note</sup>   |
| One-shot pulse output         | Compare register         | Anytime write                 |
| PWM output                    | Compare register         | Batch write <sup>Note</sup>   |
| Free-running timer            | Capture/compare register | Anytime write                 |
| Pulse width measurement       | Capture register         | None                          |
| Triangular-wave PWM output    | Compare register         | Batch write <sup>Note</sup>   |
| Encoder compare               | Compare register         | Anytime write                 |

#### Table 9-4. Function of Capture/Compare Register in Each Mode and How to Write Compare Register

**Note** Writing to the TT0CCR1 register is the trigger.

**Remark** For anytime write and batch write, see 9.6 (2) Anytime write and batch write.



A serial bus configuration example is shown below.



Figure 19-5. Serial Bus Configuration Example Using I<sup>2</sup>C Bus



# 19.6 I<sup>2</sup>C Bus Definitions and Control Methods

The following section describes the I<sup>2</sup>C bus's serial data communication format and the signals used by the I<sup>2</sup>C bus.

The transfer timing for the "start condition", "address", "transfer direction specification", "data", and "stop condition" generated on the I<sup>2</sup>C bus's serial data bus is shown below.





The master device generates the start condition, slave address, and stop condition.

ACK can be generated by either the master or slave device (normally, it is generated by the device that receives 8-bit data).

The serial clock (SCL0n) is continuously output by the master device. However, in the slave device, the SCL0n pin's low-level period can be extended and a wait state can be inserted (n = 0 to 2).

#### 19.6.1 Start condition

A start condition is met when the SCL0n pin is high level and the SDA0n pin changes from high level to low level. The start condition for the SCL0n and SDA0n pins is a signal that the master device outputs to the slave device when starting a serial transfer. The slave device can detect the start condition (n = 0 to 2).





A start condition is output when the IICCn.STTn bit is set (1) after a stop condition has been detected (IICSn.SPDn bit = 1). When a start condition is detected, the IICSn.STDn bit is set (1) (n = 0 to 2).

Caution When the IICCn.IICEn bit of the V850ES/JG3-H and V850ES/JH3-H is set to 1 while other devices are communicating, the start condition may be detected depending on the status of the communication line. Be sure to set the IICCn.IICEn bit to 1 when the SCL0n and SDA0n lines are high level.



- **Notes 3.** The SET\_FEATURE request sets the UF0 device status register L (UF0DSTL) and UF0 EPn status register L (UF0EnSL) (n = 0 to 4, 7) when ACK is received in the status stage. If the E0HALT bit of the UF0E0SL register is set, a STALL response is made in the status stage or data stage of control transfer for a request other than the GET\_STATUS Endpoint0 request, SET\_FEATURE Endpoint0 request, and a request generated by the CPUDEC interrupt request, until the CLEAR\_FEATURE Endpoint0 request is received. A STALL response to an unsupported request does not set the E0HALT bit of the UF0E0SL register to 1, and the STALL response is cleared as soon as the next SETUP token has been received.
  - 4. If the wValue is not the default value, an automatic STALL response is made.
- Cautions 1. The sequence of control transfer defined by the Universal Serial Bus Specification is not satisfied under the following conditions. The operation is not guaranteed under these conditions.
  - If an IN/OUT token is suddenly received without a SETUP stage
  - If DATA PID1 is sent in the data phase of the SETUP stage
  - If a token of 128 addresses or more is received
  - If the request data transmitted in the SETUP stage is of less than 8 bytes
  - 2. An ACK response is made even when the host transmits data other than a Null packet in the status stage.
  - 3. If the wLength value is 00H during control transfer (read) of FW processing, a Null packet is automatically transmitted for control transfer (without data). The FW request does not automatically transmit a Null packet.
- Remarks 1. Df: Default state, Ad: Addressed state, Cf: Configured state
  - **2.** n = 0 to 4

It is determined by the setting of the UF0 active interface number register (UF0AIFN) whether a request with Interface number 1 to 4 is correctly responded to, depending on whether the Interface number of the target is valid or not.

- \$\$: Valid endpoint number including transfer direction
   The valid endpoint is determined by the currently set Alternate Setting number (see 21.6.3 (36) UF0 active alternative setting register (UF0AAS), (38) UF0 endpoint 1 interface mapping register (UF0E1IM) to (42) UF0 endpoint 7 interface mapping register (UF0E7IM)).
- 4. ? and #: Value transmitted from host (information on Interface numbers 0 to 4)

It is determined by the UF0 active interface number register (UF0AIFN) and UF0 active alternative setting register (UF0AAS) whether an Alternate Setting request corresponding to each Interface number is correctly responded to or not, depending on whether the Interface number and Alternate Setting of the target are valid or not.



#### (g) SET\_CONFIGURATION() request

If any of wValue, wIndex, or wLength is other than the values shown in Table 21-3, a STALL response is made in the status stage.

- Default state: The CONF bit of the UF0 mode status register (UF0MODS) and the UF0 configuration register (UF0CNF) are set to 1 if the specified configuration value is 1 when the SET\_CONFIGURATION() request has been received. If the specified configuration value is 0, the CONF bit of the UF0MODS register and UF0CNF register are cleared to 0. In other words, the device skips the Addressed state and moves to the Configured state in which it responds to the Default address.
- Addressed state: The CONF bit of the UF0MODS register and UF0CNF register are set to 1 and the device enters the Configured state if the specified configuration value is 1 when the SET\_CONFIGURATION() request has been received. If the specified configuration value is 0, the device remains in the Addressed state.
- Configured state: The CONF bit of the UF0MODS register and UF0CNF register are set to 1 and the device returns to the Addressed state if the specified configuration value is 0 when the SET\_CONFIGURATION() request has been received. If the specified configuration value is 1, the device remains in the Configured state.

If the SET\_CONFIGURATION() request has been correctly processed, the target bit of the UF0 SET request register (UF0SET) is set to 1, and an interrupt is issued. All Halt Features are cleared after the SET\_CONFIGURATION() request has been completed even if the specified configuration value is the same as the current configuration value. If the SET\_CONFIGURATION() request has been correctly processed, the data toggle of all endpoints is always initialized to DATA0 again (it is defined that the default status, Alternative Setting 0, is set from when the SET\_CONFIGURATION request is received to when the SET\_INTERFACE request is received).

# (h) SET\_FEATURE() request

A STALL response is made in the status stage if the SET\_FEATURE() request is for a Feature that cannot be set or does not exist, or if the target is an interface or an endpoint that does not exist. A STALL response is also made if the wLength value is other than 0.

- Default state: The correct response is made when the SET\_FEATURE() request has been received, only if the request is for a device or Endpoint0; otherwise a STALL response is made in the status stage.
- Addressed state: The correct response is made when the SET\_FEATURE() request has been received, only if the request is for a device or Endpoint0; otherwise a STALL response is made in the status stage.
- Configured state: The correct response is made when the SET\_FEATURE() request has been received, only if the request is for a device or an endpoint that exists; otherwise a STALL response is made in the status stage.

When the SET\_FEATURE() request has been correctly processed, the target bit of the UF0 SET request register (UF0SET) and the EnHALT bit of the UF0 EPn status register L (UF0EnSL) are set to 1, and an interrupt is issued (n = 0 to 4, 7).



#### (41) UF0 endpoint 4 interface mapping register (UF0E4IM)

This register specifies for which Interface and Alternative Setting Endpoint4 is valid. This register can be read or written in 8-bit units.

The setting of this register and the Alternative Setting selected by the SET\_INTERFACE request indicate whether Endpoint4 is currently valid, and the hardware determines how the GET\_STATUS/CLEAR\_FEATURE/SET\_FEATURE Endpoint4 request and the OUT transaction to Endpoint4 are responded to, and whether the related bits are valid or invalid.

| -             | 7    |                                   | 6                                                                                                                                                                                                                                                                                                                                                                      | 5                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4                                                                                                                                                                                                                                              | 3     | 2                        | 1                                                 | 0            | Address           | After rese                     |  |
|---------------|------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------|---------------------------------------------------|--------------|-------------------|--------------------------------|--|
| JF0E4IM       | E4EN | 2                                 | E4EN1                                                                                                                                                                                                                                                                                                                                                                  | E4EN0                                                                                                                                                                                                                                                                                                                                                                                                                                  | E42AL1                                                                                                                                                                                                                                         | E45AL | 4 E45AL                  | 3 E45AL2                                          | E45AL1       | 0020008CH         | 00H                            |  |
| Bit positio   | on   | Bi                                | it name                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                        | Function                                                                                                                                                                                                                                       |       |                          |                                                   |              |                   |                                |  |
| 7 to 5        | E    | E4EN<br>E4EN                      | 12 to<br>10                                                                                                                                                                                                                                                                                                                                                            | These I<br>Alterna<br>with Alt                                                                                                                                                                                                                                                                                                                                                                                                         | These bits set a link between the Interface of Endpoint4 and the two-/five-s<br>Alternative Setting. The endpoint is linked with Alternative Setting 0. The e<br>with Alternative Setting 0 cannot be excluded from Alternative Setting 1 to 4 |       |                          |                                                   |              |                   |                                |  |
|               |      |                                   |                                                                                                                                                                                                                                                                                                                                                                        | E4E                                                                                                                                                                                                                                                                                                                                                                                                                                    | N2 E4                                                                                                                                                                                                                                          | 4EN1  | E4EN0                    |                                                   | Link         | status            |                                |  |
|               |      |                                   |                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                | 1     | 1                        | Not linked wi                                     | th Interface | )                 |                                |  |
|               |      |                                   |                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                | 1     | 0                        |                                                   |              |                   |                                |  |
|               |      |                                   |                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                | 0     | 1                        | Linked with I                                     | nterface 4 a | and Alternative S | Setting 0                      |  |
|               |      |                                   |                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                | 0     | 0                        | Linked with I                                     | nterface 3 a | and Alternative S | Setting 0                      |  |
|               |      |                                   |                                                                                                                                                                                                                                                                                                                                                                        | C                                                                                                                                                                                                                                                                                                                                                                                                                                      | )                                                                                                                                                                                                                                              | 1     | 1                        | Linked with I                                     | nterface 2 a | and Alternative S | Setting 0                      |  |
|               |      | 0 1 0 Linked with Interface 1 and |                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                |       | nd Alternative Setting 0 |                                                   |              |                   |                                |  |
|               |      |                                   |                                                                                                                                                                                                                                                                                                                                                                        | C                                                                                                                                                                                                                                                                                                                                                                                                                                      | )                                                                                                                                                                                                                                              | 0     | 1                        | Linked with Interface 0 and Alternative Setting 0 |              |                   |                                |  |
|               |      |                                   |                                                                                                                                                                                                                                                                                                                                                                        | C                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                | 0     | 0                        | Not linked with Interface (default value)         |              |                   |                                |  |
|               |      |                                   |                                                                                                                                                                                                                                                                                                                                                                        | When t<br>0.<br>If the er<br>that En                                                                                                                                                                                                                                                                                                                                                                                                   | When these bits are set to 110 or 111, they are invalid even if the E42AL1 bit is cleared to 0.<br>If the endpoint is linked, setting of the CONF bit of the UF0MODS register to 1 indicates that Endpoint4 is valid.                          |       |                          |                                                   |              |                   |                                |  |
| 4             | E    | Ξ42 <b>Α</b>                      | NL1                                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>This bit validates Endpoint4 when the two-series Alternative Setting and the Alternative Setting of the linked Interface are set to 1.</li> <li>1: Validate the endpoint when Alternative Setting 1 is set with CONF bit = 1.</li> <li>0: Do not validate the endpoint even when Alternative Setting 1 is set with CONF bit 1 (default value).</li> <li>This bit is valid when the E45AL4 to E45AL1 bits are 0000.</li> </ul> |                                                                                                                                                                                                                                                |       |                          |                                                   |              |                   | Iternative<br>I.<br>CONF bit = |  |
| 3 to 0 E45ALn |      |                                   | <ul> <li>These bits validate Endpoint4 when the five-series Alternative Setting and the Alternative Setting of the linked Interface are set to n.</li> <li>1: Validate the endpoint when Alternative Setting n is set with CONF bit = 1.</li> <li>0: Do not validate the endpoint even when Alternative Setting n is set with CONF bit = 1 (default value).</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                |       |                          |                                                   |              |                   |                                |  |





Figure 21-4. Operation of UF0E0R Register

#### (2) UF0 EP0 length register (UF0E0L)

The UF0E0L register stores the data length held by the UF0E0R register.

This register is read-only, in 8-bit units. A write access to this register is ignored.

The UF0E0L register always updates the length of the received data while it is receiving data. If the final transfer is abnormal reception, the UF0E0L register is cleared to 0 and the interrupt request is not generated. The interrupt request is generated only when the reception is normal, and the FW can read as many data from the UF0E0R register as the value read from the UF0E0L register. The value of the UF0E0L register is decremented each time the UF0E0R register has been read.

|            | 7    | 6            | 5     | 4                                                             | 3    | 2    | 1        | 0    | Address   | After reset |  |  |
|------------|------|--------------|-------|---------------------------------------------------------------|------|------|----------|------|-----------|-------------|--|--|
| UF0E0L     | E0L7 | 7 E0L6       | E0L5  | E0L4                                                          | E0L3 | E0L2 | E0L1     | E0L0 | 00200102H | 00H         |  |  |
|            |      |              |       |                                                               |      |      |          |      |           |             |  |  |
| Bit positi | ion  | Bit name     |       |                                                               |      |      | Function |      |           |             |  |  |
| 7 to 0     |      | E0L7 to E0L0 | These | These bits store the data length held by the UF0E0R register. |      |      |          |      |           |             |  |  |
|            |      |              |       |                                                               |      |      |          |      |           |             |  |  |



## (8) UF0 bulk-out 2 length register (UF0BO2L)

The UF0BO2L register stores the length of the data held by the UF0BO2 register.

This register is read-only, in 8-bit units. A write access to this register is ignored.

The UF0BO2L register always updates the received data length while it is receiving data. If the final transfer is abnormal reception, the UF0BO2L register is cleared to 00H, and an interrupt request is not generated. Only if the reception is normal, the interrupt request is generated, and FW can read as much data from the UF0BO2L register as the value read from the UF0BO2L register. The value of the UF0BO2L register is decremented each time the UF0BO2 register has been read.

|         |       | 7          | 6             | 5       | 4            | 3           | 2                                                                             | 1        | 0      | Address   | After reset |  |  |  |
|---------|-------|------------|---------------|---------|--------------|-------------|-------------------------------------------------------------------------------|----------|--------|-----------|-------------|--|--|--|
| UF0BO2  | ВК    | )2L7       | BKO2L6        | BKO2L5  | BKO2L4       | BKO2L3      | BKO2L2                                                                        | BKO2L1   | BKO2L0 | 0020010EH | 00H         |  |  |  |
|         |       |            |               |         |              |             |                                                                               |          |        |           |             |  |  |  |
| Bit pos | ition | В          | Bit name      |         |              |             |                                                                               | Function |        |           |             |  |  |  |
| 7 to    | 0     | ВКО<br>ВКО | 2L7 to<br>2L0 | These b | its store th | e length of | Function These bits store the length of the data held by the UF0BO2 register. |          |        |           |             |  |  |  |

#### (9) UF0 bulk-in 1 register (UF0BI1)

The UF0BI1 register is a 64-byte  $\times$  2 FIFO that stores data for Endpoint1. This register consists of two banks of 64byte FIFOs each of which performs a toggle operation and repeatedly connects the buses on the SIE and CPU sides. The toggle operation takes place when no data is in the FIFO on the SIE side (counter value = 0) and when the FIFO on the CPU side is correctly written (FIFO full or BKI1DED bit = 1).

This register is write-only, in 8-bit units. When this register is read, 00H is read.

The hardware transmits data to the USB bus in synchronization with the IN token for Endpoint1 only when the BKI1NK bit of the UF0EN register is set to 1 (when NAK is not transmitted). The address at which data is to be written or read is managed by the hardware. Therefore, FW can transmit data to the host only by writing the data to the UF0BI1 register sequentially. A short packet is transmitted when data is written to the UF0BI1 register and the BKI1DED bit of the UF0DEND register is set to 1 (BKIN1 bit of UF0EPS0 register = 1 (data exists)). A Null packet is transmitted when the UF0BI1 register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is cleared and the BK11DED bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1 (BKIN1 bit of the UF0DEND register is set to 1, and an interrupt request is generated for the CPU. An interrupt request or DMA request can be selected by using the DQBI1MS bit of the UF0IDR register.

|          | 7     | 6        | 5        | 4     | 3     | 2     | 1        | 0     | Address   | After reset |
|----------|-------|----------|----------|-------|-------|-------|----------|-------|-----------|-------------|
| UF0BI1   | BKI17 | BKI16    | BKI15    | BKI14 | BKI13 | BKI12 | BKI11    | BKI10 | 00200110H | Undefined   |
|          |       |          | <u> </u> |       |       |       |          |       |           |             |
| Bit posi | tion  | Bit name |          |       |       |       | Function |       |           |             |

The operation of the UF0BI1 register is illustrated below.



#### (13) UF0 device descriptor registers 0 to 17 (UF0DD0 to UF0DD17)

These registers store the value to be returned in response to the GET\_DESCRIPTOR Device request.

These registers can be read or written in 8-bit units. However, data can be written to these registers only when the EPONKA bit is set to 1.

- Cautions 1. To rewrite these registers, set the EP0NKA bit to 1 before reading the register contents, and rewrite the register contents after confirming that the bit has been set, in order to prevent conflict between a read access and a write access.
  - 2. Use the value defined by USB Specification Ver. 2.0 and the latest Class Specification as the set value.

|               | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Address         | After reset |
|---------------|---|---|---|---|---|---|---|---|-----------------|-------------|
| UF0DDn        |   |   |   |   |   |   |   |   | See Table 21-5. | Undefined   |
| (n = 0 to 17) |   |   |   |   |   |   |   |   | -               |             |

| Symbol  | Address   | Field Name         | Contents                                                      |
|---------|-----------|--------------------|---------------------------------------------------------------|
| UF0DD0  | 002001A2H | bLength            | Size of this descriptor                                       |
| UF0DD1  | 002001A4H | bDescriptorType    | Device descriptor type                                        |
| UF0DD2  | 002001A6H | bcdUSB             | Value below decimal point of Rev. number of USB specification |
| UF0DD3  | 002001A8H |                    | Value above decimal point of Rev. number of USB specification |
| UF0DD4  | 002001AAH | bDeviceClass       | Class code                                                    |
| UF0DD5  | 002001ACH | bDeviceSubClass    | Subclass code                                                 |
| UF0DD6  | 002001AEH | bDeviceProtocol    | Protocol code                                                 |
| UF0DD7  | 002001B0H | bMaxPacketSize0    | Maximum packet size of Endpoint0                              |
| UF0DD8  | 002001B2H | idVendor           | Lower value of vendor ID                                      |
| UF0DD9  | 002001B4H |                    | Higher value of vendor ID                                     |
| UF0DD10 | 002001B6H | idProduct          | Lower value of product ID                                     |
| UF0DD11 | 002001B8H |                    | Higher value of product ID                                    |
| UF0DD12 | 002001BAH | bcdDevice          | Lower value of device release number                          |
| UF0DD13 | 002001BCH |                    | Higher value of device release number                         |
| UF0DD14 | 002001BEH | iManufacturer      | Index of string descriptor describing manufacturer            |
| UF0DD15 | 002001C0H | iProduct           | Index of string descriptor describing product                 |
| UF0DD16 | 002001C2H | ISerialNumber      | Index of string descriptor describing device serial number    |
| UF0DD17 | 002001C4H | BNumConfigurations | Number of settable configurations                             |

#### Table 21-5. Mapping and Data of UF0 Device Descriptor Registers



#### 21.9.6 Receiving data for bulk transfer (OUT) in DMA mode

Bulk transfer (OUT) is allocated to Endpoint2 and Endpoint4. The flowchart shown below illustrates how Endpoint2 is controlled when DMA is used. Endpoint4 can also be controlled in the same sequence. To use this flowchart as the control flow of Endpoint4, therefore, read the bit names of Endpoint2 in the flowchart as those of Endpoint4. The control flowchart shown below illustrates how remaining data is read by the CPU.

If data for bulk transfer (OUT) has been correctly received by setting the DQBO1MS bit of the UF0IDR register to 1, the DMA request signal for Endpoint2, instead of an interrupt request (INTUSBF0), becomes active. This DMA request signal for Endpoint2 operates according to the setting of the MODEn bit of the UF0IDR register (n = 0, 1). If all the data stored in the UF0BO1 register has been read by DMA, the DMA request signal for Endpoint2 becomes inactive. In this status, if data for the next bulk transfer (OUT) has been correctly received, the DMA request signal for Endpoint2 becomes active again. If the data for bulk transfer (OUT) that has been received is equal to or less than the FIFO size, a Short interrupt request is issued and the INTUSBF0 (EP2\_ENDINT) signal becomes active, as soon as reading the data by DMA is completed. To read data by DMA again, set the DQBO1MS bit to 1 again. If DMA is completed by the DMA end signal for Endpoint2 becomes inactive. At the same time, the DMA\_END interrupt request is issued. If data remains in the UF0BO1 register at this time, DMA can be started again by setting the DQBO1MS bit of the UF0IDR register again. However, the data for bulk transfer (OUT) is always equal to or less than the FIFO size. Consequently, a Short interrupt request is issued, the INTUSBF0 (EP2\_ENDINT) signal becomes active again. However, the data for bulk transfer (OUT) is always equal to or less than the FIFO size. Consequently, a Short interrupt request is issued, the INTUSBF0 (EP2\_ENDINT) signal becomes active, as soon as the data is read by DMA.

- Cautions 1. The DMA request signal for Endpoint n (n = 2, 4) becomes active in the demand mode (MODE1 and MODE0 bits of the UF0IDR register = 10), as long as there is data to be transferred.
  - For a DMA transfer for which the data for a bulk transfer (OUT) is a Short packet (63 bytes or less), after the transfer finishes, clear the UF0IC0.SHORTC and UF0IS0.SHORT bits.
     If the SHORT bits are not cleared, the DMASTOP\_EPnB signal is asserted and the next DMA transfer operation is not performed.



#### 21.9.7 Transmitting data for bulk transfer (IN) in DMA mode

Bulk transfer (IN) is allocated to Endpoint1 and Endpoint3. The flowchart shown below illustrates how Endpoint1 is controlled when DMA is used. Endpoint3 can also be controlled in the same sequence. To use this flowchart as the control flow of Endpoint3, therefore, read the bit names of Endpoint1 in the flowchart as those of Endpoint3.

If data for bulk transfer (IN) can be written by setting the DQBI1MS bit of the UF0IDR register to 1, the DMA request signal for Endpoint1, instead of an interrupt request (INTUSBF0), becomes active. This DMA request signal for Endpoint1 operates according to the setting of the MODEn bit of the UF0IDR register (n = 0, 1). If all the data that can be written to the UF0BI1 register has been written by DMA, the DMA request signal for Endpoint1 becomes inactive. In this status, the toggle operation of the FIFO takes place and, if data for bulk transfer (IN) can be written, the DMA request signal for Endpoint1 becomes active again. The automatic toggle operation of the FIFO is not executed even if the FIFO has become full as a result of DMA transfer, unless the BKI1T bit of the UF0DEND register is set to 1. Therefore, be sure to set the BKI1DED bit of the UF0IDR register to 1 to transfer data. If DMA is completed by the DMA end signal for Endpoint1 becomes inactive. At the same time, the DMA\_END interrupt request is issued. To transmit a short packet at this time when the FIFO is not full, set the BKI1DED bit of the UF0DEND register to 1.

# Caution The DMA request signal for Endpoint n (n = 1, 3) becomes active in the demand mode (MODE1 and MODE0 bits of the UF0IDR register = 10), as long as data can be transferred.

#### (1) Initial settings for a bulk transfer (IN: EP1, EP3)

#### (a) Initial settings for DMAC

- The DSAn registers (n = 0 to 3) are set to 00201000H (for EP1) or 00202000H (for EP3).
- The DADCn registers (n = 0 to 3) are set to 0020H.
- (8-bit transfer, transfer source address: incremental, transfer destination address: fixed)
- The DTFRn registers (n = 0 to 3) are set to 0000H.
- The UFDRQEN register is set up according to the DMA channel to be used. (For details, see 20.6.10 (1) USBF DMA request enable register (UFDRQEN).)

#### (b) Initial settings for EPC

- The UF0IDR register is set to 42H (for EP1) or 82H (for EP3) (demand mode).
- The UF0IM0.DMAEDM bit = 0
- The UF0IM2.BKI1NLM bit = 0 (for EP1)
- The UF0IM2.BKI1DTM bit = 0 (for EP1)
- The UF0IM2.BKI2NLM bit = 0 (for EP3)
- The UF0IM2.BKI2DTM bit = 0 (for EP3)



# (12) RAM retention detection

| (TA = -40 to +85°C, VDD = EVDD = UVDD = AVREF0 = AVREF1, VSS = AVSS = | 0 V, C | L = 50 pF) |
|-----------------------------------------------------------------------|--------|------------|
|-----------------------------------------------------------------------|--------|------------|

| Parameter                     | Symbol          | Conditions                    | MIN.  | TYP. | MAX. | Unit |
|-------------------------------|-----------------|-------------------------------|-------|------|------|------|
| Detection voltage             | VRAMH           |                               | 1.9   | 2.0  | 2.1  | V    |
| Supply voltage rise time      | <b>t</b> RAMHTH | V <sub>DD</sub> = 0 to 2.85 V | 0.002 |      |      | ms   |
| Response time <sup>Note</sup> | <b>t</b> RAMHD  | After VDD reaches 2.1 V       |       | 0.2  | 3.0  | ms   |
| Minimum pulse width           | <b>t</b> RAMHW  |                               | 0.2   |      |      | ms   |

**Note** Time required to detect the detection voltage and set the RAMS.RAMF bit.



