



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, SPI                                                       |
| Peripherals                | LCD, POR, PWM, WDT                                                          |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 7KB (4K x 14)                                                               |
| Program Memory Type        | OTP                                                                         |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 176 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V                                                                   |
| Data Converters            | -                                                                           |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 64-TQFP                                                                     |
| Supplier Device Package    | 64-TQFP (10x10)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc923-04i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TABLE 4-1: SPECIAL FUNCTION REGISTER SUMMARY (Cont.'d)

| Address            | Name    | Bit 7         | Bit 6               | Bit 5                   | Bit 4          | Bit 3        | Bit 2           | Bit 1          | Bit 0    | Value on<br>Power-on<br>Reset | Value on all other resets |
|--------------------|---------|---------------|---------------------|-------------------------|----------------|--------------|-----------------|----------------|----------|-------------------------------|---------------------------|
| Bank 1             |         |               |                     |                         |                |              |                 |                |          |                               |                           |
| 80h                | INDF    | Addressing    | this location       | uses content            | ts of FSR to a | address data | memory (no      | t a physical r | egister) | 0000 0000                     | 0000 0000                 |
| 81h                | OPTION  | RBPU          | INTEDG              | TOCS                    | TOSE           | PSA          | PS2             | PS1            | PS0      | 1111 1111                     | 1111 1111                 |
| 82h                | PCL     | Program Co    | ounter's (PC)       | Least Signifi           | cant Byte      |              |                 |                |          | 0000 0000                     | 0000 0000                 |
| 83h                | STATUS  | IRP           | RP1                 | RP0                     | TO             | PD           | Z               | DC             | С        | 0001 1xxx                     | 000q quuu                 |
| 84h                | FSR     | Indirect data | a memory ad         | dress pointe            | r              |              |                 |                |          | XXXX XXXX                     | uuuu uuuu                 |
| 85h                | TRISA   | —             | -                   | PORTA Dat               | a Direction R  | legister     |                 |                |          | 11 1111                       | 11 1111                   |
| 86h                | TRISB   | PORTB Dat     | a Direction F       | Register                |                |              |                 |                |          | 1111 1111                     | 1111 1111                 |
| 87h                | TRISC   | —             | -                   | PORTC Dat               | ta Direction F | Register     |                 |                |          | 11 1111                       | 11 1111                   |
| 88h                | TRISD   | PORTD Dat     | ta Direction F      | Register                |                |              |                 |                |          | 1111 1111                     | 1111 1111                 |
| 89h                | TRISE   | PORTE Dat     | a Direction F       | Register                |                |              |                 |                |          | 1111 1111                     | 1111 1111                 |
| 8Ah                | PCLATH  | —             | —                   | —                       | Write Buffer   | for the uppe | r 5 bits of the | e PC           |          | 0 0000                        | 0 0000                    |
| 8Bh                | INTCON  | GIE           | PEIE                | T0IE                    | INTE           | RBIE         | T0IF            | INTF           | RBIF     | 0000 000x                     | 0000 000u                 |
| 8Ch                | PIE1    | LCDIE         | ADIE <sup>(2)</sup> | _                       | _              | SSPIE        | CCP1IE          | TMR2IE         | TMR1IE   | 00 0000                       | 00 0000                   |
| 8Dh                | _       | Unimpleme     | nted                |                         |                |              |                 |                |          | _                             | —                         |
| 8Eh                | PCON    | —             | _                   | —                       | _              | —            | —               | POR            | —        | 0-                            | u-                        |
| 8Fh                | —       | Unimpleme     | Inimplemented       |                         |                |              |                 |                |          |                               | —                         |
| 90h                | —       | Unimpleme     | nted                |                         |                |              |                 |                |          | _                             | —                         |
| 91h                | —       | Unimpleme     | nted                |                         |                |              |                 |                |          | -                             | —                         |
| 92h                | PR2     | Timer2 Peri   | od Register         |                         |                |              |                 |                |          | 1111 1111                     | 1111 1111                 |
| 93h                | SSPADD  | Synchronou    | us Serial Port      | (I <sup>2</sup> C mode) | Address Reg    | ister        |                 |                |          | 0000 0000                     | 0000 0000                 |
| 94h                | SSPSTAT | SMP           | CKE                 | D/Ā                     | Р              | S            | R/W             | UA             | BF       | 0000 0000                     | 0000 0000                 |
| 95h                | _       | Unimpleme     | nted                |                         |                |              |                 |                |          | _                             | —                         |
| 96h                | _       | Unimpleme     | nted                |                         |                |              |                 |                |          | _                             | —                         |
| 97h                | _       | Unimpleme     | Inimplemented       |                         |                |              |                 |                |          | _                             | —                         |
| 98h                | _       | Unimpleme     | Inimplemented       |                         |                |              |                 |                |          | _                             | —                         |
| 99h                | _       | Unimpleme     | Jnimplemented       |                         |                |              |                 |                |          | _                             | _                         |
| 9Ah                | _       | Unimpleme     | Inimplemented       |                         |                |              |                 |                |          |                               | _                         |
| 9Bh                | _       | Unimpleme     | Jnimplemented       |                         |                |              |                 |                |          |                               | —                         |
| 9Ch                | _       | Unimpleme     | Jnimplemented       |                         |                |              |                 |                |          |                               | —                         |
| 9Dh                | _       | Unimpleme     | nted                |                         |                |              |                 |                |          | _                             | _                         |
| 9Eh                | _       | Unimpleme     | nted                |                         |                |              |                 |                |          | _                             | _                         |
| 9Fh <sup>(1)</sup> | ADCON1  | _             | _                   | _                       | _              | _            | PCFG2           | PCFG1          | PCFG0    | 000                           | 000                       |

Legend:  ${\rm x}$  = unknown,  ${\rm u}$  = unchanged,  ${\rm q}$  = value depends on condition, - = unimplemented read as '0',

Note

shaded locations are unimplemented, read as '0'. 1: Registers ADRES, ADCON0, and ADCON1 are not implemented in the PIC16C923, read as '0'.

These bits are reserved on the PIC16C923, always maintain these bits clear.
 These pixels do not display, but can be used as general purpose RAM.
 PIC16C923 reset values for PORTA: --xx xxxx for a POR, and --uu uuuu for all other resets, PIC16C924 reset values for PORTA: --0x 0000 when read.
 Bit1 of ADCON0 is reserved on the PIC16C924, always maintain this bit clear.

# 5.0 PORTS

Some pins for these ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

## 5.1 PORTA and TRISA Register

The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other RA port pins have TTL input levels and full CMOS output drivers. All RA pins have data direction bits (TRISA register) which can configure these pins as output or input.

Setting a bit in the TRISA register puts the corresponding output driver in a hi-impedance mode. Clearing a bit in the TRISA register puts the contents of the output latch on the selected pin.

Reading the PORTA register reads the status of the pins whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified, and then written to the port data latch.

Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin.

For the PIC16C924 only, other PORTA pins are multiplexed with analog inputs and the analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register1).

| Note: | On a Power-on Reset, these pins are con-  |
|-------|-------------------------------------------|
|       | figured as analog inputs and read as '0'. |

The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs.

## **EXAMPLE 5-1: INITIALIZING PORTA**

| BCF   | STATUS, | RPO ; | Select Bank0          |
|-------|---------|-------|-----------------------|
| BCF   | STATUS, | RP1   |                       |
| CLRF  | PORTA   | ;     | Initialize PORTA      |
| BSF   | STATUS, | RPO # |                       |
| MOVLW | 0xCF    | ;     | Value used to         |
|       |         | ;     | initialize data       |
|       |         | ;     | direction             |
| MOVWF | TRISA   | ;     | Set RA<3:0> as inputs |
|       |         | ;     | RA<5:4> as outputs    |
|       |         | ;     | RA<7:6> are always    |
|       |         | ;     | read as '0'.          |

## FIGURE 5-1: BLOCK DIAGRAM OF PINS RA3:RA0 AND RA5



## FIGURE 5-2: BLOCK DIAGRAM OF RA4/T0CKI PIN



## 5.4 PORTD and TRISD Registers

PORTD is an 8-bit port with Schmitt Trigger input buffers. The first five pins are configurable as general purpose I/O pins or LCD segment drivers. Pins RD5, RD6 and RD7 can be digital inputs or LCD segment or common drivers.

TRISD controls the direction of pins RD0 through RD4 when PORTD is configured as a digital port.

| Note: | On a Power-on Reset these pins are con- |
|-------|-----------------------------------------|
|       | figured as LCD segment drivers.         |

**Note:** To configure the pins as a digital port, the corresponding bits in the LCDSE register must be cleared. Any bit set in the LCDSE register overrides any bit settings in the corresponding TRIS register.

## EXAMPLE 5-4: INITIALIZING PORTD

| BCF   | STATUS, RPO | ;Select Bank2         |
|-------|-------------|-----------------------|
| BSF   | STATUS, RP1 | i                     |
| BCF   | LCDSE,SE29  | ;Make RD<7:5> digital |
| BCF   | LCDSE,SE0   | ;Make RD<4:0> digital |
| BSF   | STATUS, RPO | ;Select Bank1         |
| BCF   | STATUS, RP1 | i                     |
| MOVLW | 0x07        | ;Make RD<4:0> outputs |
| MOVWF | TRISD       | ;Make RD<7:5> inputs  |

#### FIGURE 5-6: PORTD<4:0> BLOCK DIAGRAM



#### 7.3.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control, i.e., it can be changed "on the fly" during program execution.

| Note: | To avoid an unintended device RESET, the |  |  |  |  |  |  |  |
|-------|------------------------------------------|--|--|--|--|--|--|--|
|       | following instruction sequence (shown in |  |  |  |  |  |  |  |
|       | Example 7-1) must be executed when       |  |  |  |  |  |  |  |
|       | changing the prescaler assignment from   |  |  |  |  |  |  |  |
|       | Timer0 to the WDT. This precaution must  |  |  |  |  |  |  |  |
|       | be followed even if the WDT is disabled. |  |  |  |  |  |  |  |

## EXAMPLE 7-1: CHANGING PRESCALER (TIMER0 → WDT)

|                                     | 1)  | BSF    | STATUS, RPO | ;Select Bankl                              |
|-------------------------------------|-----|--------|-------------|--------------------------------------------|
| Lines 2 and 3 do NOT have to        | 2)  | MOVLW  | b'xx0x0xxx' | ;Select clock source and prescale value of |
| be included if the final desired    | 3)  | MOVWF  | OPTION_REG  | ;other than 1:1                            |
| prescale value is other than 1:1.   | 4)  | BCF    | STATUS, RPO | ;Select Bank0                              |
| a temporary prescale value is       | 5)  | CLRF   | TMR0        | ;Clear TMR0 and prescaler                  |
| set in lines 2 and 3 and the final  | б)  | BSF    | STATUS, RP1 | ;Select Bank1                              |
| prescale value will be set in lines | 7)  | MOVLW  | b'xxxx1xxx' | ;Select WDT, do not change prescale value  |
| 10 and 11.                          | 8)  | MOVWF  | OPTION_REG  | ;                                          |
|                                     | 9)  | CLRWDT |             | ;Clears WDT and prescaler                  |
|                                     | 10) | MOVLW  | b'xxxx1xxx' | ;Select new prescale value and WDT         |
|                                     | 11) | MOVWF  | OPTION_REG  | ;                                          |
|                                     | 12) | BCF    | STATUS, RPO | ;Select Bank0                              |
|                                     |     |        |             |                                            |

To change prescaler from the WDT to the Timer0 module use the precaution shown in Example 7-2.

#### **EXAMPLE 7-2: CHANGING PRESCALER (WDT** $\rightarrow$ **TIMER0)**

| CLRWDT |             | ;Clear WDT and prescaler             |
|--------|-------------|--------------------------------------|
| BSF    | STATUS, RPO | ;Select Bank1                        |
| MOVLW  | b'xxxx0xxx' | ;Select TMR0, new prescale value and |
| MOVWF  | OPTION_REG  | ;clock source                        |
| BCF    | STATUS, RPO | ;Select Bank0                        |

## TABLE 7-1: REGISTERS ASSOCIATED WITH TIMER0

| Address                 | Name   | Bit 7  | Bit 6      | Bit 5    | Bit 4                                 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | Value on all other resets |
|-------------------------|--------|--------|------------|----------|---------------------------------------|-------|-------|-------|-------|-------------------------------|---------------------------|
| 01h, 101h               | TMR0   | Timer0 | module's r | register |                                       |       |       |       |       | XXXX XXXX                     | uuuu uuuu                 |
| 0Bh, 8Bh,<br>10Bh, 18Bh | INTCON | GIE    | PEIE       | TOIE     | INTE                                  | RBIE  | TOIF  | INTF  | RBIF  | 0000 000x                     | 0000 000u                 |
| 81h, 181h               | OPTION | RBPU   | INTEDG     | TOCS     | T0SE                                  | PSA   | PS2   | PS1   | PS0   | 1111 1111                     | 1111 1111                 |
| 85h                     | TRISA  | —      | —          | PORTA Da | PORTA Data Direction Control Register |       |       |       |       |                               | 11 1111                   |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0.

#### 8.0 **TIMER1 MODULE**

Timer1 is a 16-bit timer/counter consisting of two 8-bit registers (TMR1H and TMR1L) which are readable and writable. The TMR1 Register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The TMR1 Interrupt, if enabled, is generated on overflow which is latched in interrupt flag bit TMR1IF (PIR1<0>). This interrupt can be enabled/disabled by setting/clearing TMR1 interrupt enable bit TMR1IE (PIE1<0>).

Timer1 can operate in one of two modes:

- As a timer
- · As a counter

The operating mode is determined by the clock select bit, TMR1CS (T1CON<1>).

In timer mode, Timer1 increments every instruction cycle. In counter mode, it increments on every rising edge of the external clock input.

Timer1 can be turned on and off using the control bit TMR1ON (T1CON<0>).

Timer1 also has an internal "reset input". This reset can be generated by the CCP module (Section 10.0). Figure 8-1 shows the Timer1 control register.

When the Timer1 oscillator is enabled (T1OSCEN is set), the RC1/T1OSI and RC0/T1OSO/T1CKI pins become inputs.

| U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|-----|-----|-------|-------|-------|-------|-------|-------|--|

FIGURE 8-1: T1CON: TIMER1 CONTROL REGISTER (ADDRESS 10h)

| U-0      | U-0                                                    | R/W-0                                                            | R/W-0                                              | R/W-0                     | R/W-0                     | R/W-0                 | R/W-0        |               |                                                                               |
|----------|--------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------|---------------------------|---------------------------|-----------------------|--------------|---------------|-------------------------------------------------------------------------------|
|          | _                                                      | T1CKPS1                                                          | T1CKPS0                                            | T1OSCEN                   | T1SYNC                    | TMR1CS                | TMR10N       | R             | = Readable bit                                                                |
| bit7     |                                                        |                                                                  |                                                    |                           |                           |                       | bit0         | W<br>U<br>- n | = Writable bit<br>= Unimplemented bit,<br>read as '0'<br>= Value at POR reset |
| bit 7-6: | Unimple                                                | mented: F                                                        | Read as '0'                                        |                           |                           |                       |              |               |                                                                               |
| bit 5-4: | T1CKPS<br>11 = 1:8<br>10 = 1:4<br>01 = 1:2<br>00 = 1:1 | 1:T1CKPS<br>Prescale v<br>Prescale v<br>Prescale v<br>Prescale v | 60: Timer1<br>alue<br>alue<br>alue<br>alue<br>alue | Input Cloc                | k Prescale                | Select bit            | S            |               |                                                                               |
| bit 3:   | T1OSCE<br>1 = Oscill<br>0 = Oscill<br>Note: The        | N: Timer1<br>ator is ena<br>ator is shu<br>e oscillator          | Oscillator<br>abled<br>it off<br>inverter a        | Enable Co<br>nd feedbac   | ntrol bit<br>k resistor : | are turned            | off to elimi | nate          | e power drain                                                                 |
| bit 2:   | T1SYNC:                                                | : Timer1 E                                                       | xternal Clo                                        | ock Input S               | ynchroniza                | ation Contr           | ol bit       |               |                                                                               |
|          | <u>TMR1CS</u><br>1 = Do no<br>0 = Synch                | <u>= 1</u><br>ot synchroi<br>hronize ex                          | nize exterr<br>ternal cloc                         | nal clock in<br>k input   | put                       |                       |              |               |                                                                               |
|          | <u>TMR1CS</u><br>This bit is                           | <u>= 0</u><br>ignored.                                           | Fimer1 use                                         | es the inter              | nal clock w               | vhen TMR <sup>.</sup> | 1CS = 0.     |               |                                                                               |
| bit 1:   | <b>TMR1CS</b><br>1 = Exter<br>0 = Intern               | : Timer1 C<br>nal clock f<br>nal clock (F                        | lock Sour<br>rom pin T1<br><sup>-</sup> osc/4)     | ce Select b<br>CKI (on th | it<br>e rising ed         | lge)                  |              |               |                                                                               |
| bit 0:   | <b>TMR1ON</b><br>1 = Enabl<br>0 = Stops                | l: Timer1 C<br>les Timer1<br>s Timer1                            | )n bit                                             |                           |                           |                       |              |               |                                                                               |
|          |                                                        |                                                                  |                                                    |                           |                           |                       |              |               |                                                                               |

#### 10.2.1 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work.

#### 10.2.2 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt is chosen, the CCP1 pin is not affected. Only a CCP interrupt is generated (if enabled).

#### 10.2.3 SPECIAL EVENT TRIGGER

In this mode, an internal hardware trigger is generated which may be used to initiate an action.

The special event trigger output of CCP1 resets the TMR1 register pair and starts an A/D conversion. This allows the CCPR1H:CCPR1L register pair to effectively be a 16-bit programmable period register for Timer1.

| Note: | The "spe | cial | event | trigg | ger" from | the CO | CP1 |
|-------|----------|------|-------|-------|-----------|--------|-----|
|       | module   | will | not   | set   | interrup  | t flag | bit |
|       | TMR1IF   | (PIR | 1<0>  | ).    |           |        |     |

## 10.3 PWM Mode

In Pulse Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTC data latch, the TRISC<2> bit must be cleared to make the CCP1 pin an output.

| Note: | Clearing the CCP1CON register will force  |
|-------|-------------------------------------------|
|       | the CCP1 PWM output latch to the default  |
|       | low level. This is not the PORTC I/O data |
|       | latch.                                    |

Figure 10-4 shows a simplified block diagram of the CCP module in PWM mode.

For a step by step procedure on how to set up the CCP module for PWM operation, see Section 10.3.3.

### FIGURE 10-4: SIMPLIFIED PWM BLOCK DIAGRAM



A PWM output (Figure 10-5) has a time-base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period (1/period).

## FIGURE 10-5: PWM OUTPUT



#### 10.3.1 PWM PERIOD

The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following formula:

#### PWM period = [ (PR2) + 1 ] • 4 • TOSC • (TMR2 prescale value)

PWM frequency is defined as 1 / [PWM period].

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set)
- The PWM duty cycle is latched from CCPR1L into CCPR1H

## TABLE 10-3: REGISTERS ASSOCIATED WITH TIMER1, CAPTURE AND COMPARE

| Address                 | Name    | Bit 7                      | Bit 6                                 | Bit 5          | Bit 4          | Bit 3          | Bit 2        | Bit 1  | Bit 0  | Value on<br>Power-on<br>Reset | Value on<br>all other<br>Resets |
|-------------------------|---------|----------------------------|---------------------------------------|----------------|----------------|----------------|--------------|--------|--------|-------------------------------|---------------------------------|
| 0Bh, 8Bh,<br>10Bh, 18Bh | INTCON  | GIE                        | PEIE                                  | TOIE           | INTE           | RBIE           | TOIF         | INTF   | RBIF   | 0000 000x                     | 0000 000u                       |
| 0Ch                     | PIR1    | LCDIF                      | ADIF <sup>(1)</sup>                   | _              | _              | SSPIF          | CCP1IF       | TMR2IF | TMR1IF | 00 0000                       | 00 0000                         |
| 8Ch                     | PIE1    | LCDIE                      | ADIE <sup>(1)</sup>                   |                | _              | SSPIE          | CCP1IE       | TMR2IE | TMR1IE | 000 0000                      | 0000 0000                       |
| 87h                     | TRISC   | _                          | PORTC Data Direction Control Register |                |                |                |              |        |        |                               | 11 1111                         |
| 0Eh                     | TMR1L   | Holding                    | register fo                           | or the Least S | Significant By | te of the 16-b | oit TMR1 reg | jister |        | xxxx xxxx                     | uuuu uuuu                       |
| 0Fh                     | TMR1H   | Holding                    | register fo                           | or the Most S  | ignificant By  | te of the 16-b | it TMR1 regi | ister  |        | xxxx xxxx                     | uuuu uuuu                       |
| 10h                     | T1CON   | _                          | _                                     | T1CKPS1        | T1CKPS0        | T1OSCEN        | T1SYNC       | TMR1CS | TMR1ON | 00 0000                       | uu uuuu                         |
| 15h                     | CCPR1L  | Capture/Compare/PWM1 (LSB) |                                       |                |                |                |              |        |        | xxxx xxxx                     | uuuu uuuu                       |
| 16h                     | CCPR1H  | Capture                    | e/Compare                             | e/PWM1 (MS     | B)             |                |              |        |        | xxxx xxxx                     | uuuu uuuu                       |
| 17h                     | CCP1CON | _                          | _                                     | CCP1X          | CCP1Y          | CCP1M3         | CCP1M2       | CCP1M1 | CCP1M0 | 00 0000                       | 00 0000                         |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used in these modes. Note 1: Bits ADIE and ADIF reserved on the PIC16C923, always maintain these bits clear.

#### TABLE 10-4: REGISTERS ASSOCIATED WITH PWM AND TIMER2

| Address                 | Name    | Bit 7                      | Bit 6                                 | Bit 5         | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value on<br>Power-on<br>Reset | Value on<br>all other<br>Resets |
|-------------------------|---------|----------------------------|---------------------------------------|---------------|---------|---------|--------|---------|---------|-------------------------------|---------------------------------|
| 0Bh, 8Bh,<br>10Bh, 18Bh | INTCON  | GIE                        | PEIE                                  | TOIE          | INTE    | RBIE    | TOIF   | INTF    | RBIF    | 0000 000x                     | 0000 000u                       |
| 0Ch                     | PIR1    | LCDIF                      | ADIF <sup>(1)</sup>                   |               | _       | SSPIF   | CCP1IF | TMR2IF  | TMR1IF  | 00 0000                       | 00 0000                         |
| 8Ch                     | PIE1    | LCDIE                      | ADIE <sup>(1)</sup>                   | _             | _       | SSPIE   | CCP1IE | TMR2IE  | TMR1IE  | 00 0000                       | 00 0000                         |
| 87h                     | TRISC   | —                          | PORTC Data Direction Control Register |               |         |         |        |         |         |                               | 11 1111                         |
| 11h                     | TMR2    | Timer2                     | Timer2 module's register              |               |         |         |        |         |         |                               | 0000 0000                       |
| 92h                     | PR2     | Timer2                     | module's Pe                           | riod register |         |         |        |         |         | 1111 1111                     | 1111 1111                       |
| 12h                     | T2CON   | _                          | TOUTPS3                               | TOUTPS2       | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000                     | -000 0000                       |
| 15h                     | CCPR1L  | Capture/Compare/PWM1 (LSB) |                                       |               |         |         |        |         |         | xxxx xxxx                     | uuuu uuuu                       |
| 16h                     | CCPR1H  | Capture                    | Capture/Compare/PWM1 (MSB)            |               |         |         |        |         |         | xxxx xxxx                     | uuuu uuuu                       |
| 17h                     | CCP1CON | —                          | —                                     | CCP1X         | CCP1Y   | CCP1M3  | CCP1M2 | CCP1M1  | CCP1M0  | 00 0000                       | 00 0000                         |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used in this mode. Note 1: Bits ADIE and ADIF reserved on the PIC16C923, always maintain these bits clear.

# 11.0 SYNCHRONOUS SERIAL PORT (SSP) MODULE

The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, dis-

play drivers, A/D converters, etc. The SSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C)

Refer to Application Note AN578, "Use of the SSP Module in the  $I^2C$  Multi-Master Environment."

## FIGURE 11-1: SSPSTAT: SYNC SERIAL PORT STATUS REGISTER (ADDRESS 94h)

| R/W-0  | R/W-0                                                                                                                                                                                                                                                                                  | R-0                                                                                                         | R-0                                                                                                      | R-0                                                                     | R-0                                            | R-0                           | R-0                          |                                                                                      |  |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------|-------------------------------|------------------------------|--------------------------------------------------------------------------------------|--|--|--|
| SMP    | CKE                                                                                                                                                                                                                                                                                    | D/Ā                                                                                                         | Р                                                                                                        | S                                                                       | R/W                                            | UA                            | BF                           | R = Readable bit                                                                     |  |  |  |
| bit7   |                                                                                                                                                                                                                                                                                        |                                                                                                             |                                                                                                          |                                                                         |                                                |                               | bitO                         | W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>- n =Value at POR reset |  |  |  |
| bit 7: | <b>SMP:</b> S<br><u>SPI Ma</u><br>1 = Inpu<br>0 = Inpu<br><u>SPI SIa</u><br>SMP m                                                                                                                                                                                                      | PI data ir<br><u>ster Mode</u><br>ut data sa<br>ut data sa<br><u>ve Mode</u><br>ust be cle                  | nput samp<br><u>e</u><br>ampled at o<br>ampled at o<br>eared whe                                         | le phase<br>end of data<br>middle of d<br>n SPI is us                   | output time<br>ata output tir<br>ed in slave m | ne<br>node                    |                              |                                                                                      |  |  |  |
| bit 6: | <b>CKE</b> : S<br><u>CKP</u> = 0<br>1 = Dat<br>0 = Dat<br><u>CKP</u> =<br>1 = Dat<br>0 = Dat                                                                                                                                                                                           | PI Clock<br><u>0</u><br>a transmi<br>a transmi<br>a transmi<br>a transmi                                    | Edge Sele<br>itted on ris<br>itted on fal<br>itted on fal<br>itted on ris                                | ect (Figure<br>ing edge of<br>ling edge o<br>ling edge o<br>ing edge of | I1-5, Figure<br>SCK<br>f SCK<br>f SCK<br>SCK   | 11-6, and F                   | <sup>-</sup> igure 11-7)     |                                                                                      |  |  |  |
| bit 5: | <ul> <li>D/A: Data/Address bit (I<sup>2</sup>C mode only)</li> <li>1 = Indicates that the last byte received or transmitted was data</li> <li>0 = Indicates that the last byte received or transmitted was address</li> </ul>                                                          |                                                                                                             |                                                                                                          |                                                                         |                                                |                               |                              |                                                                                      |  |  |  |
| bit 4: | <b>P</b> : Stop<br>dete<br>1 = Indi<br>0 = Stop                                                                                                                                                                                                                                        | bit (I <sup>2</sup> C n<br>ected last<br>cates tha<br>p bit was                                             | node only.<br>)<br>It a stop bi<br>not detect                                                            | This bit is o<br>t has been<br>ed last                                  | leared wher                                    | the SSP m<br>t (this bit is   | nodule is dis<br>'0' on RESI | sabled, or when the Start bit was                                                    |  |  |  |
| bit 3: | <b>S</b> : Start<br>dete<br>1 = Indi<br>0 = Sta                                                                                                                                                                                                                                        | bit (I <sup>2</sup> C r<br>ected last<br>cates tha<br>rt bit was                                            | node only.<br>)<br>It a start bi<br>not detect                                                           | This bit is o<br>t has been<br>ted last                                 | cleared wher                                   | n the SSP n<br>t (this bit is | nodule is dis<br>'0' on RESI | sabled, or when the Stop bit was<br>ET)                                              |  |  |  |
| bit 2: | $R\overline{W}$ : Read/Write bit information (I <sup>2</sup> C mode only)<br>This bit holds the R/W bit information following the last address match. This bit is only valid from the address match to the next start bit, stop bit, or $\overline{ACK}$ bit.<br>1 = Read<br>0 = Write |                                                                                                             |                                                                                                          |                                                                         |                                                |                               |                              |                                                                                      |  |  |  |
| bit 1: | <b>UA</b> : Up<br>1 = Indi<br>0 = Add                                                                                                                                                                                                                                                  | date Add<br>cates tha<br>fress doe                                                                          | ress (10-b<br>it the user<br>is not need                                                                 | it I <sup>2</sup> C mode<br>needs to u<br>I to be upda                  | only)<br>odate the ad<br>ated                  | dress in the                  | e SSPADD r                   | egister                                                                              |  |  |  |
| bit 0: | <b>BF</b> : Buf<br><u>Receive</u><br>1 = Rec<br>0 = Rec<br><u>Transm</u><br>1 = Trar<br>0 = Trar                                                                                                                                                                                       | fer Full S<br>a (SPI and<br>ceive com-<br>ceive not<br>it (I <sup>2</sup> C mo-<br>nsmit in p<br>nsmit com- | tatus bit<br>d I <sup>2</sup> C mod<br>plete, SSF<br>complete,<br>ode only)<br>rogress, S<br>pplete, SSI | es)<br>PBUF is ful<br>SSPBUF is<br>SPBUF is f<br>PBUF is en             | empty<br>full<br>apty                          |                               |                              |                                                                                      |  |  |  |

## FIGURE 12-2: ADCON1 REGISTER (ADDRESS 9Fh)



The ADRES register contains the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the ADRES register, the GO/DONE bit (ADCON0<2>) is cleared, and A/D interrupt flag bit ADIF is set. The block diagram of the A/D module is shown in Figure 12-3.

After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as an input. To determine acquisition time, see Section 12.1. After this acquisition time has elapsed the A/D conversion can be started. The following steps should be followed for doing an A/D conversion:

- 1. Configure the A/D module:
  - Configure analog pins / voltage reference / and digital I/O (ADCON1)
  - Select A/D input channel (ADCON0)
  - Select A/D conversion clock (ADCON0)
  - Turn on A/D module (ADCON0)
- 2. Configure A/D interrupt (if desired):
  - Clear ADIF bit
  - Set ADIE bit
  - Set GIE bit

- 3. Wait the required acquisition time.
- 4. Start conversion:
  - Set GO/DONE bit (ADCON0)
- 5. Wait for A/D conversion to complete, by either:
  - Polling for the GO/DONE bit to be cleared
    OR
  - Waiting for the A/D interrupt
- 6. Read A/D Result register (ADRES), clear bit ADIF if required.
- 7. For next conversion, go to step 1 or step 2 as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2TAD is required before next acquisition starts.

#### 14.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a prepackaged oscillator can be used or a simple oscillator circuit with TTL gates can be built. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used; one with series resonance, or one with parallel resonance.

Figure 14-4 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7 k $\Omega$  resistor provides the negative feedback for stability. The 10 k $\Omega$  potentiometer biases the 74AS04 in the linear region. This could be used for external oscillator designs.

## FIGURE 14-4: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT



Figure 14-5 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180-degree phase shift in a series resonant oscillator circuit. The 330 k $\Omega$  resistors provide the negative feedback to bias the inverters in their linear region.

## FIGURE 14-5: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT



## 14.2.4 RC OSCILLATOR

For timing insensitive applications the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 14-6 shows how the R/C combination is connected to the PIC16CXXX. For REXT values below 2.2 k $\Omega$ , the oscillator operation may become unstable, or stop completely. For very high REXT values (e.g. 1 M $\Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend to keep Rext between 3 k $\Omega$  and 100 k $\Omega$ .

Although the oscillator will operate with no external capacitor (CEXT = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

See characterization data for desired device for RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

See characterization data for desired device for variation of oscillator frequency due to VDD for given REXT/CEXT values as well as frequency variation due to operating temperature for given R, C, and VDD values.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic (see Figure 3-3 for waveform).



## FIGURE 14-6: RC OSCILLATOR MODE

## TABLE 14-4: STATUS BITS AND THEIR SIGNIFICANCE

| POR | TO | PD |                                                         |
|-----|----|----|---------------------------------------------------------|
| 0   | 1  | 1  | Power-on Reset                                          |
| 0   | 0  | x  | Illegal, TO is set on POR                               |
| 0   | х  | 0  | Illegal, PD is set on POR                               |
| 1   | 0  | 1  | WDT Reset                                               |
| 1   | 0  | 0  | WDT Wake-up                                             |
| 1   | u  | u  | MCLR Reset during normal operation                      |
| 1   | 1  | 0  | MCLR Reset during SLEEP or interrupt wake-up from SLEEP |

Legend: u = unchanged, x = unknown

## TABLE 14-5: RESET CONDITION FOR SPECIAL REGISTERS

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 000h                  | 0001 1xxx          | 0-               |
| MCLR Reset during normal operation | 000h                  | 000u uuuu          | u-               |
| MCLR Reset during SLEEP            | 000h                  | 0001 Ouuu          | u-               |
| WDT Reset                          | 000h                  | 0000 luuu          | u-               |
| WDT Wake-up                        | PC + 1                | սսս0 Օսսս          | u-               |
| Interrupt wake-up from SLEEP       | PC + 1 <sup>(1)</sup> | uuul Ouuu          | u-               |

Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'.

Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

## TABLE 14-6: INITIALIZATION CONDITIONS FOR ALL REGISTERS

| Register | Applicable Devices |     | Power-on Reset         | MCLR Resets<br>WDT Reset | Wake-up via<br>WDT or<br>Interrupt |  |
|----------|--------------------|-----|------------------------|--------------------------|------------------------------------|--|
| W        | 923 924            |     | XXXX XXXX              | uuuu uuuu                | uuuu uuuu                          |  |
| INDF     | 923                | 924 | N/A                    | N/A                      | N/A                                |  |
| TMR0     | 923                | 924 | XXXX XXXX              | uuuu uuuu                | uuuu uuuu                          |  |
| PCL      | 923                | 924 | 0000h                  | 0000h                    | PC + 1 <sup>(2)</sup>              |  |
| STATUS   | 923                | 924 | 0001 1xxx              | 000g quuu <b>(3)</b>     | uuuq quuu <sup>(3)</sup>           |  |
| FSR      | 923                | 924 | xxxx xxxx              | นนนน นนนน                | uuuu uuuu                          |  |
| PORTA    | 923                | 924 | xx xxxx                | uu uuuu                  | uu uuuu                            |  |
| PORTA    | 923                | 924 | 0x 0000 <sup>(5)</sup> | Ou 0000 <sup>(5)</sup>   | uu uuuu                            |  |
| PORTB    | 923                | 924 | xxxx xxxx              | uuuu uuuu                | uuuu uuuu                          |  |
| PORTC    | 923                | 924 | xx xxxx                | uu uuuu                  | uu uuuu                            |  |

Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition Note 1: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

3: See Table 14-5 for reset value for specific condition.

4: Bits PIE1<6> and PIR1<6> are reserved on the PIC16C923, always maintain these bits clear.

5: PORTA values when read.

| Register            | Applicab   | le Devices | Power-on Reset | MCLR Resets | Wake-up via              |
|---------------------|------------|------------|----------------|-------------|--------------------------|
|                     | , ippricas |            |                | WDT Reset   | WDT or<br>Interrupt      |
| PORTD               | 923        | 924        | 0000 0000      | 0000 0000   | uuuu uuuu                |
| PORTE               | 923        | 924        | 0000 0000      | 0000 0000   | uuuu uuuu                |
| PCLATH              | 923        | 924        | 0 0000         | 0 0000      | u uuuu                   |
| INTCON              | 923        | 924        | 0000 000x      | 0000 000u   | uuuu uuuu <sup>(1)</sup> |
| PIR1 <sup>(4)</sup> | 923        | 924        | 00 0000        | 00 0000     | uu uuuu <b>(1)</b>       |
| TMR1L               | 923        | 924        | XXXX XXXX      | uuuu uuuu   | սսսս սսսս                |
| TMR1H               | 923        | 924        | XXXX XXXX      | นนนน นนนน   | սսսս սսսս                |
| T1CON               | 923        | 924        | 00 0000        | uu uuuu     | uu uuuu                  |
| TMR2                | 923        | 924        | 0000 0000      | 0000 0000   | սսսս սսսս                |
| T2CON               | 923        | 924        | -000 0000      | -000 0000   | -uuu uuuu                |
| SSPBUF              | 923        | 924        | XXXX XXXX      | นนนน นนนน   | uuuu uuuu                |
| SSPCON              | 923        | 924        | 0000 0000      | 0000 0000   | սսսս սսսս                |
| CCPR1L              | 923        | 924        | XXXX XXXX      | นนนน นนนน   | uuuu uuuu                |
| CCPR1H              | 923        | 924        | XXXX XXXX      | นนนน นนนน   | uuuu uuuu                |
| CCP1CON             | 923        | 924        | 00 0000        | 00 0000     | uu uuuu                  |
| ADRES               | 923        | 924        | XXXX XXXX      | นนนน นนนน   | uuuu uuuu                |
| ADCON0              | 923        | 924        | 0000 00-0      | 0000 00-0   | uuuu uu-u                |
| OPTION              | 923        | 924        | 1111 1111      | 1111 1111   | uuuu uuuu                |
| TRISA               | 923        | 924        | 11 1111        | 11 1111     | uu uuuu                  |
| TRISB               | 923        | 924        | 1111 1111      | 1111 1111   | uuuu uuuu                |
| TRISC               | 923        | 924        | 11 1111        | 11 1111     | uu uuuu                  |
| TRISD               | 923        | 924        | 1111 1111      | 1111 1111   | uuuu uuuu                |
| TRISE               | 923        | 924        | 1111 1111      | 1111 1111   | uuuu uuuu                |
| PIE1 <sup>(4)</sup> | 923        | 924        | 00 0000        | 00 0000     | uu uuuu                  |
| PCON                | 923        | 924        | 0-             | u-          | u-                       |
| PR2                 | 923        | 924        | 1111 1111      | 1111 1111   | 1111 1111                |
| SSPADD              | 923        | 924        | 0000 0000      | 0000 0000   | uuuu uuuu                |
| SSPSTAT             | 923        | 924        | 0000 0000      | 0000 0000   | uuuu uuuu                |
| ADCON1              | 923        | 924        | 000            | 000         | uuu                      |
| PORTF               | 923        | 924        | 0000 0000      | 0000 0000   | uuuu uuuu                |
| PORTG               | 923        | 924        | 0000 0000      | 0000 0000   | นนนน นนนน                |

| TABLE 14-0. INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONT.C) |
|------------------------------------------------------------------|
|------------------------------------------------------------------|

Legend: u = unchanged, x = unknown, -= unimplemented bit, read as '0', q = value depends on conditionNote 1: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

3: See Table 14-5 for reset value for specific condition.

4: Bits PIE1<6> and PIR1<6> are reserved on the PIC16C923, always maintain these bits clear.

5: PORTA values when read.

## FIGURE 17-1: LCD VOLTAGE WAVEFORM



## TABLE 17-2: LCD MODULE ELECTRICAL SPECIFICATIONS

| Parameter<br>No. | Sym    | Characteristic                  | Min                | Тур† | Мах                | Units | Conditions                                                                         |
|------------------|--------|---------------------------------|--------------------|------|--------------------|-------|------------------------------------------------------------------------------------|
| D200             | VLCD3  | LCD Voltage on pin<br>VLCD3     | Vdd - 0.3          | -    | Vss + 7.0          | V     |                                                                                    |
| D201             | VLCD2  | LCD Voltage on pin<br>VLCD2     | _                  | -    | VLCD3              | V     |                                                                                    |
| D202             | VLCD1  | LCD Voltage on pin<br>VLCD1     |                    | -    | Vdd                | V     |                                                                                    |
| D220*            | VOH    | Output High<br>Voltage          | Max VLCDN -<br>0.1 | -    | Max VLCDN          | V     | COM outputs IOH = 25 $\mu$ A<br>SEG outputs IOH = 3 $\mu$ A                        |
| D221*            | VOL    | Output Low Voltage              | Min VLCDN          | -    | Min VLCDN +<br>0.1 | V     | COM outputs IOL = 25 $\mu$ A<br>SEG outputs IOL = 3 $\mu$ A                        |
| D222*            | FLCDRC | LCDRC Oscillator Fre-<br>quency | 5                  | 15   | 50                 | kHz   | VDD = 5V, -40°C to +85°C                                                           |
| D223*            | TrLCD  | Output Rise Time                | _                  | _    | 200                | μs    | COM outputs Cload = 5,000 pF<br>SEG outputs Cload = 500 pF<br>VDD = 5.0V, T = 25°C |
| D224*            | TfLCD  | Output Fall Time (1)            |                    | _    | 200                | μs    | COM outputs Cload = 5,000 pF<br>SEG outputs Cload = 500 pF<br>VDD = 5.0V, T = 25°C |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

(1) 0 ohm source impedance at VLCD.

## TABLE 17-3: VLCD CHARGE PUMP ELECTRICAL SPECIFICATIONS

| Parameter<br>No. | Symbol                       | Characteristic                   |                     |     | Тур | Мах           | Units | Conditions |
|------------------|------------------------------|----------------------------------|---------------------|-----|-----|---------------|-------|------------|
| D250*            | IVADJ                        | VLCDADJ regulated current output |                     |     | 10  | _             | μA    |            |
| D252*            | $\Delta$ Ivadj/ $\Delta$ Vdd | VLCDADJ current VDD Rejection    |                     |     | _   | 0.1/1         | μA/V  |            |
| D265*            | Vvadj                        | VLCDADJ voltage limits           | PIC16 <b>C</b> 92X  | 1.0 | —   | 2.3           | V     |            |
|                  |                              |                                  | PIC16 <b>LC</b> 92X | 1.0 |     | Vdd -<br>0.7V | V     | Vdd < 3V   |

\* These parameters are characterized but not tested.

Note 1: For design guidance only.

# 17.4 <u>Timing Parameter Symbology</u>

The timing parameter symbols have been created following one of the following formats:

| 1. TppS2ppS                                   |                                    | 3. TCC:ST | (I <sup>2</sup> C specifications only) |  |  |
|-----------------------------------------------|------------------------------------|-----------|----------------------------------------|--|--|
| 2. TppS                                       |                                    | 4. Ts     | (I <sup>2</sup> C specifications only) |  |  |
| т                                             |                                    |           |                                        |  |  |
| F                                             | Frequency                          | Т         | Time                                   |  |  |
| Lowercas                                      | e letters (pp) and their meanings: |           |                                        |  |  |
| рр                                            |                                    |           |                                        |  |  |
| сс                                            | CCP1                               | osc       | OSC1                                   |  |  |
| ck                                            | CLKOUT                             | rd        | RD                                     |  |  |
| cs                                            | CS                                 | rw        | RD or WR                               |  |  |
| di                                            | SDI                                | sc        | SCK                                    |  |  |
| do                                            | SDO                                | SS        | SS                                     |  |  |
| dt                                            | Data in                            | tO        | ТОСКІ                                  |  |  |
| io                                            | I/O port                           | t1        | T1CKI                                  |  |  |
| mc                                            | MCLR                               | wr        | WR                                     |  |  |
| Uppercase letters and their meanings:         |                                    |           |                                        |  |  |
| S                                             |                                    |           |                                        |  |  |
| F                                             | Fall                               | P         | Period                                 |  |  |
| н                                             | High                               | R         | Rise                                   |  |  |
| 1                                             | Invalid (Hi-impedance)             | V         | Valid                                  |  |  |
| L                                             | Low                                | Z         | Hi-impedance                           |  |  |
| I <sup>2</sup> C only                         |                                    |           |                                        |  |  |
| AA                                            | output access                      | High      | High                                   |  |  |
| BUF                                           | Bus free                           | Low       | Low                                    |  |  |
| Tcc:st (I <sup>2</sup> C specifications only) |                                    |           |                                        |  |  |
| СС                                            |                                    |           |                                        |  |  |
| HD                                            | Hold                               | SU        | Setup                                  |  |  |
| ST                                            |                                    |           |                                        |  |  |
| DAT                                           | DATA input hold                    | STO       | STOP condition                         |  |  |
| STA                                           | START condition                    |           |                                        |  |  |

## FIGURE 17-7: CAPTURE/COMPARE/PWM TIMINGS



## TABLE 17-8: CAPTURE/COMPARE/PWM REQUIREMENTS

| Parameter<br>No. | Sym                          | Characteristic   |                        |                         | Min                   | Тур† | Max | Units | Conditions                        |
|------------------|------------------------------|------------------|------------------------|-------------------------|-----------------------|------|-----|-------|-----------------------------------|
| 50*              | TccL                         | Input Low Time   | No Prescaler           |                         | 0.5Tcy + 20           | _    | _   | ns    |                                   |
|                  |                              |                  | With Prescaler         | PIC16 <b>C</b> 923/924  | 10                    | _    | _   | ns    | -                                 |
|                  |                              |                  |                        | PIC16 <b>LC</b> 923/924 | 20                    | —    | _   | ns    |                                   |
| 51*              | TccH                         | Input High Time  | No Prescaler           |                         | 0.5Tcy + 20           | -    | _   | ns    |                                   |
|                  |                              |                  | With Prescaler         | PIC16 <b>C</b> 923/924  | 10                    | -    | _   | ns    |                                   |
|                  |                              |                  |                        | PIC16 <b>LC</b> 923/924 | 20                    | -    | —   | ns    |                                   |
| 52*              | TccP                         | Input Period     |                        |                         | <u>3Tcy + 40</u><br>N | -    | —   | ns    | N = prescale value<br>(1,4 or 16) |
| 53*              | 53* TccR Output Rise Time PI |                  | PIC16 <b>C</b> 923/924 | —                       | 10                    | 25   | ns  |       |                                   |
|                  |                              |                  |                        | PIC16LC923/924          | —                     | 25   | 45  | ns    |                                   |
| 54*              | TccF                         | Output Fall Time |                        | PIC16 <b>C</b> 923/924  | —                     | 10   | 25  | ns    |                                   |
|                  |                              |                  |                        | PIC16 <b>LC</b> 923/924 |                       | 25   | 45  | ns    |                                   |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# PIC16C9XX

## 19.2 64-Lead Plastic Dual In-line (750 mil)



| Package Group: Plastic Dual In-Line (PLA) |       |             |           |        |       |           |  |  |
|-------------------------------------------|-------|-------------|-----------|--------|-------|-----------|--|--|
|                                           |       | Millimeters |           | Inches |       |           |  |  |
| Symbol                                    | Min   | Мах         | Notes     | Min    | Max   | Notes     |  |  |
| α                                         | 0°    | 15°         |           | 0°     | 15°   |           |  |  |
| A                                         | -     | 5.08        |           | _      | 0.200 |           |  |  |
| A1                                        | 0.51  | _           |           | 0.020  | _     |           |  |  |
| A2                                        | 3.38  | 4.27        |           | 0.133  | 0.168 |           |  |  |
| В                                         | 0.38  | 0.56        |           | 0.015  | 0.022 |           |  |  |
| B1                                        | .076  | 1.27        | Typical   | 0.030  | 0.050 | Typical   |  |  |
| С                                         | 0.20  | 0.30        | Typical   | 0.008  | 0.012 | Typical   |  |  |
| D                                         | 57.40 | 57.91       |           | 2.260  | 2.280 |           |  |  |
| D1                                        | 55.12 | 55.12       | Reference | 2.170  | 2.170 | Reference |  |  |
| E                                         | 19.05 | 19.69       |           | 0.750  | 0.775 |           |  |  |
| E1                                        | 16.76 | 17.27       |           | 0.660  | 0.680 |           |  |  |
| e1                                        | 1.73  | 1.83        | Typical   | 0.068  | 0.072 | Typical   |  |  |
| eA                                        | 19.05 | 19.05       | Reference | 0.750  | 0.750 | Reference |  |  |
| eB                                        | 19.05 | 21.08       |           | 0.750  | 0.830 |           |  |  |
| L                                         | 3.05  | 3.43        |           | 0.120  | 0.135 |           |  |  |
| N                                         | 64    | 64          |           | 64     | 64    |           |  |  |
| S                                         | 1.19  | _           |           | 0.047  | _     |           |  |  |
| S1                                        | 0.686 | _           |           | 0.027  | _     |           |  |  |

# **APPENDIX A:**

The following are the list of modifications over the PIC16C5X microcontroller family:

- Instruction word length is increased to 14-bits. This allows larger page sizes both in program memory (4K now as opposed to 512 before) and register file (192 bytes now versus 32 bytes before).
- 2. A PC high latch register (PCLATH) is added to handle program memory paging. Bits PA2, PA1, PA0 are removed from STATUS register.
- 3. Data memory paging is redefined slightly. STA-TUS register is modified.
- Four new instructions have been added: RETURN, RETFIE, ADDLW, and SUBLW. Two instructions TRIS and OPTION are being phased out although they are kept for compati-bility with PIC16C5X.
- 5. OPTION and TRIS registers are made addressable.
- 6. Interrupt capability is added. Interrupt vector is at 0004h.
- 7. Stack size is increased to 8 deep.
- 8. Reset vector is changed to 0000h.
- 9. Reset of all registers is revisited. Five different reset (and wake-up) types are recognized. Registers are reset differently.
- 10. Wake up from SLEEP through interrupt is added.
- 11. Two separate timers, Oscillator Start-up Timer (OST) and Power-up Timer (PWRT) are included for more reliable power-up. These timers are invoked selectively to avoid unnecessary delays on power-up and wake-up.
- 12. PORTB has weak pull-ups and interrupt on change feature.
- 13. T0CKI pin is also a port pin (RA4) now.
- 14. FSR is made a full eight bit register.
- "In-circuit programming" is made possible. The user can program PIC16CXX devices using only five pins: VDD, Vss, MCLR/VPP, RB6 (clock) and RB7 (data in/out).
- PCON status register is added with a Power-on Reset status bit (POR).
- 17. Code protection scheme is enhanced such that portions of the program memory can be protected, while the remainder is unprotected.

## APPENDIX B: COMPATIBILITY

To convert code written for PIC16C5X to PIC16CXX, the user should take the following steps:

- 1. Remove any program memory page select operations (PA2, PA1, PA0 bits) for CALL, GOTO.
- 2. Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme.
- 3. Eliminate any data memory page switching. Redefine data variables to reallocate them.
- 4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed.
- 5. Change reset vector to 0000h.

## **ON-LINE SUPPORT**

Microchip provides two methods of on-line support. These are the Microchip BBS and the Microchip World Wide Web (WWW) site.

Use Microchip's Bulletin Board Service (BBS) to get current information and help about Microchip products. Microchip provides the BBS communication channel for you to use in extending your technical staff with microcontroller and memory experts.

To provide you with the most responsive service possible, the Microchip systems team monitors the BBS, posts the latest component data and software tool updates, provides technical help and embedded systems insights, and discusses how Microchip products provide project solutions.

The web site, like the BBS, is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.

#### Connecting to the Microchip Internet Web Site

The Microchip web site is available by using your favorite Internet browser to attach to:

#### www.microchip.com

The file transfer site is available by using an FTP service to connect to:

#### ftp.mchip.com/biz/mchip

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Datasheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked
   Questions
- Design Tips
- Device Errata
- Job Postings
- Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products

#### **Connecting to the Microchip BBS**

Connect worldwide to the Microchip BBS using either the Internet or the CompuServe<sup>®</sup> communications network.

## Internet:

You can telnet or ftp to the Microchip BBS at the address: mchipbbs.microchip.com

#### CompuServe Communications Network:

When using the BBS via the Compuserve Network, in most cases, a local call is your only expense. The Microchip BBS connection does not use CompuServe membership services, therefore you do not need CompuServe membership to join Microchip's BBS. There is no charge for connecting to the Microchip BBS. The procedure to connect will vary slightly from country to country. Please check with your local CompuServe agent for details if you have a problem. CompuServe service allow multiple users various baud rates depending on the local point of access.

The following connect procedure applies in most locations.

- 1. Set your modem to 8-bit, No parity, and One stop (8N1). This is not the normal CompuServe setting which is 7E1.
- 2. Dial your local CompuServe access number.
- 3. Depress the <Enter> key and a garbage string will appear because CompuServe is expecting a 7E1 setting.
- 4. Type +, depress the <Enter> key and "Host Name:" will appear.
- 5. Type MCHIPBBS, depress the <Enter> key and you will be connected to the Microchip BBS.

In the United States, to find CompuServe's phone number closest to you, set your modem to 7E1 and dial (800) 848-4480 for 300-2400 baud or (800) 331-7166 for 9600-14400 baud connection. After the system responds with "Host Name:", type NETWORK, depress the <Enter> key and follow CompuServe's directions.

For voice information (or calling from overseas), you may call (614) 723-1550 for your local CompuServe number.

Microchip regularly uses the Microchip BBS to distribute technical information, application notes, source code, errata sheets, bug reports, and interim patches for Microchip systems software products. For each SIG, a moderator monitors, scans, and approves or disapproves files submitted to the SIG. No executable files are accepted from the user community in general to limit the spread of computer viruses.

#### Systems Information and Upgrade Hot Line

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits.The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and

1-602-786-7302 for the rest of the world.

**Trademarks:** The Microchip name, logo, PIC, PICSTART, PICMASTER and PRO MATE are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. PICmicro, ICSP, MPLAB and *fuzzy*LAB are trademarks and SQTP is a service mark of Microchip in the U.S.A.

*fuzzy*TECH is a registered trademark of Inform Software Corporation. IBM, IBM PC-AT are registered trademarks of International Business Machines Corp. Pentium is a trademark of Intel Corporation. Windows is a trademark and MS-DOS, Microsoft Windows are registered trademarks of Microsoft Corporation. CompuServe is a registered trademark of CompuServe Incorporated.

All other trademarks mentioned herein are the property of their respective companies.

## PIC16C9XX PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery refer to the factory or the listed sales office.

| PAR    | <u>t nox</u> | <u>(X )</u>                                    | <u> /XX XXX</u>                                                                                                                                       |                                              |                                      |                                                                                                                                                                      | Exa      | mples                                                                                                                                                 |
|--------|--------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |              |                                                |                                                                                                                                                       | ⊣Pattern:<br> Package:<br>                   | QTP, S<br>SP<br>PT<br>CL<br>L        | QTP, ROM Code or Special Requirements<br>= 64-pin Shrink PDIP<br>= TQFP<br>= 68-pin Windowed CERQUAD<br>= PLCC                                                       | a)       | PIC16C924 - 04/P 301<br>Commercial Temp.,<br>PDIP Package, 4 MHz,<br>normal VDD limits, QTP<br>pattern #301                                           |
|        |              |                                                |                                                                                                                                                       | Temperature<br>Range:<br>Frequency<br>Range: | -<br>I<br>04<br>04<br>08             | <ul> <li>= 0°C to +70°C (T for Tape/Reel)</li> <li>= -40°C to +85°C (S for Tape/Reel)</li> <li>= 200 kHz (PIC16C9XX-04)</li> <li>= 4 MHz</li> <li>= 8 MHz</li> </ul> | b)<br>c) | PIC16LC923 - 04/PT<br>Commercial Temp.,<br>TQFP package, 4 MHz,<br>extended VDD limits<br>PIC16C923 - 08I/CL<br>Industrial Temp.,<br>Windowed CERQUAD |
| Device |              | PIC160<br>PIC160<br>PIC161<br>PIC161<br>PIC161 | C9XX :VDD range 4.0V to 6.0V<br>C9XXT :VDD range 4.0V to 6.0V (Tape/Reel)<br>C9XX :VDD range 2.5V to 6.0V<br>C9XT :VDD range 2.5V to 6.0V (Tape/Reel) |                                              | package, 8 MHz, normal<br>VDD limits |                                                                                                                                                                      |          |                                                                                                                                                       |

\* CL Devices are UV erasable and can be programmed to any device configuration. CL Devices meet the electrical requirement of each oscillator type (including LC devices).

## Sales and Support

Products supported by a preliminary Data Sheet may possibly have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

- Your local Microchip sales office (see below)
   The Microchip Corporate Literature Center U.S. FAX: (602) 786-7277

3. The Microchip's Bulletin Board, via your local CompuServe number (CompuServe membership NOT required).

Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. For latest version information and upgrade kits for Microchip Development Tools, please call 1-800-755-2345 or 1-602-786-7302.

#### Note the following details of the code protection feature on PICmicro<sup>®</sup> MCUs.

- The PICmicro family meets the specifications contained in the Microchip Data Sheet.
- Microchip believes that its family of PICmicro microcontrollers is one of the most secure products of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the PICmicro microcontroller in a manner outside the operating specifications contained in the data sheet. The person doing so may be engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable".
- Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our product.

If you have any further questions about this matter, please contact the local sales office nearest to you.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, FilterLab, KEELOQ, microID, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.





Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELoq® code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.