Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 33MHz | | Connectivity | UART/USART | | Peripherals | POR | | Number of I/O | 32 | | Program Memory Size | 8KB (8K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Through Hole | | Package / Case | 40-DIP (0.600", 15.24mm) | | Supplier Device Package | 40-DIP | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p89c52x2bn-00-112 | | | | #### LOGIC SYMBOL ## PLASTIC DUAL IN-LINE PACKAGE PIN CONFIGURATIONS #### PLASTIC LEADED CHIP CARRIER PIN FUNCTIONS ## LOW PROFILE QUAD FLAT PACK PIN FUNCTIONS Preliminary data 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash ## P89C51X2/52X2/54X2/58X2 #### **PIN DESCRIPTIONS** | | PIN NUMBER | | | | | |--------------------|------------|--------------|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MNEMONIC | DIP | PLCC | LQFP | TYPE | NAME AND FUNCTION | | V <sub>SS</sub> | 20 | 22 | 16 | 1 | Ground: 0 V reference. | | V <sub>CC</sub> | 40 | 44 | 38 | ı | <b>Power Supply:</b> This is the power supply voltage for normal, idle, and power-down operation. | | P0.0-0.7 | 39–32 | 43–36 | 37–30 | I/O | <b>Port 0:</b> Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification and received code bytes during Flash programming. External pull-ups are required during program verification. | | P1.0–P1.7 | 1–8 | 2–9 | 40–44,<br>1–3 | I/O | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 1 also receives the low-order address byte during program memory verification. Alternate functions for Port 1 include: | | | 1 | 2 | 40 | I/O | T2 (P1.0): Timer/Counter 2 external count input/clockout (see Programmable Clock-Out) | | | 2 | 3 | 41 | 1 | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction control | | P2.0-P2.7 | 21–28 | 24–31 | 18–25 | I/O | Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. Some Port 2 pins receive the high order address bits during Flash programming and verification. | | P3.0-P3.7 | 10–17 | 11,<br>13–19 | 5,<br>7–13 | I/O | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 3 also serves the special features of the 80C51 family, as listed below: | | | 10 | 11 | 5 | ı | RxD (P3.0): Serial input port | | | 11 | 13 | 7 | 0 | TxD (P3.1): Serial output port | | | 12 | 14 | 8 | 1 | INTO (P3.2): External interrupt | | | 13 | 15 | 9 | ı | INT1 (P3.3): External interrupt | | | 14 | 16 | 10 | 1 | T0 (P3.4): Timer 0 external input | | | 15 | 17 | 11 | | T1 (P3.5): Timer 1 external input | | | 16 | 18 | 12 | 0 | WR (P3.6): External data memory write strobe | | DCT | 17 | 19 | 13 | 0 | RD (P3.7): External data memory read strobe | | RST | 9 | 10 | 4 | ' | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to V <sub>CC</sub> . | | ALE/PROG | 30 | 33 | 27 | 0 | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (12-clk) or 1/3 (6-clk Mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during Flash programming. ALE can be disabled by setting SFR auxiliary.0. With this bit set, ALE will be active only during a MOVX instruction. | | PSEN | 29 | 32 | 26 | 0 | Program Store Enable: The read strobe to external program memory. When the device is executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. | | EA/V <sub>PP</sub> | 31 | 35 | 29 | I | External Access Enable/Programming Supply Voltage: EA must be externally held low to enable the device to fetch code from external program memory locations 0000H to 0FFFH/1FFFH/3FFFH/7FFFH. If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than the on-chip Flash. This pin also receives the 5 V / 12 V programming supply voltage (V <sub>PP</sub> ) during Flash programming. If security bit 1 is programmed, EA will be internally latched on Reset. | | XTAL1 | 19 | 21 | 15 | ı | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | XTAL2 | 18 | 20 | 14 | 0 | Crystal 2: Output from the inverting oscillator amplifier. | NOTE: To avoid "latch-up" effect at power-on, the voltage on any pin at any time must not be higher than $V_{CC}$ + 0.5 V or $V_{SS}$ – 0.5 V, respectively. **Special Function Registers** Table 1. | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | MSB | IT ADDRE | SS, SYM | BOL, OR | ALTERNA | TIVE PO | RT FUNC | TION<br>LSB | RESET<br>VALUE | |---------------------|-----------------------------------------------------------|-------------------|--------|----------|---------|---------|---------|----------|---------|-------------|-------------------------| | ACC* | Accumulator | E0H | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | 00H | | AUXR# | Auxiliary | 8EH | _ | _ | _ | l – | T - | l – | _ | AO | xxxxxxx0B | | AUXR1# | Auxiliary 1 | A2H | - | - | - | - | WUPD | 0 | - | DPS | xxx000x0E | | B* | B register | F0H | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 00H | | CKCON | Clock Control Register | 8FH | - | - | - | _ | - | <u> </u> | _ | X2 | xxx00000E | | DPTR:<br>DPH<br>DPL | Data Pointer (2 bytes) Data Pointer High Data Pointer Low | 83H<br>82H | | | | | | | | | 00H<br>00H | | DIL | Data i diliter Low | 0211 | AF | AE | AD | AC | AB | AA | A9 | A8 | 0011 | | IE* | Interrupt Enable | A8H | EA | _ | ET2 | ES | ET1 | EX1 | ET0 | EX0 | 0x000000E | | IE | Interrupt Enable | АОП | BF | BE | BD | BC | BB | BA | B9 | B8 | UXUUUUUU | | IP* | Interrupt Drierity | DOLL | | | PT2 | PS | PT1 | PX1 | PT0 | PX0 | ,,,,,,,,,,,,,,,,,,,,,,, | | | Interrupt Priority | B8H | - | - | | | | | | | xx000000E | | IPH# | Interrupt Priority High | B7H | - | - | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | xx000000E | | Do# | D 0 | 2011 | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | | | | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | ļ | | P1* | Port 1 | 90H | - | _ | _ | _ | _ | _ | T2EX | T2 | FFH | | | | | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | | P2* | Port 2 | A0H | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | FFH | | | | | B7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | | | P3* | Port 3 | ВОН | RD | WR | T1 | T0 | INT1 | ĪNT0 | TxD | RxD | FFH | | PCON#1 | Power Control | 87H | SMOD1 | SMOD0 | - | POF | GF1 | GF0 | PD | IDL | 00xx0000E | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 1 | | PSW* | Program Status Word | D0H | CY | AC | F0 | RS1 | RS0 | OV | _ | Р | 000000x0E | | RACAP2H# | Timer 2 Capture High | СВН | | | | | | | | | 00H | | RACAP2L# | Timer 2 Capture Low | CAH | | | | | | | | | 00H | | SADDR# | Slave Address | A9H | | | | | | | | | 00H | | SADEN# | Slave Address Mask | В9Н | | | | | | | | | 00H | | SBUF | Serial Data Buffer | 99H | | | | | | | | | xxxxxxxxB | | | | | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | | | SCON* | Serial Control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 00H | | SP | Stack Pointer | 81H | | | | | | | | | 07H | | | | | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | TCON* | Timer Control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00H | | | | | CF | CE | CD | CC | СВ | CA | C9 | C8 | 1 | | T2CON* | Timer 2 Control | C8H | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | 00H | | T2MOD# | Timer 2 Mode Control | C9H | _ | | _ | _ | _ | _ | T2OE | DCEN | xxxxxx00B | | TH0 | Timer High 0 | 8CH | | | | | | | 1202 | DOLIN | 00H | | TH1 | Timer High 1 | 8DH | | | | | | | | | 00H | | TH2# | Timer High 2 | CDH | | | | | | | | | 00H | | TL0 | Timer Low 0 | 8AH | | | | | | | | | 00H | | TL1 | Timer Low 1 | 8BH | | | | | | | | | 00H | | TL2# | Timer Low 2 | ССН | | | | | | | | | 00H | | TMOD | Timer Mode | 89H | GATE | C/T | M1 | MO | GATE | C/T | M1 | MO | 00H | ### NOTE: Unused register bits that are not defined should not be set by the user's program. If violated, the device could function incorrectly. \* SFRs are bit addressable. - # SFRs are modified from or added to the 80C51 SFRs. - Reserved bits. - 1. Reset value depends on reset source. 2002 Jun 06 10 ## 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash ### P89C51X2/52X2/54X2/58X2 #### **FLASH EPROM MEMORY** ### **General Description** The P89C51X2/P89C52X2/P89C54X2/P89C58X2 FLASH reliably stores memory contents even after 10,000 erase and program cycles. The cell is designed to optimize the erase and programming mechanisms. In addition, the combination of advanced tunnel oxide processing and low internal electric fields for erase and programming operations produces reliable cycling. #### **Features** - FLASH EPROM internal program memory with Chip Erase - Up to 64 kbyte external program memory if the internal program memory is disabled (EA = 0) - Programmable security bits - 10,000 minimum erase/program cycles for each byte - 10 year minimum data retention - Programming support available from many popular vendors #### OSCILLATOR CHARACTERISTICS Using the oscillator, XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator, as shown in the logic symbol. To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. However, minimum and maximum high and low times specified in the data sheet must be observed. #### **Clock Control Register (CKCON)** This device provides control of the 6-clock/12-clock mode by both an SFR bit (bit X2 in register CKCON) and a Flash bit (bit FX2, located in the Security Block). When X2 is 0, 12-clock mode is activated. By setting this bit to 1, the system is switching to 6-clock mode. Having this option implemented as SFR bit, it can be accessed anytime and changed to either value. Changing X2 from 0 to 1 will result in executing user code at twice the speed, since all system time intervals will be divided by 2. Changing back from 6-clock to 12-clock mode will slow down running code by a factor of 2. The Flash clock control bit (FX2) activates the 6-clock mode when programmed using a parallel programmer, superceding the X2 bit (CKCON.0). Please also see Table 2 below. Table 2. | FX2 clock mode bit<br>(can only be set by<br>parallel programmer) | X2 bit<br>(CKCON.0) | CPU clock mode | |-------------------------------------------------------------------|---------------------|-------------------------| | erased | 0 | 12-clock mode (default) | | erased | 1 | 6-clock mode | | programmed | Х | 6-clock mode | #### **Programmable Clock-Out Pin** A 50% duty cycle clock can be programmed to be output on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed: - 1. to input the external clock for Timer/Counter 2, or - to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz at a 16 MHz operating frequency in 12-clock mode (122 Hz to 8 MHz in 6-clock mode). To configure the Timer/Counter 2 as a clock generator, bit C/T2 (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer. The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation: $\frac{\text{Oscillator Frequency}}{\text{n} \times (65536-\text{RCAP2H}, \text{RCAP2L})}$ #### Where: n = 2 in 6-clock mode, 4 in 12-clock mode. (RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer. In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will be the same. #### **RESET** A reset is accomplished by holding the RST pin HIGH for at least two machine cycles (24 oscillator periods in 12-clock and 12 oscillator periods in 6-clock mode), while the oscillator is running. To insure a reliable power-up reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles, unless it has been set to 6-clock operation using a parallel programmer. ### **LOW POWER MODES** #### **Stop Clock Mode** The static design enables the clock speed to be reduced down to 0 MHz (stopped). When the oscillator is stopped, the RAM and Special Function Registers retain their values. This mode allows step-by-step utilization and permits reduced system power consumption by lowering the clock frequency down to any value. For lowest power consumption the Power Down mode is suggested. #### Idle Mode In idle mode (see Table 3), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. ## 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash ## P89C51X2/52X2/54X2/58X2 #### **Power-Down Mode** To save even more power, a Power Down mode (see Table 3) can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values down to 2.0 V and care must be taken to return $V_{CC}$ to the minimum specified operating voltages before the Power Down Mode is terminated. Either a hardware reset or external interrupt can be used to exit from Power Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and the on-chip RAM to retain their values. WUPD (AUXR1.3–Wakeup from Power Down) enables or disables the wakeup from power down with external interrupt. Where: WUPD = 0: Disable WUPD = 1: Enable To properly terminate Power Down, the reset or external interrupt should not be executed before $V_{CC}$ is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize (normally less than 10 ms). To terminate Power Down with an external interrupt, INTO or INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down. #### **Design Consideration** When the idle mode is terminated by a hardware reset, the device normally resumes program execution from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external memory. #### **ONCE™ Mode** The ONCE ("On-Circuit Emulation") Mode facilitates testing and debugging of systems without the device having to be removed from the circuit. The ONCE Mode is invoked in the following way: - 1. Pull ALE low while the device is in reset and PSEN is high; - 2. Hold ALE low as RST is deactivated. While the device is in ONCE Mode, the Port 0 pins go into a float state, and the other port pins and ALE and PSEN are weakly pulled high. The oscillator circuit remains active. While the device is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied. Table 3. External Pin Status During Idle and Power-Down Modes | MODE | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2 | PORT 3 | |------------|----------------|-----|------|--------|--------|---------|--------| | Idle | Internal | 1 | 1 | Data | Data | Data | Data | | Idle | External | 1 | 1 | Float | Data | Address | Data | | Power-down | Internal | 0 | 0 | Data | Data | Data | Data | | Power-down | External | 0 | 0 | Float | Data | Data | Data | #### **TIMER 0 AND TIMER 1 OPERATION** #### Timer 0 and Timer 1 The "Timer" or "Counter" function is selected by control bits $C/\overline{T}$ in the Special Function Register TMOD. These two Timer/Counters have four operating modes, which are selected by bit-pairs (M1, M0) in TMOD. Modes 0, 1, and 2 are the same for both Timers/Counters. Mode 3 is different. The four operating modes are described in the following text. #### Mode 0 Putting either Timer into Mode 0 makes it look like an 8048 Timer, which is an 8-bit Counter with a divide-by-32 prescaler. Figure 2 shows the Mode 0 operation. In this mode, the Timer register is configured as a 13-bit register. As the count rolls over from all 1s to all 0s, it sets the Timer interrupt flag TFn. The counted input is enabled to the Timer when TRn = 1 and either GATE = 0 or $\overline{\text{INTn}}$ = 1. (Setting GATE = 1 allows the Timer to be controlled by external input $\overline{\text{INTn}}$ , to facilitate pulse width measurements). TRn is a control bit in the Special Function Register TCON (Figure 3). The 13-bit register consists of all 8 bits of THn and the lower 5 bits of TLn. The upper 3 bits of TLn are indeterminate and should be ignored. Setting the run flag (TRn) does not clear the registers. Mode 0 operation is the same for Timer 0 as for Timer 1. There are two different GATE bits, one for Timer 1 (TMOD.7) and one for Timer 0 (TMOD.3). #### Mode 1 Mode 1 is the same as Mode 0, except that the Timer register is being run with all 16 bits. #### Mode 2 Mode 2 configures the Timer register as an 8-bit Counter (TLn) with automatic reload, as shown in Figure 4. Overflow from TLn not only sets TFn, but also reloads TLn with the contents of THn, which is preset by software. The reload leaves THn unchanged. Mode 2 operation is the same for Timer 0 as for Timer 1. #### Mode 3 Timer 1 in Mode 3 simply holds its count. The effect is the same as setting TR1 = 0. Timer 0 in Mode 3 establishes TL0 and TH0 as two separate counters. The logic for Mode 3 on Timer 0 is shown in Figure 5. TL0 uses the Timer 0 control bits: C/T, GATE, TR0, and TF0 as well as pin INT0. TH0 is locked into a timer function (counting machine cycles) and takes over the use of TR1 and TF1 from Timer 1. Thus, TH0 now controls the "Timer 1" interrupt. **Table 4. Timer 2 Operating Modes** | RCLK + TCLK | CP/RL2 | TR2 | MODE | |-------------|--------|-----|---------------------| | 0 | 0 | 1 | 16-bit Auto-reload | | 0 | 1 | 1 | 16-bit Capture | | 1 | X | 1 | Baud rate generator | | X | X | 0 | (off) | | 2CON Address = C8H Reset Value = 00H Bit Addressable | | | | | | | | | | | | |------------------------------------------------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------|--------------|---------------|-------------|-------------|-------------------------------|------------------------------------------------| | | | 7 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | TF: | 2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | | | Symbol | Posit | ion | Nar | ne and Sig | nificance | | | | | | | | TF2 | T2CC | )N.7 | | er 2 overflo | | | overflow and | d must be c | leared by s | oftware. TF2 | will not be set | | EXF2 | T2CC | ON.6 | Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1. When Timer 2 interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2 interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down counter mode (DCEN = 1). | | | | | | | | | | RCLK | T2CC | N.5 | | | | | | | | ow pulses for<br>eceive clock | or its receive clock | | TCLK | T2CC | N.4 | | | | | | | | low pulses for transmit cloo | or its transmit clocl<br>ck. | | EXEN2 | T2CC | N.3 | Timer 2 external enable flag. When set, allows a capture or reload to occur as a result of a negative transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to ignore events at T2EX. | | | | | | | | | | TR2 | T2CC | N.2 | Sta | rt/stop contr | ol for Timer | 2. A logic 1 | starts the ti | mer. | | | | | C/T2 | T2CC | DN.1 | Timer or counter select. (Timer 2) 0 = Internal timer (OSC/12 in 12-clock mode or OSC/6 in 6-clock mode) 1 = External event counter (falling edge triggered). | | | | | | | | | | CP/RL2 | T2CC | O.NO | clea<br>EXE | ared, auto-re | eloads will onen either R | ccur either | with Timer 2 | overflows | or negative | transitions a | EXEN2 = 1. When t T2EX when red to auto-reload | Figure 6. Timer/Counter 2 (T2CON) Control Register ### P89C51X2/52X2/54X2/58X2 Figure 11. Timer 2 in Baud Rate Generator Mode ### **Baud Rate Generator Mode** Bits TCLK and/or RCLK in T2CON (Table 4) allow the serial port transmit and receive baud rates to be derived from either Timer 1 or Timer 2. When TCLK= 0, Timer 1 is used as the serial port transmit baud rate generator. When TCLK= 1, Timer 2 is used as the serial port transmit baud rate generator. RCLK has the same effect for the serial port receive baud rate. With these two bits, the serial port can have different receive and transmit baud rates – one generated by Timer 1, the other by Timer 2. Figure 11 shows the Timer 2 in baud rate generation mode. The baud rate generation mode is like the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software. The baud rates in modes 1 and 3 are determined by Timer 2's overflow rate given below: Modes 1 and 3 Baud Rates = $$\frac{\text{Timer 2 Overflow Rate}}{16}$$ The timer can be configured for either "timer" or "counter" operation. In many applications, it is configured for "timer" operation (C/T2=0). Timer operation is different for Timer 2 when it is being used as a baud rate generator. Usually, as a timer it would increment every machine cycle (i.e., 1/6 the oscillator frequency in 6-clock mode or 1/12 the oscillator frequency in 12-clock mode). As a baud rate generator, it increments at the oscillator frequency in 6-clock mode or at 1/2 the oscillator frequency in 12-clock mode. Thus the baud rate formula is as follows: Modes 1 and 3 Baud Rates = $\frac{\text{Oscillator Frequency}}{\left[\text{n} \times \left[65536 - \left(\text{RCAP2H}, \text{RCAP2L}\right)\right]\right]}$ Where: n = 16 in 6-clock mode, 32 in 12-clock mode. (RCAP2H, RCAP2L)= The content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer. The Timer 2 as a baud rate generator mode shown in Figure 11 is valid only if RCLK and/or TCLK = 1 in T2CON register. Note that a rollover in TH2 does not set TF2, and will not generate an interrupt. Thus, the Timer 2 interrupt does not have to be disabled when Timer 2 is in the baud rate generator mode. Also if the EXEN2 (T2 external enable flag) is set, a 1-to-0 transition in T2EX (Timer/counter 2 trigger input) will set EXF2 (T2 external flag) but will not cause a reload from (RCAP2H, RCAP2L) to (TH2,TL2). Therefore when Timer 2 is in use as a baud rate generator, T2EX can be used as an additional external interrupt, if needed. When Timer 2 is in the baud rate generator mode, one should not try to read or write TH2 and TL2. As a baud rate generator, Timer 2 is incremented every state time (osc/2) or asynchronously from pin T2; under these conditions, a read or write of TH2 or TL2 may not be accurate. The RCAP2 registers may be read, but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers. Table 5 shows commonly used baud rates and how they can be obtained from Timer 2. 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash ## P89C51X2/52X2/54X2/58X2 Table 5. Timer 2 Generated Commonly Used Baud Rates | Baud | Rate | | Tim | er 2 | |----------------|---------------|----------|--------|--------| | 12-clk<br>mode | 6-clk<br>mode | Osc Freq | RCAP2H | RCAP2L | | 375 K | 750 K | 12 MHz | FF | FF | | 9.6 K | 19.2 K | 12 MHz | FF | D9 | | 4.8 K | 9.6 K | 12 MHz | FF | B2 | | 2.4 K | 4.8 K | 12 MHz | FF | 64 | | 1.2 K | 2.4 K | 12 MHz | FE | C8 | | 300 | 600 | 12 MHz | FB | 1E | | 110 | 220 | 12 MHz | F2 | AF | | 300 | 600 | 6 MHz | FD | 8F | | 110 | 220 | 6 MHz | F9 | 57 | ### **Summary Of Baud Rate Equations** Timer 2 is in baud rate generating mode. If Timer 2 is being clocked through pin T2(P1.0) the baud rate is: Baud Rate = $$\frac{\text{Timer 2 Overflow Rate}}{16}$$ If Timer 2 is being clocked internally, the baud rate is: $$\text{Baud Rate} = \frac{f_{\text{OSC}}}{\left[\text{n} \times \left[\text{65536} - \left(\text{RCAP2H}, \text{RCAP2L}\right)\right]\right]}$$ Where: n = 16 in 6-clock mode, 32 in 12-clock mode. f<sub>OSC</sub>= Oscillator Frequency To obtain the reload value for RCAP2H and RCAP2L, the above equation can be rewritten as: $$RCAP2H, RCAP2L = 65536 - \left(\frac{f_{OSC}}{n \times Baud \ Rate}\right)$$ #### **Timer/Counter 2 Set-up** Except for the baud rate generator mode, the values given for T2CON do not include the setting of the TR2 bit. Therefore, bit TR2 must be set, separately, to turn the timer on. See Table 6 for set-up of Timer 2 as a timer. Also see Table 7 for set-up of Timer 2 as a counter. Table 6. Timer 2 as a Timer | | T2CON | | | | | |---------------------------------------------------------|---------------------------------|---------------------------------|--|--|--| | MODE | INTERNAL<br>CONTROL<br>(Note 1) | EXTERNAL<br>CONTROL<br>(Note 2) | | | | | 16-bit Auto-Reload | 00H | 08H | | | | | 16-bit Capture | 01H | 09H | | | | | Baud rate generator receive and transmit same baud rate | 34H | 36H | | | | | Receive only | 24H | 26H | | | | | Transmit only | 14H | 16H | | | | Table 7. Timer 2 as a Counter | | TMOD | | | | |-------------|---------------------------------|---------------------------------|--|--| | MODE | INTERNAL<br>CONTROL<br>(Note 1) | EXTERNAL<br>CONTROL<br>(Note 2) | | | | 16-bit | 02H | 0AH | | | | Auto-Reload | 03H | 0BH | | | #### NOTES: - 1. Capture/reload occurs only on timer/counter overflow. - Capture/reload occurs on timer/counter overflow and a 1-to-0 transition on T2EX (P1.1) pin except when Timer 2 is used in the baud rate generator mode. Figure 15. Serial Port Mode 1 Figure 17. Serial Port Mode 3 ## 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash ### P89C51X2/52X2/54X2/58X2 #### **Enhanced UART operation** In addition to the standard operation modes, the UART can perform framing error detect by looking for missing stop bits, and automatic address recognition. The UART also fully supports multiprocessor communication. When used for framing error detect the UART looks for missing stop bits in the communication. A missing bit will set the FE bit in the SCON register. The FE bit shares the SCON.7 bit with SM0 and the function of SCON.7 is determined by PCON.6 (SMOD0) (see Figure 18). If SMOD0 is set then SCON.7 functions as FE. SCON.7 functions as SM0 when SMOD0 is cleared. When used as FE SCON.7 can only be cleared by software. Refer to Figure 19. #### **Automatic Address Recognition** Automatic Address Recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the "Given" address or the "Broadcast" address. The 9 bit mode requires that the 9th information bit is a 1 to indicate that the received information is an address and not data. Automatic address recognition is shown in Figure 20. The 8 bit mode is called Mode 1. In this mode the RI flag will be set if SM2 is enabled and the information received has a valid stop bit following the 8 address bits and the information is either a Given or Broadcast address. Mode 0 is the Shift Register mode and SM2 is ignored. Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the Given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to be used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme: Slave 0 SADDR = 1100 0000 SADEN = 1111 1101Given = 1100 00X0 Slave 1 SADDR = 1100 0000 SADEN = 1111 1110 Given = 1100 000X In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a 0 in bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires a 0 in bit 1. A unique address for slave 1 would be 1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000. In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0: | SADDR | = | 1100 0000 | |-------|-------------------------------------------------------------|-------------------------------------------------------------------------| | SADEN | = | <u>1111 1001</u> | | Given | = | 1100 0XX0 | | SADDR | = | 1110 0000 | | SADEN | = | <u>1111 1010</u> | | Given | = | 1110 0X0X | | SADDR | = | 1110 0000 | | SADEN | = | <u>1111 1100</u> | | Given | = | 1110 00XX | | | SADEN<br>Given<br>SADDR<br>SADEN<br>Given<br>SADDR<br>SADDR | SADEN = Given = SADDR = SADEN = Given = SADDR = SADDR = SADDR = SADDR = | In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0=0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1=0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2=0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2 use address 1110 0100, since it is necessary to make bit 2=1 to exclude slave 2. The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are trended as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal. Upon reset SADDR (SFR address 0A9H) and SADEN (SFR address 0B9H) are leaded with 0s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard 80C51 type UART drivers which do not make use of this feature. ## 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash ### P89C51X2/52X2/54X2/58X2 #### **Interrupt Priority Structure** Figure 21. Interrupt Sources #### Interrupts The devices described in this data sheet provide six interrupt sources. These are shown in Figure 21. The External Interrupts INTO and INTT can each be either level-activated or transition-activated, depending on bits ITO and IT1 in Register TCON. The flags that actually generate these interrupts are bits IEO and IE1 in TCON. When an external interrupt is generated, the flag that generated it is cleared by the hardware when the service routine is vectored to only if the interrupt was transition-activated. If the interrupt was level-activated, then the external requesting source is what controls the request flag, rather than the on-chip hardware. The Timer 0 and Timer 1 Interrupts are generated by TF0 and TF1, which are set by a rollover in their respective Timer/Counter registers (except see Timer 0 in Mode 3). When a timer interrupt is generated, the flag that generated it is cleared by the on-chip hardware when the service routine is vectored to. The Serial Port Interrupt is generated by the logical OR of RI and TI. Neither of these flags is cleared by hardware when the service routine is vectored to. In fact, the service routine will normally have to determine whether it was RI or TI that generated the interrupt, and the bit will have to be cleared in software. All of the bits that generate interrupts can be set or cleared by software, with the same result as though it had been set or cleared by hardware. That is, interrupts can be generated or pending interrupts can be canceled in software. Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE (Figure 22). IE also contains a global disable bit, $\overline{\text{EA}}$ , which disables all interrupts at once. #### **Priority Level Structure** Each interrupt source can also be individually programmed to one of four priority levels by setting or clearing bits in Special Function Registers IP (Figure 23) and IPH (Figure 24). A lower-priority interrupt can itself be interrupted by a higher-priority interrupt, but not by another interrupt of the same level. A high-priority level 3 interrupt can't be interrupted by any other interrupt source. If two request of different priority levels are received simultaneously, the request of higher priority level is serviced. If requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence as follows: #### Source Priority Within Level 1. IE0 (External Int 0) (highest) - 2. TF0 (Timer 0) - 3. IE1 (External Int 1) - 4. TF1 (Timer 1) - 5. RI+TI (UART) - 6. TF2, EXF2 (Timer 2) (lowest) Note that the "priority within level" structure is only used to resolve simultaneous requests of the same priority level. The IP and IPH registers contain a number of unimplemented bits. User software should not write 1s to these positions, since they may be used in other 80C51 Family products. #### **How Interrupts Are Handled** The interrupt flags are sampled at S5P2 of every machine cycle. The samples are polled during the following machine cycle. If one of the flags was in a set condition at S5P2 of the preceding cycle, the polling cycle will find it and the interrupt system will generate an LCALL to the appropriate service routine, provided this hardware-generated LCALL is not blocked by any of the following conditions: - An interrupt of equal or higher priority level is already in progress. - 2. The current (polling) cycle is not the final cycle in the execution of the instruction in progress. - The instruction in progress is RETI or any write to the IE or IP registers. Any of these three conditions will block the generation of the LCALL to the interrupt service routine. Condition 2 ensures that the instruction in progress will be completed before vectoring to any service routine. Condition 3 ensures that if the instruction in progress is RETI or any access to IE or IP, then at least one more instruction will be executed before any interrupt is vectored to. The polling cycle is repeated with each machine cycle, and the values polled are the values that were present at S5P2 of the previous machine cycle. Note that if an interrupt flag is active but not being responded to for one of the above conditions, if the flag is not still active when the blocking condition is removed, the denied interrupt will not be serviced. In other words, the fact that the interrupt flag was once active but not serviced is not remembered. Every polling cycle is new. ## 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash ### P89C51X2/52X2/54X2/58X2 Figure 22. Interrupt Enable (IE) Register Figure 23. Interrupt Priority (IP) Register Figure 24. Interrupt Priority HIGH (IPH) Register ## 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash ## P89C51X2/52X2/54X2/58X2 An interrupt will be serviced as long as an interrupt of equal or higher priority is not already being serviced. If an interrupt of equal or higher level priority is being serviced, the new interrupt will wait until it is finished before being serviced. If a lower priority level interrupt is being serviced, it will be stopped and the new interrupt serviced. When the new interrupt is finished, the lower priority level interrupt that was stopped will be completed. Table 8. Interrupt Table | SOURCE | POLLING PRIORITY | REQUEST BITS | HARDWARE CLEAR? | VECTOR ADDRESS | |----------------------|------------------|--------------|---------------------------------------|----------------| | External interrupt 0 | 1 | IE0 | N (L) <sup>1</sup> Y (T) <sup>2</sup> | 03H | | Timer 0 | 2 | TF0 | Υ | 0BH | | External interrupt 1 | 3 | IE1 | N (L) Y (T) | 13H | | Timer 1 | 4 | TF1 | Υ | 1BH | | UART | 5 | RI, TI | N | 23H | | Timer 2 | 6 | TF2, EXF2 | N | 2BH | #### NOTES: - 1. L = Level activated - 2. T = Transition activated #### Reduced EMI All port pins have slew rate controlled outputs. This is to limit noise generated by quickly switching output signals. The slew rate is factory set to approximately 10 ns rise and fall times. #### **Reduced EMI Mode** The AO bit (AUXR.0) in the AUXR register when set disables the ALE output. ### AUXR (8EH) #### **Dual DPTR** The dual DPTR structure (see Figure 26) enables a way to specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1/bit0 that allows the program code to switch between them. New Register Name: AUXR1# SFR Address: A2HReset Value: xxx000x0B #### AUXR1 (A2H) Where: DPS = AUXR1/bit0 = Switches between DPTR0 and DPTR1. | Select Reg | DPS | |------------|-----| | DPTR0 | 0 | | DPTR1 | 1 | The DPS bit status should be saved by software when switching between DPTR0 and DPTR1. Note that bit 2 is not writable and is always read as a zero. This allows the DPS bit to be quickly toggled simply by executing an INC DPTR instruction without affecting the WUPD bit. Figure 26. #### **DPTR Instructions** The instructions that refer to DPTR refer to the data pointer that is currently selected using the AUXR1/bit 0 register. The six instructions that use the DPTR are as follows: | INC DPTR | Increments the data pointer by 1 | |-------------------|-------------------------------------------| | MOV DPTR, #data16 | Loads the DPTR with a 16-bit constant | | MOV A, @ A+DPTR | Move code byte relative to DPTR to ACC | | MOVX A, @ DPTR | Move external RAM (16-bit address) to ACC | | MOVX @ DPTR , A | Move ACC to external RAM (16-bit address) | | JMP @ A + DPTR | Jump indirect relative to DPTR | The data pointer can be accessed on a byte-by-byte basis by specifying the low or high byte in an instruction which accesses the SFRs. See application note AN458 for more details. ## **ABSOLUTE MAXIMUM RATINGS**1, 2, 3 | PARAMETER | RATING | UNIT | |----------------------------------------------------------------------------------------------|------------------------|------| | Operating temperature under bias | 0 to +70 or -40 to +85 | °C | | Storage temperature range | -65 to +150 | °C | | Voltage on EA/V <sub>PP</sub> pin to V <sub>SS</sub> | 0 to +13.0 | V | | Voltage on any other pin to V <sub>SS</sub> | -0.5 to +6.5 | V | | Maximum I <sub>OL</sub> per I/O pin | 15 | mA | | Power dissipation (based on package heat transfer limitations, not device power consumption) | 1.5 | W | #### NOTES: - 1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied. - This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise #### **AC ELECTRICAL CHARACTERISTICS** $T_{amb} = 0$ °C to +70°C or -40°C to +85°C | | | | | | CLOCK FREC | | | |---------------------|--------|----------------------|----------------|-------------------------|------------|-----|------| | SYMBOL | FIGURE | PARAMETER | OPERATING MODE | POWER SUPPLY<br>VOLTAGE | MIN | MAX | UNIT | | 1/t <sub>CLCL</sub> | 31 | Oscillator frequency | 6-clock | 5 V ± 10% | 0 | 20 | MHz | | | | | 12-clock | 5 V ± 10% | 0 | 33 | MHz | 2002 Jun 06 35 ## P89C51X2/52X2/54X2/58X2 ## AC ELECTRICAL CHARACTERISTICS (6-CLOCK MODE) $T_{amb} = 0 \, ^{\circ}\text{C} \text{ to } +70 \, ^{\circ}\text{C} \text{ or } -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C} \text{ ; } V_{CC} = 5 \, ^{\circ}\text{V} \pm 10\%, \ V_{SS} = 0 \, V^{1,2,3,4,5}$ | Symbol | Figure | Parameter | Limits | | 16 MHz ( | Clock | Unit | |---------------------|--------|------------------------------------------|---------------------------|---------------------------------------|----------|--------|------| | | | | MIN | MAX | MIN | MAX | | | I/t <sub>CLCL</sub> | 31 | Oscillator frequency | 0 | 20 | | | MHz | | LHLL | 27 | ALE pulse width | t <sub>CLCL</sub> -8 | | 54.5 | | ns | | AVLL | 27 | Address valid to ALE low | 0.5 t <sub>CLCL</sub> -13 | | 18.25 | | ns | | LLAX | 27 | Address hold after ALE low | 0.5 t <sub>CLCL</sub> -20 | | 11.25 | | ns | | LLIV | 27 | ALE low to valid instruction in | | 2 t <sub>CLCL</sub> -35 | | 90 | ns | | LLPL | 27 | ALE low to PSEN low | 0.5 t <sub>CLCL</sub> -10 | | 21.25 | | ns | | PLPH | 27 | PSEN pulse width | 1.5 t <sub>CLCL</sub> -10 | | 83.75 | | ns | | PLIV | 27 | PSEN low to valid instruction in | | 1.5 t <sub>CLCL</sub> -35 | | 58.75 | ns | | PXIX | 27 | Input instruction hold after PSEN | 0 | | 0 | | ns | | PXIZ | 27 | Input instruction float after PSEN | | 0.5 t <sub>CLCL</sub> -10 | | 21.25 | ns | | AVIV | 27 | Address to valid instruction in | | 2.5 t <sub>CLCL</sub> -35 | | 121.25 | ns | | PLAZ | 27 | PSEN low to address float | | 10 | | 10 | ns | | Data Men | nory | | | <u>'</u> | | | _ | | RLRH | 28 | RD pulse width | 3 t <sub>CLCL</sub> -20 | | 167.5 | | ns | | WLWH | 29 | WR pulse width | 3 t <sub>CLCL</sub> -20 | | 167.5 | | ns | | RLDV | 28 | RD low to valid data in | | 2.5 t <sub>CLCL</sub> -35 | | 121.25 | ns | | RHDX | 28 | Data hold after RD | 0 | | 0 | | ns | | RHDZ | 28 | Data float after RD | | t <sub>CLCL</sub> -10 | | 52.5 | ns | | LLDV | 28 | ALE low to valid data in | | 4 t <sub>CLCL</sub> -35 | | 215 | ns | | AVDV | 28 | Address to valid data in | | 4.5 t <sub>CLCL</sub> -35 | | 246.25 | ns | | LLWL | 28, 29 | ALE low to RD or WR low | 1.5 t <sub>CLCL</sub> -15 | 1.5 t <sub>CLCL</sub> +15 | 78.75 | 108.75 | ns | | AVWL | 28, 29 | Address valid to WR low or RD low | 2 t <sub>CLCL</sub> -15 | | 110 | | ns | | QVWX | 29 | Data valid to WR transition | 0.5 t <sub>CLCL</sub> -25 | | 6.25 | | ns | | WHQX | 29 | Data hold after WR | 0.5 t <sub>CLCL</sub> -15 | | 16.25 | | ns | | QVWH | 29 | Data valid to WR high | 3.5 t <sub>CLCL</sub> -5 | | 213.75 | | ns | | RLAZ | 28 | RD low to address float | | 0 | | 0 | ns | | twhlh | 28, 29 | RD or WR high to ALE high | 0.5 t <sub>CLCL</sub> -10 | 0.5 t <sub>CLCL</sub> +10 | 21.25 | 41.25 | ns | | External | Clock | | | | | | | | снсх | 31 | High time | 0.4 t <sub>CLCL</sub> | t <sub>CLCL</sub> - t <sub>CLCX</sub> | | | ns | | CLCX | 31 | Low time | 0.4 t <sub>CLCL</sub> | t <sub>CLCL</sub> - t <sub>CHCX</sub> | | | ns | | CLCH | 31 | Rise time | | 5 | | | ns | | CHCL | 31 | Fall time | | 5 | | | ns | | Shift regi | ster | | | | ' | | | | XLXL | 30 | Serial port clock cycle time | 6 t <sub>CLCL</sub> | | 375 | | ns | | QVXH | 30 | Output data setup to clock rising edge | 5 t <sub>CLCL</sub> -25 | | 287.5 | | ns | | XHQX | 30 | Output data hold after clock rising edge | t <sub>CLCL</sub> -15 | | 47.5 | | ns | | XHDX | 30 | Input data hold after clock rising edge | 0 | | 0 | | ns | | txhdv | 30 | Clock rising edge to input data valid | | 5 t <sub>CLCL</sub> -133 | | 179.5 | ns | - Parameters are valid over operating temperature range unless otherwise specified. Load capacitance for port 0, ALE, and PSEN=100 pF, load capacitance for all outputs = 80 pF Interfacing the microcontroller to devices with float time up to 45ns is permitted. This limited bus contention will not cause damage to port 0 - 4. Parts are guaranteed by design to operate down to 0 Hz. - 5. Data shown in the table are the best mathematical models for the set of measured values obtained in tests. If a particular parameter calculated at a customer specified frequency has a negative value, it should be considered equal to zero. 2002 Jun 06 38 ## 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash ## PLCC44: plastic leaded chip carrier; 44 leads #### SOT187-2 ## DIMENSIONS (mm dimensions are derived from the original inch dimensions) | UNIT | А | A <sub>1</sub><br>min. | A <sub>3</sub> | A <sub>4</sub><br>max. | bр | b <sub>1</sub> | D <sup>(1)</sup> | E <sup>(1)</sup> | е | еD | еE | н <sub>D</sub> | HE | k | Lp | v | w | у | | Z <sub>E</sub> <sup>(1)</sup><br>max. | β | |------|----------------|------------------------|----------------|------------------------|----------------|----------------|------------------|------------------|------|----------------|----|----------------|----|---|--------------|-------|-------|-------|-------|---------------------------------------|-----| | mm | 4.57<br>4.19 | 0.51 | 0.25 | 3.05 | 0.53<br>0.33 | 0.81<br>0.66 | | 16.66<br>16.51 | 1.27 | 16.00<br>14.99 | | 17.65<br>17.40 | | | 1.44<br>1.02 | 0.18 | 0.18 | 0.1 | 2.16 | 2.16 | 45° | | | 0.180<br>0.165 | 0.02 | 0.01 | | 0.021<br>0.013 | | | | | 0.63<br>0.59 | | 0.695<br>0.685 | | | | 0.007 | 0.007 | 0.004 | 0.085 | 0.085 | | #### Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. | OUTLINE | | REFER | RENCES | EUROPEAN | ISSUE DATE | |----------|--------|--------|----------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | PROJECTION | ISSUEDATE | | SOT187-2 | 112E10 | MS-018 | EDR-7319 | | <del>99-12-27</del><br>01-11-14 | LQFP44: plastic low profile quad flat package; 44 leads; body 10 x 10 x 1.4 mm SOT389-1 #### **DIMENSIONS (mm are the original dimensions)** | UNIT | A<br>max. | Α1 | A <sub>2</sub> | А3 | bр | c | D <sup>(1)</sup> | E <sup>(1)</sup> | е | H <sub>D</sub> | HE | L | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|--------------|----------------|------|--------------|--------------|------------------|------------------|------|----------------|----------------|---|--------------|------|------|------|-------------------------------|-------------------------------|----------| | mm | 1.60 | 0.15<br>0.05 | 1.45<br>1.35 | 0.25 | 0.45<br>0.30 | 0.20<br>0.12 | 10.10<br>9.90 | 10.10<br>9.90 | 0.80 | 12.15<br>11.85 | 12.15<br>11.85 | | 0.75<br>0.45 | 0.20 | 0.20 | 0.10 | 1.14<br>0.85 | 1.14<br>0.85 | 7°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|--------|--------|----------|------------|-----------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | | SOT389-1 | 136E08 | MS-026 | | <b>(</b> | <del>-99-12-17-</del><br>00-01-19 | | # 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash ## P89C51X2/52X2/54X2/58X2 ## **REVISION HISTORY** | Date | CPCN | Description | |-------------|----------------|-------------------------------| | 2002 Jun 06 | 9397 750 09928 | Added device comparison table | | 2002 Feb 28 | 9397 750 09537 | Initial release | #### Data sheet status | Data sheet status <sup>[1]</sup> | Product status <sup>[2]</sup> | Definitions | |----------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. | <sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design. #### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. #### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com © Koninklijke Philips Electronics N.V. 2002 All rights reserved. Printed in U.S.A. Date of release: 06-02 Document order number: 9397 750 09928 Let's make things better. Philips Semiconductors <sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.