



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

| Product Status             | Obsolete                                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | 8051                                                                      |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 33MHz                                                                     |
| Connectivity               | UART/USART                                                                |
| Peripherals                | POR                                                                       |
| Number of I/O              | 32                                                                        |
| Program Memory Size        | 16KB (16K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                               |
| Data Converters            | -                                                                         |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 44-LCC (J-Lead)                                                           |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/p89c54x2fa-00-529 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# P89C51X2/52X2/54X2/58X2

# PART NUMBER DERIVATION

| Memory                                                                                                                                                                  |                                | Temperature Range    | Package   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------|-----------|
| P89C51X2                                                                                                                                                                |                                | B = 0 °C TO +70 °C   | A = PLCC  |
|                                                                                                                                                                         | 1                              | F = -40 °C TO +85 °C | N = DIP   |
| 9 = Flash<br>1 = 128 BYTES RAM<br>4 KBYTES FLASH<br>2 = 256 BYTES RAM<br>8 KBYTES FLASH<br>4 = 256 BYTES RAM<br>16 KBYTES FLASH<br>8 = 256 BYTES RAM<br>32 KBYTES FLASH | X2 = 6-clock<br>mode available |                      | BD = LQFP |

The following table illustrates the correlation between operating mode, power supply and maximum external clock frequency:

| Operating Mode | Power Supply           | Maximum Clock Frequency |
|----------------|------------------------|-------------------------|
| 6-clock        | $5 \text{ V} \pm 10\%$ | 20 MHz                  |
| 12-clock       | $5 \text{ V} \pm 10\%$ | 33 MHz                  |

# P89C51X2/52X2/54X2/58X2

## LOGIC SYMBOL



## PLASTIC DUAL IN-LINE PACKAGE PIN CONFIGURATIONS



## PLASTIC LEADED CHIP CARRIER PIN FUNCTIONS

|         |           | 7       | 6<br> | 1<br>O<br>PLCC | 40<br> | 39  |                    |
|---------|-----------|---------|-------|----------------|--------|-----|--------------------|
| Pin     | Function  |         | Pin   | Function       |        | Pin | Function           |
| 1       | NIC*      |         | 16    | P3.4/T0        |        | 31  | P2.7/A15           |
| 2       | P1.0/T2   |         | 17    | P3.5/T1        |        | 32  | PSEN               |
| 3       | P1.1/T2EX |         | 18    | P3.6/WR        |        | 33  | ALE                |
| 4       | P1.2      |         | 19    | P3.7/RD        |        | 34  | NIC*               |
| 5       | P1.3      |         | 20    | XTAL2          |        | 35  | EA/V <sub>PP</sub> |
| 6       | P1.4      |         | 21    | XTAL1          |        | 36  | P0.7/AD7           |
| 7       | P1.5      |         | 22    | Vss            |        | 37  | P0.6/AD6           |
| 8       | P1.6      |         | 23    | NIC*           |        | 38  | P0.5/AD5           |
| 9       | P1.7      |         | 24    | P2.0/A8        |        | 39  | P0.4/AD4           |
| 10      | RST       |         | 25    | P2.1/A9        |        | 40  | P0.3/AD3           |
| 11      | P3.0/RxD  |         | 26    | P2.2/A10       |        | 41  | P0.2/AD2           |
| 12      | NIC*      |         | 27    | P2.3/A11       |        | 42  | P0.1/AD1           |
| 13      | P3.1/TxD  |         | 28    | P2.4/A12       |        | 43  | P0.0/AD0           |
| 14      | P3.2/INT0 |         | 29    | P2.5/A13       |        | 44  | V <sub>CC</sub>    |
| 15      | P3.3/INT1 |         | 30    | P2.6/A14       |        |     |                    |
| * NO IN | TERNAL CO | NNECTIO | NC    |                |        |     | SU01062            |

# LOW PROFILE QUAD FLAT PACK PIN FUNCTIONS



# P89C51X2/52X2/54X2/58X2

Preliminary data

# Table 1. Special Function Registers

| SYMBOL   | DESCRIPTION             | DIRECT<br>ADDRESS | B<br>MSB | IT ADDRE | ESS, SYM | BOL, OR | ALTERNA | TIVE PO     | BIT ADDRESS, SYMBOL, OR ALTERNATIVE PORT FUNCTION MSB LSB |        |           |  |  |  |  |
|----------|-------------------------|-------------------|----------|----------|----------|---------|---------|-------------|-----------------------------------------------------------|--------|-----------|--|--|--|--|
| ACC*     | Accumulator             | E0H               | E7       | E6       | E5       | E4      | E3      | E2          | E1                                                        | E0     | 00H       |  |  |  |  |
| AUXR#    | Auxiliary               | 8EH               | -        | _        | -        | -       | -       | -           | -                                                         | AO     | xxxxxxx0B |  |  |  |  |
| AUXR1#   | Auxiliary 1             | A2H               | -        | -        | -        | - 1     | WUPD    | 0           | -                                                         | DPS    | xxx000x0B |  |  |  |  |
| B*       | B register              | F0H               | F7       | F6       | F5       | F4      | F3      | F2          | F1                                                        | F0     | 00H       |  |  |  |  |
| CKCON    | Clock Control Register  | 8FH               | _        | _        | -        | -       | -       | -           | -                                                         | X2     | xxx00000B |  |  |  |  |
| DPTR:    | Data Pointer (2 bytes)  |                   |          |          |          |         |         |             |                                                           |        |           |  |  |  |  |
| DPH      | Data Pointer High       | 83H               | 1        |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
| DPL      | Data Pointer Low        | 82H               | 1        |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
|          |                         |                   | AF       | AE       | AD       | AC      | AB      | AA          | A9                                                        | A8     |           |  |  |  |  |
| IE*      | Interrupt Enable        | A8H               | EA       | _        | ET2      | ES      | ET1     | EX1         | ET0                                                       | EX0    | 0x000000B |  |  |  |  |
|          |                         |                   | BF       | BE       | BD       | BC      | BB      | BA          | B9                                                        | B8     | 1         |  |  |  |  |
| IP*      | Interrupt Priority      | B8H               | -        | _        | PT2      | PS      | PT1     | PX1         | PT0                                                       | PX0    | xx000000B |  |  |  |  |
| IPH#     | Interrupt Priority High | B7H               | -        | _        | PT2H     | PSH     | PT1H    | PX1H        | PT0H                                                      | PX0H   | xx000000B |  |  |  |  |
|          |                         |                   | 87       | 86       | 85       | 84      | 83      | 82          | 81                                                        | 80     | 1         |  |  |  |  |
| P0*      | Port 0                  | 80H               | AD7      | AD6      | AD5      | AD4     | AD3     | AD2         | AD1                                                       | AD0    | FFH       |  |  |  |  |
|          |                         |                   | 97       | 96       | 95       | 94      | 93      | 92          | 91                                                        | 90     | 1         |  |  |  |  |
| P1*      | Port 1                  | 90H               | -        | _        | -        | -       | -       | -           | T2EX                                                      | T2     | FFH       |  |  |  |  |
|          |                         |                   | A7       | A6       | A5       | A4      | A3      | A2          | A1                                                        | A0     | 1         |  |  |  |  |
| P2*      | Port 2                  | A0H               | AD15     | AD14     | AD13     | AD12    | AD11    | AD10        | AD9                                                       | AD8    | FFH       |  |  |  |  |
|          |                         |                   | B7       | B6       | B5       | B4      | B3      | B2          | B1                                                        | B0     | 1         |  |  |  |  |
| P3*      | Port 3                  | B0H               | RD       | WR       | T1       | T0      | INT1    | <b>INTO</b> | TxD                                                       | RxD    | FFH       |  |  |  |  |
|          |                         |                   |          |          |          |         |         |             |                                                           |        | 1         |  |  |  |  |
| PCON#1   | Power Control           | 87H               | SMOD1    | SMOD0    | -        | POF     | GF1     | GF0         | PD                                                        | IDL    | 00xx0000B |  |  |  |  |
|          |                         |                   | D7       | D6       | D5       | D4      | D3      | D2          | D1                                                        | D0     | 1         |  |  |  |  |
| PSW*     | Program Status Word     | D0H               | CY       | AC       | F0       | RS1     | RS0     | OV          | -                                                         | Р      | 000000x0B |  |  |  |  |
| RACAP2H# | Timer 2 Capture High    | СВН               |          |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
| RACAP2L# | Timer 2 Capture Low     | CAH               | 1        |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
| SADDR#   | Slave Address           | A9H               | 1        |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
| SADEN#   | Slave Address Mask      | B9H               | 1        |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
| SBUF     | Serial Data Buffer      | 99H               | 1        |          |          |         |         |             |                                                           |        | xxxxxxxB  |  |  |  |  |
|          |                         |                   | 9F       | 9E       | 9D       | 9C      | 9B      | 9A          | 99                                                        | 98     |           |  |  |  |  |
| SCON*    | Serial Control          | 98H               | SM0/FE   | SM1      | SM2      | REN     | TB8     | RB8         | TI                                                        | RI     | 00H       |  |  |  |  |
| SP       | Stack Pointer           | 81H               |          |          |          |         |         |             |                                                           |        | 07H       |  |  |  |  |
|          |                         |                   | 8F       | 8E       | 8D       | 8C      | 8B      | 8A          | 89                                                        | 88     |           |  |  |  |  |
| TCON*    | Timer Control           | 88H               | TF1      | TR1      | TF0      | TR0     | IE1     | IT1         | IE0                                                       | IT0    | 00H       |  |  |  |  |
|          |                         |                   | CF       | CE       | CD       | CC      | CB      | CA          | C9                                                        | C8     |           |  |  |  |  |
| T2CON*   | Timer 2 Control         | C8H               | TF2      | EXF2     | RCLK     | TCLK    | EXEN2   | TR2         | C/T2                                                      | CP/RL2 | 00H       |  |  |  |  |
| T2MOD#   | Timer 2 Mode Control    | C9H               | -        | -        | -        | -       | -       | -           | T2OE                                                      | DCEN   | xxxxxx00B |  |  |  |  |
| THO      | Timer High 0            | 8CH               |          |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
| TH1      | Timer High 1            | 8DH               | 1        |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
| TH2#     | Timer High 2            | CDH               | 1        |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
| TLO      | Timer Low 0             | 8AH               |          |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
| TL1      | Timer Low 1             | 8BH               |          |          |          |         |         |             |                                                           |        | 00H       |  |  |  |  |
| 1L2#     | Timer Low 2             | CCH               |          |          |          |         | L       |             |                                                           |        | UUH       |  |  |  |  |
| IMOD     | I Imer Mode             | 89H               | GATE     | C/T      | M1       | M0      | GATE    | C/T         | M1                                                        | M0     | 100H      |  |  |  |  |

## NOTE:

Unused register bits that are not defined should not be set by the user's program. If violated, the device could function incorrectly. \* SFRs are bit addressable.

# SFRs are modified from or added to the 80C51 SFRs.

Reserved bits.

2002 Jun 06

1. Reset value depends on reset source.

## FLASH EPROM MEMORY

### **General Description**

The P89C51X2/P89C52X2/P89C54X2/P89C58X2 FLASH reliably stores memory contents even after 10,000 erase and program cycles. The cell is designed to optimize the erase and programming mechanisms. In addition, the combination of advanced tunnel oxide processing and low internal electric fields for erase and programming operations produces reliable cycling.

### Features

- FLASH EPROM internal program memory with Chip Erase
- Up to 64 kbyte external program memory if the internal program memory is disabled (EA = 0)
- Programmable security bits
- 10,000 minimum erase/program cycles for each byte
- 10 year minimum data retention
- Programming support available from many popular vendors

## **OSCILLATOR CHARACTERISTICS**

Using the oscillator, XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator, as shown in the logic symbol.

To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. However, minimum and maximum high and low times specified in the data sheet must be observed.

### **Clock Control Register (CKCON)**

This device provides control of the 6-clock/12-clock mode by both an SFR bit (bit X2 in register CKCON) and a Flash bit (bit FX2, located in the Security Block). When X2 is 0, 12-clock mode is activated. By setting this bit to 1, the system is switching to 6-clock mode. Having this option implemented as SFR bit, it can be accessed anytime and changed to either value. Changing X2 from 0 to 1 will result in executing user code at twice the speed, since all system time intervals will be divided by 2. Changing back from 6-clock to 12-clock mode will slow down running code by a factor of 2.

The Flash clock control bit (FX2) activates the 6-clock mode when programmed using a parallel programmer, superceding the X2 bit (CKCON.0). Please also see Table 2 below.

# Table 2.

| FX2 clock mode bit<br>(can only be set by<br>parallel programmer) | X2 bit<br>(CKCON.0) | CPU clock mode             |
|-------------------------------------------------------------------|---------------------|----------------------------|
| erased                                                            | 0                   | 12-clock mode<br>(default) |
| erased                                                            | 1                   | 6-clock mode               |
| programmed                                                        | Х                   | 6-clock mode               |

#### **Programmable Clock-Out Pin**

A 50% duty cycle clock can be programmed to be output on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed:

- 1. to input the external clock for Timer/Counter 2, or
- to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz at a 16 MHz operating frequency in 12-clock mode (122 Hz to 8 MHz in 6-clock mode).

To configure the Timer/Counter 2 as a clock generator, bit C/T2 (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer.

The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation:

Oscillator Frequency n × (65536–RCAP2H, RCAP2L)

Where:

n = 2 in 6-clock mode, 4 in 12-clock mode.

(RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will be the same.

## RESET

A reset is accomplished by holding the RST pin HIGH for at least two machine cycles (24 oscillator periods in 12-clock and 12 oscillator periods in 6-clock mode), while the oscillator is running. To insure a reliable power-up reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles, unless it has been set to 6-clock operation using a parallel programmer.

## LOW POWER MODES

### **Stop Clock Mode**

The static design enables the clock speed to be reduced down to 0 MHz (stopped). When the oscillator is stopped, the RAM and Special Function Registers retain their values. This mode allows step-by-step utilization and permits reduced system power consumption by lowering the clock frequency down to any value. For lowest power consumption the Power Down mode is suggested.

### **Idle Mode**

In idle mode (see Table 3), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset.

# P89C51X2/52X2/54X2/58X2

Mode 3 is provided for applications requiring an extra 8-bit timer on the counter. With Timer 0 in Mode 3, an 80C51 can look like it has three Timer/Counters. When Timer 0 is in Mode 3, Timer 1 can be turned on and off by switching it out of and into its own Mode 3, or can still be used by the serial port as a baud rate generator, or in fact, in any application not requiring an interrupt.



Figure 1. Timer/Counter 0/1 Mode Control (TMOD) Register



Figure 2. Timer/Counter 0/1 Mode 0: 13-Bit Timer/Counter





Figure 5. Timer/Counter 0 Mode 3: Two 8-Bit Counters

# TIMER 2 OPERATION

## Timer 2

Timer 2 is a 16-bit Timer/Counter which can operate as either an event timer or an event counter, as selected by C/T2 in the special function register T2CON (see Figure 6). Timer 2 has three operating modes: Capture, Auto-reload (up or down counting), and Baud Rate Generator, which are selected by bits in the T2CON as shown in Table 4.

## **Capture Mode**

In the capture mode there are two options which are selected by bit EXEN2 in T2CON. If EXEN2=0, then timer 2 is a 16-bit timer or counter (as selected by C/T2 in T2CON) which, upon overflowing, sets bit TF2, the timer 2 overflow bit. This bit can be used to generate an interrupt (by enabling the Timer 2 interrupt bit in the IE register). If EXEN2=1, Timer 2 operates as described above, but with the added feature that a 1-to-0 transition at external input T2EX causes the current value in the Timer 2 registers, TL2 and TH2, to be captured into registers RCAP2L and RCAP2H, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set, and EXF2 (like TF2) can generate an interrupt (which vectors to the same location as Timer 2 overflow interrupt. The Timer 2 interrupt service routine can interrogate TF2 and EXF2 to determine which event caused the interrupt). The capture mode is illustrated in Figure 7 (There is no reload value for TL2 and TH2 in this mode. Even when a capture event occurs from T2EX, the counter keeps on counting T2EX pin transitions or osc/12 (12-clock Mode) or osc/6 (6-clock Mode) pulses).

## Auto-Reload Mode (Up or Down Counter)

In the 16-bit auto-reload mode, Timer 2 can be configured as either a timer or counter (C/T2 in T2CON), then programmed to count up or down. The counting direction is determined by bit DCEN (Down

Counter Enable) which is located in the T2MOD register (see Figure 8). After reset, DCEN=0 which means Timer 2 will default to counting up. If DCEN is set, Timer 2 can count up or down depending on the value of the T2EX pin.

Figure 9 shows Timer 2 which will count up automatically since DCEN=0. In this mode there are two options selected by bit EXEN2 in T2CON register. If EXEN2=0, then Timer 2 counts up to 0FFFH and sets the TF2 (Overflow Flag) bit upon overflow. This causes the Timer 2 registers to be reloaded with the 16-bit value in RCAP2L and RCAP2H. The values in RCAP2L and RCAP2H are preset by software.

If EXEN2=1, then a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at input T2EX. This transition also sets the EXF2 bit. The Timer 2 interrupt, if enabled, can be generated when either TF2 or EXF2 are 1.

In Figure 10 DCEN=1 which enables Timer 2 to count up or down. This mode allows pin T2EX to control the direction of count. When a logic 1 is applied at pin T2EX, Timer 2 will count up. Timer 2 will overflow at 0FFFFH and set the TF2 flag, which can then generate an interrupt, if the interrupt is enabled. This timer overflow also causes the 16-bit value in RCAP2L and RCAP2H to be reloaded into the timer registers TL2 and TH2.

A logic 0 applied to pin T2EX causes Timer 2 to count down. The timer will underflow when TL2 and TH2 become equal to the value stored in RCAP2L and RCAP2H. A Timer 2 underflow sets the TF2 flag and causes 0FFFFH to be reloaded into the timer registers TL2 and TH2.

The external flag EXF2 toggles when Timer 2 underflows or overflows. This EXF2 bit can be used as a 17th bit of resolution if needed. The EXF2 flag does not generate an interrupt in this mode of operation.

# 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash



Figure 11. Timer 2 in Baud Rate Generator Mode

### **Baud Rate Generator Mode**

Bits TCLK and/or RCLK in T2CON (Table 4) allow the serial port transmit and receive baud rates to be derived from either Timer 1 or Timer 2. When TCLK= 0, Timer 1 is used as the serial port transmit baud rate generator. When TCLK= 1, Timer 2 is used as the serial port transmit baud rate generator. RCLK has the same effect for the serial port receive baud rate. With these two bits, the serial port can have different receive and transmit baud rates – one generated by Timer 1, the other by Timer 2.

Figure 11 shows the Timer 2 in baud rate generation mode. The baud rate generation mode is like the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in modes 1 and 3 are determined by Timer 2's overflow rate given below:

Modes 1 and 3 Baud Rates =  $\frac{\text{Timer 2 Overflow Rate}}{16}$ 

The timer can be configured for either "timer" or "counter" operation. In many applications, it is configured for "timer" operation (C/T2=0). Timer operation is different for Timer 2 when it is being used as a baud rate generator.

Usually, as a timer it would increment every machine cycle (i.e., 1/6 the oscillator frequency in 6-clock mode or 1/12 the oscillator frequency in 12-clock mode). As a baud rate generator, it increments at the oscillator frequency in 6-clock mode or at 1/2 the oscillator frequency in 12-clock mode. Thus the baud rate formula is as follows:

Modes 1 and 3 Baud Rates =

Oscillator Frequency [n × [65536 – (RCAP2H, RCAP2L)]]

Where:

n = 16 in 6-clock mode, 32 in 12-clock mode.

(RCAP2H, RCAP2L)= The content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

The Timer 2 as a baud rate generator mode shown in Figure 11 is valid only if RCLK and/or TCLK = 1 in T2CON register. Note that a rollover in TH2 does not set TF2, and will not generate an interrupt. Thus, the Timer 2 interrupt does not have to be disabled when Timer 2 is in the baud rate generator mode. Also if the EXEN2 (T2 external enable flag) is set, a 1-to-0 transition in T2EX (Timer/counter 2 trigger input) will set EXF2 (T2 external flag) but will not cause a reload from (RCAP2H, RCAP2L) to (TH2,TL2). Therefore when Timer 2 is in use as a baud rate generator, T2EX can be used as an additional external interrupt, if needed.

When Timer 2 is in the baud rate generator mode, one should not try to read or write TH2 and TL2. As a baud rate generator, Timer 2 is incremented every state time (osc/2) or asynchronously from pin T2; under these conditions, a read or write of TH2 or TL2 may not be accurate. The RCAP2 registers may be read, but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.

Table 5 shows commonly used baud rates and how they can be obtained from Timer 2.

### FULL-DUPLEX ENHANCED UART

#### Standard UART operation

The serial port is full duplex, meaning it can transmit and receive simultaneously. It is also receive-buffered, meaning it can commence reception of a second byte before a previously received byte has been read from the register. (However, if the first byte still hasn't been read by the time reception of the second byte is complete, one of the bytes will be lost.) The serial port receive and transmit registers are both accessed at Special Function Register SBUF. Writing to SBUF loads the transmit register, and reading SBUF accesses a physically separate receive register.

The serial port can operate in 4 modes:

- Mode 0: Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted/received (LSB first). The baud rate is fixed at 1/12 the oscillator frequency (in 12-clock mode) or 1/6 the oscillator frequency (in 6-clock mode).
- Mode 1: 10 bits are transmitted (through TxD) or received (through RxD): a start bit (0), 8 data bits (LSB first), and a stop bit (1). On receive, the stop bit goes into RB8 in Special Function Register SCON. The baud rate is variable.
- Mode 2: 11 bits are transmitted (through TxD) or received (through RxD): start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). On Transmit, the 9th data bit (TB8 in SCON) can be assigned the value of 0 or 1. Or, for example, the parity bit (P, in the PSW) could be moved into TB8. On receive, the 9th data bit goes into RB8 in Special Function Register SCON, while the stop bit is ignored. The baud rate is programmable to either 1/32 or 1/64 the oscillator frequency (in 12-clock mode) or 1/16 or 1/32 the oscillator frequency (in 6-clock mode).
- Mode 3: 11 bits are transmitted (through TxD) or received (through RxD): a start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). In fact, Mode 3 is the same as Mode 2 in all respects except baud rate. The baud rate in Mode 3 is variable.

In all four modes, transmission is initiated by any instruction that uses SBUF as a destination register. Reception is initiated in Mode 0 by the condition RI = 0 and REN = 1. Reception is initiated in the other modes by the incoming start bit if REN = 1.

#### **Multiprocessor Communications**

Modes 2 and 3 have a special provision for multiprocessor communications. In these modes, 9 data bits are received. The 9th one goes into RB8. Then comes a stop bit. The port can be programmed such that when the stop bit is received, the serial port interrupt will be activated only if RB8 = 1. This feature is enabled by setting bit SM2 in SCON. A way to use this feature in multiprocessor systems is as follows:

When the master processor wants to transmit a block of data to one of several slaves, it first sends out an address byte which identifies the target slave. An address byte differs from a data byte in that the 9th bit is 1 in an address byte and 0 in a data byte. With SM2 = 1, no slave will be interrupted by a data byte. An address byte, however, will interrupt all slaves, so that each slave can examine the received byte and see if it is being addressed. The addressed slave will clear its SM2 bit and prepare to receive the data bytes that will be coming. The slaves that weren't being addressed leave their SM2s set and go on about their business, ignoring the coming data bytes.

SM2 has no effect in Mode 0, and in Mode 1 can be used to check the validity of the stop bit. In a Mode 1 reception, if SM2 = 1, the receive interrupt will not be activated unless a valid stop bit is received.

#### Serial Port Control Register

The serial port control and status register is the Special Function Register SCON, shown in Figure 12. This register contains not only the mode selection bits, but also the 9th data bit for transmit and receive (TB8 and RB8), and the serial port interrupt bits (TI and RI).

#### **Baud Rates**

The baud rate in Mode 0 is fixed: Mode 0 Baud Rate = Oscillator Frequency / 12 (in 12-clock mode) or / 6 (in 6-clock mode). The baud rate in Mode 2 depends on the value of bit SMOD in Special Function Register PCON. If SMOD = 0 (which is the value on reset), and the port pins in 12-clock mode, the baud rate is 1/64 the oscillator frequency. If SMOD = 1, the baud rate is 1/32 the oscillator frequency. In 6-clock mode, the baud rate is 1/32 or 1/16 the oscillator frequency, respectively.

Mode 2 Baud Rate =

$$\frac{2^{\text{SMOD}}}{n} \times (\text{Oscillator Frequency})$$

Where:

n = 64 in 12-clock mode, 32 in 6-clock mode

The baud rates in Modes 1 and 3 are determined by the Timer 1 or Timer 2 overflow rate.

#### Using Timer 1 to Generate Baud Rates

When Timer 1 is used as the baud rate generator (T2CON.RCLK = 0, T2CON.TCLK = 0), the baud rates in Modes 1 and 3 are determined by the Timer 1 overflow rate and the value of SMOD as follows:

Mode 1, 3 Baud Rate =

$$\frac{2^{\text{SMOD}}}{n} \times$$
 (Timer 1 Overflow Rate)

Where:

n = 32 in 12-clock mode, 16 in 6-clock mode

The Timer 1 interrupt should be disabled in this application. The Timer itself can be configured for either "timer" or "counter" operation, and in any of its 3 running modes. In the most typical applications, it is configured for "timer" operation, in the auto-reload mode (high nibble of TMOD = 0010B). In that case the baud rate is given by the formula:

Mode 1, 3 Baud Rate =

$$\frac{2^{\text{SMOD}}}{n} \times \frac{\text{Oscillator Frequency}}{12 \times [256-(\text{TH1})]}$$

Where:

n = 32 in 12-clock mode, 16 in 6-clock mode

One can achieve very low baud rates with Timer 1 by leaving the Timer 1 interrupt enabled, and configuring the Timer to run as a 16-bit timer (high nibble of TMOD = 0001B), and using the Timer 1 interrupt to do a 16-bit software reload. Figure 13 lists various commonly used baud rates and how they can be obtained from Timer 1.

# P89C51X2/52X2/54X2/58X2

| S                                                        | CON              | Addres                                                                                                                                                                                              | ss = 98H                                          | _                             |                           | _                    |                      | _                     | _                     |                                        |                         | Reset Value = 00H                                                       |
|----------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------|---------------------------|----------------------|----------------------|-----------------------|-----------------------|----------------------------------------|-------------------------|-------------------------------------------------------------------------|
|                                                          |                  | Bit Add                                                                                                                                                                                             | ressable                                          | 7                             | 6                         | 5                    | 4                    | 3                     | 2                     | 1                                      | 0                       |                                                                         |
|                                                          |                  |                                                                                                                                                                                                     |                                                   | SM0                           | SM1                       | SM2                  | REN                  | TB8                   | RB8                   | ΤI                                     | RI                      |                                                                         |
| Where SM0, SM1 specify the serial port mode, as follows: |                  |                                                                                                                                                                                                     |                                                   |                               |                           |                      |                      |                       |                       |                                        |                         |                                                                         |
| SM0                                                      | SM1              | Mode                                                                                                                                                                                                | Description                                       | E                             | Baud Ra                   | ate                  |                      |                       |                       |                                        |                         |                                                                         |
| 0                                                        | 0                | 0                                                                                                                                                                                                   | shift register                                    |                               | f <sub>OSC</sub> /12      | 2 (12-clo            | ock moc              | le) or f <sub>C</sub> | <sub>SC</sub> /6 (6-  | clock m                                | ode)                    |                                                                         |
| 0                                                        | 1                | 1                                                                                                                                                                                                   | 8-bit UART                                        |                               | variable                  | Э                    |                      |                       |                       |                                        |                         |                                                                         |
| 1                                                        | 0                | 2                                                                                                                                                                                                   | 9-bit UART                                        |                               | f <sub>OSC</sub> /64      | 1 or f <sub>OS</sub> | <sub>C</sub> /32 (12 | 2-clock i             | node) o               | r f <sub>OSC</sub> /3                  | 2 or f <sub>OS</sub>    | <sub>SC</sub> /16 (6-clock mode)                                        |
| 1                                                        | 1                | 3                                                                                                                                                                                                   | 9-bit UART                                        |                               | variable                  | Э                    |                      |                       |                       |                                        |                         |                                                                         |
| SM2                                                      | En<br>act<br>rec | ables the<br>ivated if th<br>eived. In                                                                                                                                                              | multiprocessor on the received 9th Mode 0, SM2 sh | commur<br>data bit<br>ould be | ication<br>(RB8) is<br>0. | feature<br>s 0. In N | in Mode<br>lode 1, i | es 2 and<br>if SM2=   | I 3. In M<br>1 then F | ode 2 o<br>RI will no                  | r 3, if Sl<br>ot be act | M2 is set to 1, then RI will not be tivated if a valid stop bit was not |
| REN                                                      | En               | ables seri                                                                                                                                                                                          | al reception. Se                                  | t by soft                     | ware to                   | enable               | receptio             | on. Clea              | r by sof              | tware to                               | disable                 | e reception.                                                            |
| TB8                                                      | The              | e 9th data                                                                                                                                                                                          | bit that will be t                                | ransmitt                      | ed in M                   | odes 2               | and 3. S             | Set or cl             | ear by s              | oftware                                | as desi                 | red.                                                                    |
| RB8                                                      | ln l<br>RB       | Modes 2 a<br>8 is not u                                                                                                                                                                             | and 3, is the 9th<br>sed.                         | data bit                      | that wa                   | s receiv             | red. In N            | lode 1,               | it SM2=               | 0, RB8                                 | is the st               | op bit that was received. In Mode 0,                                    |
| ті                                                       | Tra<br>mo        | Transmit interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or at the beginning of the stop bit in the other modes, in any serial transmission. Must be cleared by software. |                                                   |                               |                           |                      |                      |                       |                       | beginning of the stop bit in the other |                         |                                                                         |
| RI                                                       | Re               | ceive inte                                                                                                                                                                                          | rrupt flag. Set by                                | / hardwa                      | are at th                 | e end c              | of the 8th           | h bit tim             | e in Moo<br>by softw  | de 0, or<br>vare                       | halfway                 | through the stop bit time in the other                                  |

SU01626

#### Figure 12. Serial Port Control (SCON) Register

|               | Baud Rate     |              | 6          | SMOD  | Timer 1 |      |              |  |
|---------------|---------------|--------------|------------|-------|---------|------|--------------|--|
| Mode          | 12-clock mode | 6-clock mode | OSC        | 31000 | C/T     | Mode | Reload Value |  |
| Mode 0 Max    | 1.67 MHz      | 3.34 MHz     | 20 MHz     | Х     | Х       | Х    | Х            |  |
| Mode 2 Max    | 625 k         | 1250 k       | 20 MHz     | 1     | Х       | Х    | Х            |  |
| Mode 1, 3 Max | 104.2 k       | 208.4 k      | 20 MHz     | 1     | 0       | 2    | FFH          |  |
| Mode 1, 3     | 19.2 k        | 38.4 k       | 11.059 MHz | 1     | 0       | 2    | FDH          |  |
|               | 9.6 k         | 19.2 k       | 11.059 MHz | 0     | 0       | 2    | FDH          |  |
|               | 4.8 k         | 9.6 k        | 11.059 MHz | 0     | 0       | 2    | FAH          |  |
|               | 2.4 k         | 4.8 k        | 11.059 MHz | 0     | 0       | 2    | F4H          |  |
|               | 1.2 k         | 2.4 k        | 11.059 MHz | 0     | 0       | 2    | E8H          |  |
|               | 137.5         | 275          | 11.986 MHz | 0     | 0       | 2    | 1DH          |  |
|               | 110           | 220          | 6 MHz      | 0     | 0       | 2    | 72H          |  |
|               | 110           | 220          | 12 MHz     | 0     | 0       | 1    | FEEBH        |  |

Figure 13. Timer 1 Generated Commonly Used Baud Rates

#### More About Mode 0

Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted/received: 8 data bits (LSB first). The baud rate is fixed at 1/12 the oscillator frequency (12-clock mode) or 1/6 the oscillator frequency (6-clock mode).

Figure 14 shows a simplified functional diagram of the serial port in Mode 0, and associated timing.

Transmission is initiated by any instruction that uses SBUF as a destination register. The "write to SBUF" signal at S6P2 also loads a 1 into the 9th position of the transmit shift register and tells the TX Control block to commence a transmission. The internal timing is such that one full machine cycle will elapse between "write to SBUF" and activation of SEND.

SEND enables the output of the shift register to the alternate output function line of P3.0 and also enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK is low during S3, S4, and S5 of every machine cycle, and high during S6, S1, and S2. At

S6P2 of every machine cycle in which SEND is active, the contents of the transmit shift are shifted to the right one position.

As data bits shift out to the right, zeros come in from the left. When the MSB of the data byte is at the output position of the shift register, then the 1 that was initially loaded into the 9th position, is just to the left of the MSB, and all positions to the left of that contain zeros. This condition flags the TX Control block to do one last shift and then deactivate SEND and set T1. Both of these actions occur at S1P1 of the 10th machine cycle after "write to SBUF."

Reception is initiated by the condition REN = 1 and R1 = 0. At S6P2 of the next machine cycle, the RX Control unit writes the bits 1111110 to the receive shift register, and in the next clock phase activates RECEIVE.

RECEIVE enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK makes transitions at S3P1 and S6P1 of every machine cycle. At S6P2 of every machine cycle in which RECEIVE is active, the contents of the receive shift register are





Figure 14. Serial Port Mode 0



Figure 17. Serial Port Mode 3

# P89C51X2/52X2/54X2/58X2

#### Enhanced UART operation

In addition to the standard operation modes, the UART can perform framing error detect by looking for missing stop bits, and automatic address recognition. The UART also fully supports multiprocessor communication.

When used for framing error detect the UART looks for missing stop bits in the communication. A missing bit will set the FE bit in the SCON register. The FE bit shares the SCON.7 bit with SM0 and the function of SCON.7 is determined by PCON.6 (SMOD0) (see Figure 18). If SMOD0 is set then SCON.7 functions as FE. SCON.7 functions as SM0 when SMOD0 is cleared. When used as FE SCON.7 can only be cleared by software. Refer to Figure 19.

#### Automatic Address Recognition

Automatic Address Recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the "Given" address or the "Broadcast" address. The 9 bit mode requires that the 9th information bit is a 1 to indicate that the received information is an address and not data. Automatic address recognition is shown in Figure 20.

The 8 bit mode is called Mode 1. In this mode the RI flag will be set if SM2 is enabled and the information received has a valid stop bit following the 8 address bits and the information is either a Given or Broadcast address.

Mode 0 is the Shift Register mode and SM2 is ignored.

Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the Given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to be used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme:

| Slave 0 | SADDR | = | 1100        | 0000 |
|---------|-------|---|-------------|------|
|         | SADEN | = | <u>1111</u> | 1101 |
|         | Given | = | 1100        | 00X0 |

| Slave 1 | SADDR | = | 1100 0000        |
|---------|-------|---|------------------|
|         | SADEN | = | <u>1111 1110</u> |
|         | Given | = | 1100 000X        |

In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a 0 in bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires a 0 in bit 1. A unique address for slave 1 would be 1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000.

In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0:

| Slave 0 | SADDR | = | 1100        | 0000 |
|---------|-------|---|-------------|------|
|         | SADEN | = | <u>1111</u> | 1001 |
|         | Given | = | 1100        | 0XX0 |
| Slave 1 | SADDR | = | 1110        | 0000 |
|         | SADEN | = | <u>1111</u> | 1010 |
|         | Given | = | 1110        | 0X0X |
| Slave 2 | SADDR | = | 1110        | 0000 |
|         | SADEN | = | <u>1111</u> | 1100 |
|         | Given | = | 1110        | 00XX |

In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2 use address 1110 0100, since it is necessary to make bit 2 = 1 to exclude slave 2.

The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are trended as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal.

Upon reset SADDR (SFR address 0A9H) and SADEN (SFR address 0B9H) are leaded with 0s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard 80C51 type UART drivers which do not make use of this feature.

# P89C51X2/52X2/54X2/58X2



Figure 19. UART Framing Error Detection



Figure 20. UART Multiprocessor Communication, Automatic Address Recognition

# P89C51X2/52X2/54X2/58X2

## **ABSOLUTE MAXIMUM RATINGS1**, 2, 3

| PARAMETER                                                                                    | RATING                 | UNIT |
|----------------------------------------------------------------------------------------------|------------------------|------|
| Operating temperature under bias                                                             | 0 to +70 or -40 to +85 | °C   |
| Storage temperature range                                                                    | -65 to +150            | °C   |
| Voltage on EA/V <sub>PP</sub> pin to V <sub>SS</sub>                                         | 0 to +13.0             | V    |
| Voltage on any other pin to V <sub>SS</sub>                                                  | -0.5 to +6.5           | V    |
| Maximum I <sub>OL</sub> per I/O pin                                                          | 15                     | mA   |
| Power dissipation (based on package heat transfer limitations, not device power consumption) | 1.5                    | W    |

NOTES:

 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied.

This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.
 Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise

 Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

## AC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0^{\circ}C$  to +70°C or -40°C to +85°C

|                     |        |                      |                |                         | CLOCK FREQUENCY<br>RANGE |     |      |
|---------------------|--------|----------------------|----------------|-------------------------|--------------------------|-----|------|
| SYMBOL              | FIGURE | PARAMETER            | OPERATING MODE | POWER SUPPLY<br>VOLTAGE | MIN                      | MAX | UNIT |
| 1/t <sub>CLCL</sub> | 31     | Oscillator frequency | 6-clock        | $5 V \pm 10\%$          | 0                        | 20  | MHz  |
|                     |        |                      | 12-clock       | 5 V ± 10%               | 0                        | 33  | MHz  |

# 80C51 8-bit Flash microcontroller family 4K/8K/16K/32K Flash

## DC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0 \degree C$  to +70  $\degree C$  or -40  $\degree C$  to +85  $\degree C$ ;  $V_{CC} = 5 V \pm 10\%$ ;  $V_{SS} = 0 V$  (20/33 MHz max. CPU clock)

| SYMBOL           | PARAMETER                                                                               | TEST<br>CONDITIONS                                   | LIMITS                   |                  |                          | UNIT |  |
|------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------|------------------|--------------------------|------|--|
|                  |                                                                                         |                                                      | MIN                      | TYP <sup>1</sup> | MAX                      | 1    |  |
| V <sub>IL</sub>  | Input low voltage <sup>11</sup>                                                         | 4.5 V < V <sub>CC</sub> < 5.5 V                      | -0.5                     |                  | 0.2 V <sub>CC</sub> -0.1 | V    |  |
| V <sub>IH</sub>  | Input high voltage (ports 0, 1, 2, 3, EA)                                               | -                                                    | 0.2 V <sub>CC</sub> +0.9 |                  | V <sub>CC</sub> +0.5     | V    |  |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST <sup>11</sup>                                            | -                                                    | 0.7 V <sub>CC</sub>      |                  | V <sub>CC</sub> +0.5     | V    |  |
| V <sub>OL</sub>  | Output low voltage, ports 1, 2, 3 8                                                     | $V_{CC} = 4.5 \text{ V}; I_{OL} = 1.6 \text{ mA}^2$  | -                        |                  | 0.4                      | V    |  |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN 7, 8                                              | $V_{CC} = 4.5 \text{ V}; I_{OL} = 3.2 \text{ mA}^2$  | -                        |                  | 0.4                      | V    |  |
| V <sub>OH</sub>  | Output high voltage, ports 1, 2, 3 <sup>3</sup>                                         | $V_{CC}$ = 4.5 V; $I_{OH}$ = -30 $\mu$ A             | $V_{CC} - 0.7$           |                  | -                        | V    |  |
| V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup> | $V_{CC}$ = 4.5 V; $I_{OH}$ = -3.2 mA                 | V <sub>CC</sub> – 0.7    |                  | -                        | V    |  |
| IIL              | Logical 0 input current, ports 1, 2, 3                                                  | V <sub>IN</sub> = 0.4 V                              | -1                       |                  | -50                      | μA   |  |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup>                           | V <sub>IN</sub> = 2.0 V; See note 4                  | -                        |                  | -650                     | μA   |  |
| ILI              | Input leakage current, port 0                                                           | $0.45 < V_{IN} < V_{CC} - 0.3$                       | -                        |                  | ±10                      | μA   |  |
| I <sub>CC</sub>  | Power supply current (see Figure 34):                                                   |                                                      |                          |                  |                          |      |  |
|                  | Active mode (see Note 5)                                                                |                                                      |                          |                  |                          |      |  |
|                  | Idle mode (see Note 5)                                                                  |                                                      |                          |                  |                          |      |  |
|                  | Power-down mode or clock stopped (see Figure 38 for conditions)                         | $T_{amb} = 0 \ ^{\circ}C \text{ to } 70 \ ^{\circ}C$ |                          | 15               | 100                      | μA   |  |
|                  |                                                                                         | $T_{amb} = -40 \degree C$ to +85 $\degree C$         |                          |                  | 125                      | μA   |  |
| R <sub>RST</sub> | Internal reset pull-down resistor                                                       | -                                                    | 40                       |                  | 225                      | kΩ   |  |
| C <sub>IO</sub>  | Pin capacitance <sup>10</sup> (except EA)                                               | -                                                    | -                        |                  | 15                       | pF   |  |

#### NOTES:

Typical ratings are not guaranteed. The values listed are at room temperature, 5 V. 1.

Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the Vols of ALE and ports 1 and 3. The noise is due 2. to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100 pF), the noise pulse on the ALE pin may exceed 0.8 V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IoL can exceed these conditions provided that no single output sinks more than 5 mA and no more than two outputs exceed the test conditions.

Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the V<sub>CC</sub>-0.7 specification when the 3 address bits are stabilizing.

4. Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when  $V_{IN}$  is approximately 2 V.

5. See Figures 35 through 38 for I<sub>CC</sub> test conditions and Figure 34 for I<sub>CC</sub> vs. Frequency. 12-clock mode characteristics:

- Active mode:  $I_{CC}$  (MAX) = (8.5 + 0.62 × FREQ. [MHz])mA

Idle mode:  $I_{CC}$  (MAX) = (3.5 + 0.18 × FREQ. [MH2])mA 6. This value applies to  $T_{amb} = 0^{\circ}C$  to +70°C. For  $T_{amb} = -40^{\circ}C$  to +85°C,  $I_{TL} = -750 \,\mu$ A. 7. Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all other outputs = 80 pF.

Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 15 mA (\*NOTE: This is 85 °C specification.)

- Maximum IOL per 8-bit port: 26 mA
- Maximum total I<sub>OL</sub> for all outputs: 71 mA

If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

9. ALE is tested to V<sub>OH1</sub>, except when ALE is off then V<sub>OH</sub> is the voltage specification.

10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25 pF. Pin capacitance of ceramic package is less than 15 pF (except EA is 25 pF).

11. To improve noise rejection a nominal 100 ns glitch rejection circuitry has been added to the RST pin, and a nominal 15 ns glitch rejection circuitry has been added to the INT0 and INT1 pins. Previous devices provided only an inherent 5 ns of glitch rejection.

# P89C51X2/52X2/54X2/58X2

# AC ELECTRICAL CHARACTERISTICS (6-CLOCK MODE)

 $T_{amb} = 0 \text{ °C to } +70 \text{ °C or } -40 \text{ °C to } +85 \text{ °C}$ ;  $V_{CC} = 5 \text{ V} \pm 10\%$ ,  $V_{SS} = 0 \text{ V}^{1,2,3,4,5}$ 

| Symbol              | Figure | Parameter                                                   | Limits                    |                                       | 16 MHz | Unit   |     |
|---------------------|--------|-------------------------------------------------------------|---------------------------|---------------------------------------|--------|--------|-----|
|                     |        |                                                             | MIN                       | MAX                                   | MIN    | MAX    |     |
| 1/t <sub>CLCL</sub> | 31     | Oscillator frequency                                        | 0                         | 20                                    |        |        | MHz |
| t <sub>LHLL</sub>   | 27     | ALE pulse width                                             | t <sub>CLCL</sub> -8      |                                       | 54.5   |        | ns  |
| t <sub>AVLL</sub>   | 27     | Address valid to ALE low                                    | 0.5 t <sub>CLCL</sub> –13 |                                       | 18.25  |        | ns  |
| t <sub>LLAX</sub>   | 27     | Address hold after ALE low                                  | 0.5 t <sub>CLCL</sub> –20 |                                       | 11.25  |        | ns  |
| t <sub>LLIV</sub>   | 27     | ALE low to valid instruction in                             |                           | 2 t <sub>CLCL</sub> –35               |        | 90     | ns  |
| t <sub>LLPL</sub>   | 27     | ALE low to PSEN low                                         | 0.5 t <sub>CLCL</sub> -10 |                                       | 21.25  |        | ns  |
| t <sub>PLPH</sub>   | 27     | PSEN pulse width                                            | 1.5 t <sub>CLCL</sub> –10 |                                       | 83.75  |        | ns  |
| t <sub>PLIV</sub>   | 27     | PSEN low to valid instruction in                            |                           | 1.5 t <sub>CLCL</sub> –35             |        | 58.75  | ns  |
| t <sub>PXIX</sub>   | 27     | Input instruction hold after PSEN                           | 0                         |                                       | 0      |        | ns  |
| t <sub>PXIZ</sub>   | 27     | Input instruction float after PSEN                          |                           | 0.5 t <sub>CLCL</sub> –10             |        | 21.25  | ns  |
| t <sub>AVIV</sub>   | 27     | Address to valid instruction in                             |                           | 2.5 t <sub>CLCL</sub> –35             |        | 121.25 | ns  |
| t <sub>PLAZ</sub>   | 27     | PSEN low to address float                                   |                           | 10                                    |        | 10     | ns  |
| Data Mem            | nory   |                                                             |                           | -                                     |        |        |     |
| t <sub>RLRH</sub>   | 28     | RD pulse width                                              | 3 t <sub>CLCL</sub> –20   |                                       | 167.5  |        | ns  |
| t <sub>WLWH</sub>   | 29     | WR pulse width                                              | 3 t <sub>CLCL</sub> –20   |                                       | 167.5  |        | ns  |
| t <sub>RLDV</sub>   | 28     | RD low to valid data in                                     |                           | 2.5 t <sub>CLCL</sub> –35             |        | 121.25 | ns  |
| t <sub>RHDX</sub>   | 28     | Data hold after RD                                          | 0                         |                                       | 0      |        | ns  |
| t <sub>RHDZ</sub>   | 28     | Data float after RD                                         |                           | t <sub>CLCL</sub> –10                 |        | 52.5   | ns  |
| t <sub>LLDV</sub>   | 28     | ALE low to valid data in                                    |                           | 4 t <sub>CLCL</sub> –35               |        | 215    | ns  |
| t <sub>AVDV</sub>   | 28     | Address to valid data in                                    |                           | 4.5 t <sub>CLCL</sub> –35             |        | 246.25 | ns  |
| t <sub>LLWL</sub>   | 28, 29 | ALE low to RD or WR low                                     | 1.5 t <sub>CLCL</sub> –15 | 1.5 t <sub>CLCL</sub> +15             | 78.75  | 108.75 | ns  |
| t <sub>AVWL</sub>   | 28, 29 | Address valid to $\overline{WR}$ low or $\overline{RD}$ low | 2 t <sub>CLCL</sub> –15   |                                       | 110    |        | ns  |
| t <sub>QVWX</sub>   | 29     | Data valid to WR transition                                 | 0.5 t <sub>CLCL</sub> –25 |                                       | 6.25   |        | ns  |
| t <sub>WHQX</sub>   | 29     | Data hold after WR                                          | 0.5 t <sub>CLCL</sub> –15 |                                       | 16.25  |        | ns  |
| t <sub>QVWH</sub>   | 29     | Data valid to WR high                                       | 3.5 t <sub>CLCL</sub> –5  |                                       | 213.75 |        | ns  |
| t <sub>RLAZ</sub>   | 28     | RD low to address float                                     |                           | 0                                     |        | 0      | ns  |
| t <sub>WHLH</sub>   | 28, 29 | $\overline{RD}$ or $\overline{WR}$ high to ALE high         | 0.5 t <sub>CLCL</sub> -10 | 0.5 t <sub>CLCL</sub> +10             | 21.25  | 41.25  | ns  |
| External (          | Clock  |                                                             | i                         | 1                                     |        |        |     |
| t <sub>CHCX</sub>   | 31     | High time                                                   | 0.4 t <sub>CLCL</sub>     | t <sub>CLCL</sub> – t <sub>CLCX</sub> |        |        | ns  |
| t <sub>CLCX</sub>   | 31     | Low time                                                    | 0.4 t <sub>CLCL</sub>     | t <sub>CLCL</sub> – t <sub>CHCX</sub> |        |        | ns  |
| t <sub>CLCH</sub>   | 31     | Rise time 5                                                 |                           | 5                                     |        |        | ns  |
| t <sub>CHCL</sub>   | 31     | Fall time                                                   |                           | 5                                     |        |        | ns  |
| Shift regis         | ster   |                                                             |                           | 1                                     |        |        | 1   |
| t <sub>XLXL</sub>   | 30     | Serial port clock cycle time                                | 6 t <sub>CLCL</sub>       |                                       | 375    |        | ns  |
| t <sub>QVXH</sub>   | 30     | Output data setup to clock rising edge                      | 5 t <sub>CLCL</sub> –25   |                                       | 287.5  |        | ns  |
| t <sub>XHQX</sub>   | 30     | Output data hold after clock rising edge                    | t <sub>CLCL</sub> –15     |                                       | 47.5   |        | ns  |
| t <sub>XHDX</sub>   | 30     | Input data hold after clock rising edge                     | 0                         |                                       | 0      |        | ns  |
| t <sub>XHDV</sub>   | 30     | Clock rising edge to input data valid                       |                           | 5 t <sub>CLCL</sub> –133              |        | 179.5  | ns  |

#### NOTES:

 Parameters are valid over operating temperature range unless otherwise specified.
 Load capacitance for port 0, ALE, and PSEN=100 pF, load capacitance for all outputs = 80 pF
 Interfacing the microcontroller to devices with float time up to 45ns is permitted. This limited bus contention will not cause damage to port 0 drivers.

4. Parts are guaranteed by design to operate down to 0 Hz.

5. Data shown in the table are the best mathematical models for the set of measured values obtained in tests. If a particular parameter calculated at a customer specified frequency has a negative value, it should be considered equal to zero.

# P89C51X2/52X2/54X2/58X2

### **EXPLANATION OF THE AC SYMBOLS**

Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are:

- A Address
- $\mathsf{C}-\,\mathsf{Clock}$
- D Input data
- H Logic level high
- I Instruction (program memory contents)
- L Logic level low, or ALE

- P PSEN
- Q Output data
- R RD signal
- t Time
- V Valid
- W- WR signal
- $X \ No \ longer \ a \ valid \ logic \ level$
- Z Float



Figure 27. External Program Memory Read Cycle



Figure 28. External Data Memory Read Cycle

# P89C51X2/52X2/54X2/58X2

Preliminary data



| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | с              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | Μ <sub>E</sub> | MH             | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|----------------|-------|--------------------------|
| mm     | 4.7       | 0.51                   | 4.0                    | 1.70<br>1.14   | 0.53<br>0.38   | 0.36<br>0.23   | 52.50<br>51.50   | 14.1<br>13.7     | 2.54 | 15.24          | 3.60<br>3.05 | 15.80<br>15.24 | 17.42<br>15.90 | 0.254 | 2.25                     |
| inches | 0.19      | 0.020                  | 0.16                   | 0.067<br>0.045 | 0.021<br>0.015 | 0.014<br>0.009 | 2.067<br>2.028   | 0.56<br>0.54     | 0.10 | 0.60           | 0.14<br>0.12 | 0.62<br>0.60   | 0.69<br>0.63   | 0.01  | 0.089                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFEF  | RENCES    | EUROPEAN   |                                  |  |
|----------|--------|--------|-----------|------------|----------------------------------|--|
| VERSION  | IEC    | JEDEC  | EIAJ      | PROJECTION | 1550E DATE                       |  |
| SOT129-1 | 051G08 | MO-015 | SC-511-40 |            | <del>-95-01-14</del><br>99-12-27 |  |

SOT187-2

112E10

MS-018





Preliminary data

SOT187-2

99-12-27

01-11-14

E

 $\odot$ 

# P89C51X2/52X2/54X2/58X2

EDR-7319

# P89C51X2/52X2/54X2/58X2

### Data sheet status

| Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> | Definitions                                                                                                                                                                                                                                                                                                            |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                      | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                         |
| Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

### Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### Contact information

For additional information please visit http://www.semiconductors.philips.com. Fax: +31

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2002 All rights reserved. Printed in U.S.A.

Date of release: 06-02

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

Document order number:

9397 750 09928

Let's make things better.



