



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 25MHz                                                                     |
| Connectivity               | UART/USART                                                                |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                |
| Number of I/O              | 16                                                                        |
| Program Memory Size        | 4KB (2K x 16)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 128 x 8                                                                   |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                               |
| Data Converters            | A/D 4x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 28-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 28-QFN (6x6)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f1230-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL00® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

#### 4.5.4 EXIT WITHOUT AN OSCILLATOR START-UP DELAY

Certain exits from power-managed modes do not invoke the OST at all. There are two cases:

- PRI\_IDLE mode, where the primary clock source is not stopped; and
- the primary clock source is not any of the LP, XT, HS or HSPLL modes.

In these instances, the primary clock source either does not require an oscillator start-up delay since it is already running (PRI\_IDLE), or normally does not require an oscillator start-up delay (RC, EC and INTIO Oscillator modes). However, a fixed delay of interval TCSD following the wake event is still required when leaving Sleep and Idle modes to allow the CPU to prepare for execution. Instruction execution resumes on the first clock cycle following this delay.

## TABLE 4-2:EXIT DELAY ON WAKE-UP BY RESET FROM SLEEP MODE OR ANY IDLE MODE<br/>(BY CLOCK SOURCES)

| Clock Source<br>before Wake-up | Clock Source<br>after Wake-up | Exit Delay                 | Clock Ready Status<br>Bit (OSCCON) |  |
|--------------------------------|-------------------------------|----------------------------|------------------------------------|--|
|                                | LP, XT, HS                    |                            |                                    |  |
| Primary Device Clock           | HSPLL                         | тоор(1)                    | OSTS                               |  |
| (PRI_IDLE mode)                | EC, RC                        |                            |                                    |  |
|                                | INTOSC <sup>(2)</sup>         |                            | IOFS                               |  |
|                                | LP, XT, HS                    | Tost <sup>(3)</sup>        |                                    |  |
| 11050                          | HSPLL                         | Tost + t <sub>rc</sub> (3) | OSTS                               |  |
| HOSE                           | EC, RC                        | TCSD <sup>(1)</sup>        |                                    |  |
|                                | INTOSC <sup>(1)</sup>         | TIOBST <sup>(4)</sup>      | IOFS                               |  |
|                                | LP, XT, HS                    | Tost <sup>(4)</sup>        |                                    |  |
|                                | HSPLL                         | Tost + t <sub>rc</sub> (3) | OSTS                               |  |
|                                | EC, RC                        | TCSD <sup>(1)</sup>        |                                    |  |
|                                | INTOSC <sup>(1)</sup>         | None                       | IOFS                               |  |
|                                | LP, XT, HS                    | Tost <sup>(3)</sup>        |                                    |  |
| None                           | HSPLL                         | Tost + t <sub>rc</sub> (3) | OSTS                               |  |
| (Sleep mode)                   | EC, RC                        | TCSD <sup>(1)</sup>        | ]                                  |  |
|                                | INTOSC <sup>(1)</sup>         | TIOBST <sup>(4)</sup>      | IOFS                               |  |

Note 1: TCSD (parameter 38) is a required delay when waking from Sleep and all Idle modes and runs concurrently with any other required delays (see Section 4.4 "Idle Modes"). On Reset, INTOSC defaults to 1 MHz.

2: Includes both the INTOSC 8 MHz source and postscaler derived frequencies.

**3:** TOST is the Oscillator Start-up Timer (parameter 32). t<sub>rc</sub> is the PLL Lock-out Timer (parameter F12); it is also designated as TPLL.

4: Execution continues during TIOBST (parameter 39), the INTOSC stabilization period.

#### 6.3.4 SPECIAL FUNCTION REGISTERS

The Special Function Registers (SFRs) are registers used by the CPU and peripheral modules for controlling the desired operation of the device. These registers are implemented as static RAM. SFRs start at the top of data memory (FFFh) and extend downward to occupy the top half of Bank 15 (F80h to FFFh). A list of these registers is given in Table 6-1 and Table 6-2. The SFRs can be classified into two sets: those associated with the "core" device functionality (ALU, Resets and interrupts) and those related to the peripheral functions. The Reset and Interrupt registers are described in their respective chapters, while the ALU's STATUS register is described later in this section. Registers related to the operation of a peripheral feature are described in the chapter for that peripheral.

The SFRs are typically distributed among the peripherals whose functions they control. Unused SFR locations are unimplemented and read as '0's.

| Address | Name                    | Address | Name                    | Address | Name                  | Address | Name      |
|---------|-------------------------|---------|-------------------------|---------|-----------------------|---------|-----------|
| FFFh    | TOSU                    | FDFh    | INDF2 <sup>(1)</sup>    | FBFh    | (2)                   | F9Fh    | IPR1      |
| FFEh    | TOSH                    | FDEh    | POSTINC2 <sup>(1)</sup> | FBEh    | (2)                   | F9Eh    | PIR1      |
| FFDh    | TOSL                    | FDDh    | POSTDEC2 <sup>(1)</sup> | FBDh    | (2)                   | F9Dh    | PIE1      |
| FFCh    | STKPTR                  | FDCh    | PREINC2 <sup>(1)</sup>  | FBCh    | (2)                   | F9Ch    | (2)       |
| FFBh    | PCLATU                  | FDBh    | PLUSW2 <sup>(1)</sup>   | FBBh    | (2)                   | F9Bh    | OSCTUNE   |
| FFAh    | PCLATH                  | FDAh    | FSR2H                   | FBAh    | (2)                   | F9Ah    | PTCON0    |
| FF9h    | PCL                     | FD9h    | FSR2L                   | FB9h    | (2)                   | F99h    | PTCON1    |
| FF8h    | TBLPTRU                 | FD8h    | STATUS                  | FB8h    | BAUDCON               | F98h    | PTMRL     |
| FF7h    | TBLPTRH                 | FD7h    | TMR0H                   | FB7h    | (2)                   | F97h    | PTMRH     |
| FF6h    | TBLPTRL                 | FD6h    | TMR0L                   | FB6h    | (2)                   | F96h    | PTPERL    |
| FF5h    | TABLAT                  | FD5h    | TOCON                   | FB5h    | CVRCON                | F95h    | PTPERH    |
| FF4h    | PRODH                   | FD4h    | (2)                     | FB4h    | CMCON                 | F94h    | (2)       |
| FF3h    | PRODL                   | FD3h    | OSCCON                  | FB3h    | (2)                   | F93h    | TRISB     |
| FF2h    | INTCON                  | FD2h    | LVDCON                  | FB2h    | (2)                   | F92h    | TRISA     |
| FF1h    | INTCON2                 | FD1h    | WDTCON                  | FB1h    | (2)                   | F91h    | PDC0L     |
| FF0h    | INTCON3                 | FD0h    | RCON                    | FB0h    | SPBRGH                | F90h    | PDC0H     |
| FEFh    | INDF0 <sup>(1)</sup>    | FCFh    | TMR1H                   | FAFh    | SPBRG                 | F8Fh    | PDC1L     |
| FEEh    | POSTINC0 <sup>(1)</sup> | FCEh    | TMR1L                   | FAEh    | RCREG                 | F8Eh    | PDC1H     |
| FEDh    | POSTDEC0 <sup>(1)</sup> | FCDh    | T1CON                   | FADh    | TXREG                 | F8Dh    | PDC2L     |
| FECh    | PREINC0 <sup>(1)</sup>  | FCCh    | (2)                     | FACh    | TXSTA                 | F8Ch    | PDC2H     |
| FEBh    | PLUSW0 <sup>(1)</sup>   | FCBh    | (2)                     | FABh    | RCSTA                 | F8Bh    | FLTCONFIG |
| FEAh    | FSR0H                   | FCAh    | (2)                     | FAAh    | (2)                   | F8Ah    | LATB      |
| FE9h    | FSR0L                   | FC9h    | (2)                     | FA9h    | EEADR                 | F89h    | LATA      |
| FE8h    | WREG                    | FC8h    | (2)                     | FA8h    | EEDATA                | F88h    | SEVTCMPL  |
| FE7h    | INDF1 <sup>(1)</sup>    | FC7h    | _(2)                    | FA7h    | EECON2 <sup>(1)</sup> | F87h    | SEVTCMPH  |
| FE6h    | POSTINC1 <sup>(1)</sup> | FC6h    | (2)                     | FA6h    | EECON1                | F86h    | PWMCON0   |
| FE5h    | POSTDEC1 <sup>(1)</sup> | FC5h    | (2)                     | FA5h    | IPR3                  | F85h    | PWMCON1   |
| FE4h    | PREINC1 <sup>(1)</sup>  | FC4h    | ADRESH                  | FA4h    | PIR3                  | F84h    | DTCON     |
| FE3h    | PLUSW1 <sup>(1)</sup>   | FC3h    | ADRESL                  | FA3h    | PIE3                  | F83h    | OVDCOND   |
| FE2h    | FSR1H                   | FC2h    | ADCON0                  | FA2h    | IPR2                  | F82h    | OVDCONS   |
| FE1h    | FSR1L                   | FC1h    | ADCON1                  | FA1h    | PIR2                  | F81h    | PORTB     |
| FE0h    | BSR                     | FC0h    | ADCON2                  | FA0h    | PIE2                  | F80h    | PORTA     |

TABLE 6-1:SPECIAL FUNCTION REGISTER MAP FOR PIC18F1230/1330 DEVICES

**Note 1:** This is not a physical register.

2: Unimplemented registers are read as '0'.

## PIC18F1230/1330

NOTES:

## 13.2 Timer1 Oscillator

A crystal oscillator circuit is built-in between pins T1OSI (input) and T1OSO/TICKI (amplifier output). The placement of these pins depends on the value of Configuration bit, T1OSCMX (see **Section 20.1 "Configuration Bits"**). It is enabled by setting control bit T1OSCEN (T1CON<3>). The oscillator is a low-power oscillator rated for 32 kHz crystals. It will continue to run during all power-managed modes. The circuit for a typical LP oscillator is shown in Figure 13-3. Table 13-1 shows the capacitor selection for the Timer1 oscillator.

The user must provide a software time delay to ensure proper start-up of the Timer1 oscillator.

### FIGURE 13-3: EXTERNAL COMPONENTS FOR THE TIMER1 LP OSCILLATOR



## TABLE 13-1:CAPACITOR SELECTION FOR<br/>THE TIMER OSCILLATOR

| Osc Type | Freq   | C1                   | C2                   |
|----------|--------|----------------------|----------------------|
| LP       | 32 kHz | 27 pF <sup>(1)</sup> | 27 pF <sup>(1)</sup> |

- **Note 1:** Microchip suggests this value as a starting point in validating the oscillator circuit.
  - **2:** Higher capacitance increases the stability of the oscillator, but also increases the start-up time.
  - 3: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components.
  - **4:** Capacitor values are for design guidance only.

#### 13.2.1 USING TIMER1 AS A CLOCK SOURCE

The Timer1 oscillator is also available as a clock source in power-managed modes. By setting the System Clock Select bits, SCS1:SCS0 (OSCCON<1:0>), to '01', the device switches to SEC\_RUN mode; both the CPU and peripherals are clocked from the Timer1 oscillator. If the IDLEN bit (OSCCON<7>) is cleared and a SLEEP instruction is executed, the device enters SEC\_IDLE mode. Additional details are available in Section 4.0 "Power-Managed Modes".

Whenever the Timer1 oscillator is providing the clock source, the Timer1 system clock status flag, T1RUN (T1CON<6>), is set. This can be used to determine the controller's current clocking mode. It can also indicate the clock source being currently used by the Fail-Safe Clock Monitor. If the Clock Monitor is enabled and the Timer1 oscillator fails while providing the clock, polling the T1RUN bit will indicate whether the clock is being provided by the Timer1 oscillator or another source.

## 13.3 Timer1 Oscillator Layout Considerations

The oscillator circuit, shown in Figure 13-3, should be located as close as possible to the microcontroller. There should be no circuits passing within the oscillator circuit boundaries other than Vss or VDD.

If a high-speed circuit must be located near the oscillator (such as the PWM pin, or the primary oscillator using the OSC2 pin), a grounded guard ring around the oscillator circuit, as shown in Figure 13-4, may be helpful when used on a single-sided PCB, or in addition to a ground plane.



#### OSCILLATOR CIRCUIT WITH GROUNDED GUARD RING



### 13.4 Timer1 Interrupt

The TMR1 register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The Timer1 interrupt, if enabled, is generated on overflow which is latched in interrupt flag bit, TMR1IF (PIR1<0>). This interrupt can be enabled/disabled by setting/clearing Timer1 interrupt enable bit, TMR1IE (PIE1<0>).

### 13.5 Timer1 16-Bit Read/Write Mode

Timer1 can be configured for 16-bit reads and writes (see Figure 13-2). When the RD16 control bit (T1CON<7>) is set, the address for TMR1H is mapped to a buffer register for the high byte of Timer1. A read from TMR1L will load the contents of the high byte of Timer1 into the Timer1 High Byte Buffer register. This provides the user with the ability to accurately read all 16 bits of Timer1 without having to determine whether a read of the high byte, followed by a read of the low byte, is valid due to a rollover between reads.

A write to the high byte of Timer1 must also take place through the TMR1H Buffer register. Timer1 high byte is updated with the contents of TMR1H when a write occurs to TMR1L. This allows a user to write all 16 bits to both the high and low bytes of Timer1 at once.

The high byte of Timer1 is not directly readable or writable in this mode. All reads and writes must take place through the Timer1 High Byte Buffer register. Writes to TMR1H do not clear the Timer1 prescaler. The prescaler is only cleared on writes to TMR1L.

### 13.6 Using Timer1 as a Real-Time Clock

Adding an external LP oscillator to Timer1 (such as the one described in **Section 13.2 "Timer1 Oscillator**"), gives users the option to include RTC functionality to their applications. This is accomplished with an inexpensive watch crystal to provide an accurate time base and several lines of application code to calculate the time. When operating in Sleep mode and using a battery or super capacitor as a power source, it can completely eliminate the need for a separate RTC device and battery backup.

The application code routine, RTCisr, shown in Example 13-1, demonstrates a simple method to increment a counter at one-second intervals using an Interrupt Service Routine. Incrementing the TMR1 register pair to overflow triggers the interrupt and calls the routine, which increments the seconds counter by one. Additional counters for minutes and hours are incremented as the previous counter overflow.

Since the register pair is 16 bits wide, counting up to overflow the register directly from a 32.768 kHz clock would take 2 seconds. To force the overflow at the required one-second intervals, it is necessary to preload it. The simplest method is to set the MSb of TMR1H with a BSF instruction. Note that the TMR1L register is never preloaded or altered; doing so may introduce cumulative error over many cycles.

For this method to be accurate, Timer1 must operate in Asynchronous mode and the Timer1 overflow interrupt must be enabled (PIE1<0> = 1), as shown in the routine, RTCinit. The Timer1 oscillator must also be enabled and running at all times.

#### FIGURE 14-21: PWM OUTPUT OVERRIDE EXAMPLE #1

|      | 1        | 2 | 3 | 4 | 5 | 6 |
|------|----------|---|---|---|---|---|
| PWM5 |          |   |   |   |   |   |
| PWM4 |          |   |   |   |   |   |
| PWM2 |          |   |   |   |   |   |
| PWM1 | <u> </u> |   |   |   |   |   |
| PWM0 |          |   |   |   |   |   |

## TABLE 14-4:PWM OUTPUT OVERRIDEEXAMPLE #1

| State | OVDCOND (POVD) | OVDCONS (POUT) |
|-------|----------------|----------------|
| 1     | 0000000b       | 00100100b      |
| 2     | d0000000b      | 00100001b      |
| 3     | d0000000b      | 00001001b      |
| 4     | d0000000b      | 00011000b      |
| 5     | d0000000b      | 00010010b      |
| 6     | d0000000b      | 00000110b      |

## TABLE 14-5:PWM OUTPUT OVERRIDEEXAMPLE #2

| State | OVDCOND (POVD) | OVDCONS (POUT) |
|-------|----------------|----------------|
| 1     | 00000011b      | d0000000b      |
| 2     | 00110000b      | d0000000b      |
| 3     | 00111100b      | d0000000b      |
| 4     | 00001111b      | 0000000b       |

#### FIGURE 14-22: PWM OUTPUT OVERRIDE EXAMPLE #2



## 14.11 PWM Output and Polarity Control

There are three device Configuration bits associated with the PWM module that provide PWM output pin control defined in the CONFIG3L register. They are:

- HPOL
- LPOL
- PWMPIN

These three Configuration bits work in conjunction with the three PWM Enable bits (PWMEN2:PWMEN0) in the PWMCON0 register. The Configuration bits and PWM enable bits ensure that the PWM pins are in the correct states after a device Reset occurs.

#### 14.11.1 OUTPUT PIN CONTROL

The PWMEN2:PWMEN0 control bits enable each PWM output pin as required in the application.

All PWM I/O pins are general purpose I/O. When a pair of pins is enabled for PWM output, the PORT and TRIS registers controlling the pins are disabled. Refer to Figure 14-23 for details.

#### 14.11.2 OUTPUT POLARITY CONTROL

The polarity of the PWM I/O pins is set during device programming via the HPOL and LPOL Configuration bits in the CONFIG3L register. The HPOL Configuration bit sets the output polarity for the high side PWM outputs: PWM1, PWM3 and PWM5. The polarity is active-high when HPOL is set (= 1) and active-low when it is cleared (= 0).

The LPOL Configuration bit sets the output polarity for the low side PWM outputs: PWM0, PWM2 and PWM4. As with HPOL, they are active-high when LPOL is set and active-low when cleared.

All output signals generated by the PWM module are referenced to the polarity control bits, including those generated by Fault inputs or manual override (see **Section 14.10 "PWM Output Override"**).

The default polarity Configuration bits have the PWM I/O pins in active-high output polarity.

|       |                       | SYNC = 0, BRGH = 0, BRG16 = 0 |                             |                       |            |                             |                       |            |                             |                       |                  |                             |  |
|-------|-----------------------|-------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------------|-----------------------------|--|
| BAUD  | Fosc = 40.000 MHz     |                               |                             | Fosc = 20.000 MHz     |            |                             | Fosc = 10.000 MHz     |            |                             | Fos                   | Fosc = 8.000 MHz |                             |  |
| (K)   | Actual<br>Rate<br>(K) | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error       | SPBRG<br>value<br>(decimal) |  |
| 0.3   | _                     | _                             | _                           | _                     |            | _                           | _                     | _          | _                           | _                     | _                |                             |  |
| 1.2   | —                     | —                             | —                           | 1.221                 | 1.73       | 255                         | 1.202                 | 0.16       | 129                         | 1.201                 | -0.16            | 103                         |  |
| 2.4   | 2.441                 | 1.73                          | 255                         | 2.404                 | 0.16       | 129                         | 2.404                 | 0.16       | 64                          | 2.403                 | -0.16            | 51                          |  |
| 9.6   | 9.615                 | 0.16                          | 64                          | 9.766                 | 1.73       | 31                          | 9.766                 | 1.73       | 15                          | 9.615                 | -0.16            | 12                          |  |
| 19.2  | 19.531                | 1.73                          | 31                          | 19.531                | 1.73       | 15                          | 19.531                | 1.73       | 7                           | —                     | _                | _                           |  |
| 57.6  | 56.818                | -1.36                         | 10                          | 62.500                | 8.51       | 4                           | 52.083                | -9.58      | 2                           | —                     | _                | _                           |  |
| 115.2 | 125.000               | 8.51                          | 4                           | 104.167               | -9.58      | 2                           | 78.125                | -32.18     | 1                           | —                     | _                | _                           |  |

|       |                       | <b>SYNC =</b> 0, <b>BRGH =</b> 0, <b>BRG16 =</b> 0 |                             |                       |            |                             |                       |            |                             |  |  |  |  |  |
|-------|-----------------------|----------------------------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--|--|--|--|--|
| BAUD  | Fos                   | c = 4.000                                          | MHz                         | Fos                   | c = 2.000  | MHz                         | Fosc = 1.000 MHz      |            |                             |  |  |  |  |  |
| (K)   | Actual<br>Rate<br>(K) | %<br>Error                                         | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) |  |  |  |  |  |
| 0.3   | 0.300                 | 0.16                                               | 207                         | 0.300                 | -0.16      | 103                         | 0.300                 | -0.16      | 51                          |  |  |  |  |  |
| 1.2   | 1.202                 | 0.16                                               | 51                          | 1.201                 | -0.16      | 25                          | 1.201                 | -0.16      | 12                          |  |  |  |  |  |
| 2.4   | 2.404                 | 0.16                                               | 25                          | 2.403                 | -0.16      | 12                          | —                     | _          | _                           |  |  |  |  |  |
| 9.6   | 8.929                 | -6.99                                              | 6                           | _                     | _          | _                           | —                     | _          | _                           |  |  |  |  |  |
| 19.2  | 20.833                | 8.51                                               | 2                           | —                     | _          | _                           | —                     | _          | _                           |  |  |  |  |  |
| 57.6  | 62.500                | 8.51                                               | 0                           | —                     | _          | _                           | —                     | _          | _                           |  |  |  |  |  |
| 115.2 | 62.500                | -45.75                                             | 0                           | _                     | —          | —                           | _                     |            |                             |  |  |  |  |  |

|       |                       | SYNC = 0, BRGH = 1, BRG16 = 0 |                             |                       |            |                             |                       |            |                             |                       |            |                             |  |  |
|-------|-----------------------|-------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--|--|
| BAUD  | Fosc                  | = 40.000                      | ) MHz                       | Fosc                  | = 20.000   | ) MHz                       | Fosc = 10.000 MHz     |            |                             | Fosc = 8.000 MHz      |            |                             |  |  |
| (K)   | Actual<br>Rate<br>(K) | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) |  |  |
| 0.3   | _                     |                               |                             |                       |            |                             | _                     |            |                             | _                     |            |                             |  |  |
| 1.2   | —                     | —                             | —                           | —                     | —          | —                           | —                     | —          | —                           | —                     | —          | —                           |  |  |
| 2.4   | —                     | _                             | _                           | —                     | _          | _                           | 2.441                 | 1.73       | 255                         | 2.403                 | -0.16      | 207                         |  |  |
| 9.6   | 9.766                 | 1.73                          | 255                         | 9.615                 | 0.16       | 129                         | 9.615                 | 0.16       | 64                          | 9.615                 | -0.16      | 51                          |  |  |
| 19.2  | 19.231                | 0.16                          | 129                         | 19.231                | 0.16       | 64                          | 19.531                | 1.73       | 31                          | 19.230                | -0.16      | 25                          |  |  |
| 57.6  | 58.140                | 0.94                          | 42                          | 56.818                | -1.36      | 21                          | 56.818                | -1.36      | 10                          | 55.555                | 3.55       | 8                           |  |  |
| 115.2 | 113.636               | -1.36                         | 21                          | 113.636               | -1.36      | 10                          | 125.000               | 8.51       | 4                           | —                     | _          | _                           |  |  |

|       |                       | SYNC = 0, BRGH = 1, BRG16 = 0 |                             |                       |            |                             |                       |            |                             |  |  |  |
|-------|-----------------------|-------------------------------|-----------------------------|-----------------------|------------|-----------------------------|-----------------------|------------|-----------------------------|--|--|--|
| BAUD  | Fost                  | c = 4.000                     | MHz                         | Fos                   | c = 2.000  | MHz                         | Fosc = 1.000 MHz      |            |                             |  |  |  |
| (K)   | Actual<br>Rate<br>(K) | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate<br>(K) | %<br>Error | SPBRG<br>value<br>(decimal) |  |  |  |
| 0.3   | _                     |                               |                             | _                     |            | _                           | 0.300                 | -0.16      | 207                         |  |  |  |
| 1.2   | 1.202                 | 0.16                          | 207                         | 1.201                 | -0.16      | 103                         | 1.201                 | -0.16      | 51                          |  |  |  |
| 2.4   | 2.404                 | 0.16                          | 103                         | 2.403                 | -0.16      | 51                          | 2.403                 | -0.16      | 25                          |  |  |  |
| 9.6   | 9.615                 | 0.16                          | 25                          | 9.615                 | -0.16      | 12                          | _                     | _          | _                           |  |  |  |
| 19.2  | 19.231                | 0.16                          | 12                          | —                     | _          | _                           | _                     | _          | _                           |  |  |  |
| 57.6  | 62.500                | 8.51                          | 3                           | —                     | _          | —                           | —                     | _          | _                           |  |  |  |
| 115.2 | 125.000               | 8.51                          | 1                           | —                     | _          | —                           | —                     | _          | _                           |  |  |  |

© 2009 Microchip Technology Inc.

#### 15.2.4.1 Special Considerations Using Auto-Wake-up

Since auto-wake-up functions by sensing rising edge transitions on RX/DT, information with any state changes before the Stop bit may signal a false End-of-Character and cause data or framing errors. To work properly, therefore, the initial characters in the transmission must be all '0's. This can be 00h (8 bits) for standard RS-232 devices or 000h (12 bits) for LIN/J2602 bus.

Oscillator start-up time must also be considered, especially in applications using oscillators with longer start-up intervals (i.e., XT or HS mode). The Sync Break (or Wake-up Signal) character must be of sufficient length and be followed by a sufficient interval to allow enough time for the selected oscillator to start and provide proper initialization of the EUSART.

## 15.2.4.2 Special Considerations Using the WUE Bit

The timing of WUE and RCIF events may cause some confusion when it comes to determining the validity of received data. As noted, setting the WUE bit places the EUSART in an Idle mode. The wake-up event causes a receive interrupt by setting the RCIF bit. The WUE bit is cleared after this when a rising edge is seen on RX/DT. The interrupt condition is then cleared by reading the RCREG register. Ordinarily, the data in RCREG will be dummy data and should be discarded.

The fact that the WUE bit has been cleared (or is still set) and the RCIF flag is set should not be used as an indicator of the integrity of the data in RCREG. Users should consider implementing a parallel method in firmware to verify received data integrity.

To assure that no actual data is lost, check the RCIDL bit to verify that a receive operation is not in process. If a receive operation is not occurring, the WUE bit may then be set just prior to entering the Sleep mode.

#### FIGURE 15-8: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING NORMAL OPERATION



#### FIGURE 15-9: AUTO-WAKE-UP BIT (WUE) TIMINGS DURING SLEEP



## 16.0 10-BIT ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE

The Analog-to-Digital (A/D) Converter module has 4 inputs for the 18/20/28-pin devices. This module allows conversion of an analog input signal to a corresponding 10-bit digital number in PIC18F1230/ 1330 devices.

The module has five registers:

- A/D Result Register High Byte (ADRESH)
- A/D Result Register Low Byte (ADRESL)
- A/D Control Register 0 (ADCON0)
- A/D Control Register 1 (ADCON1)
- A/D Control Register 2 (ADCON2)

The ADCON0 register, shown in Register 16-1, controls the operation of the A/D module. The ADCON1 register, shown in Register 16-2, configures the functions of the port pins. The ADCON2 register, shown in Register 16-3, configures the A/D clock source, programmed acquisition time and justification.

| R/W-0  | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0 |
|--------|-----|-----|-----|-------|-------|---------|-------|
| SEVTEN | _   | _   | —   | CHS1  | CHS0  | GO/DONE | ADON  |
| bit 7  |     |     |     |       |       |         | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | <b>SEVTEN:</b> Special Event Trigger Enable bit<br>1 = Special Event Trigger from Power Control PWM module is enabled<br>0 = Special Event Trigger from Power Control PWM module is disabled (default) |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6-4 | Unimplemented: Read as '0'                                                                                                                                                                             |
| bit 3-2 | CHS1:CHS0: Analog Channel Select bits                                                                                                                                                                  |
|         | 00 = Channel 0 (AN0)<br>01 = Channel 1 (AN1)<br>10 = Channel 2 (AN2)<br>11 = Channel 3 (AN3)                                                                                                           |
| bit 1   | GO/DONE: A/D Conversion Status bit<br><u>When ADON = 1:</u><br>1 = A/D conversion in progress<br>0 = A/D Idle                                                                                          |
| bit 0   | ADON: A/D On bit<br>1 = A/D Converter module is enabled<br>0 = A/D Converter module is disabled                                                                                                        |

## REGISTER 16-1: ADCON0: A/D CONTROL REGISTER 0

# PIC18F1230/1330

| BNC                                                                  | v                                          | Branch if                                                                                                                  | Branch if Not Overflow                                                                                                                                                                                                                                       |                |    |  |  |  |  |  |
|----------------------------------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----|--|--|--|--|--|
| Synta                                                                | ax:                                        | BNOV n                                                                                                                     |                                                                                                                                                                                                                                                              |                |    |  |  |  |  |  |
| Operands: $-128 \le n \le 127$                                       |                                            |                                                                                                                            |                                                                                                                                                                                                                                                              |                |    |  |  |  |  |  |
| Operation: if Overflow bit is '0',<br>$(PC) + 2 + 2n \rightarrow PC$ |                                            |                                                                                                                            |                                                                                                                                                                                                                                                              |                |    |  |  |  |  |  |
| Status Affected: None                                                |                                            |                                                                                                                            |                                                                                                                                                                                                                                                              |                |    |  |  |  |  |  |
| Enco                                                                 | ding:                                      | 1110                                                                                                                       | 0101 nn:                                                                                                                                                                                                                                                     | nn nn          | nn |  |  |  |  |  |
| Desc                                                                 | ription:                                   | If the Overfl<br>program will<br>The 2's con<br>added to the<br>incrementer<br>instruction,<br>PC + 2 + 2r<br>two-cycle in | e Overflow bit is '0', then the<br>gram will branch.<br>2's complement number '2n' is<br>ed to the PC. Since the PC will have<br>emented to fetch the next<br>ruction, the new address will be<br>+ 2 + 2n. This instruction is then a<br>cycle instruction. |                |    |  |  |  |  |  |
| Word                                                                 | ls:                                        | 1                                                                                                                          |                                                                                                                                                                                                                                                              |                |    |  |  |  |  |  |
| Cycle                                                                | Cycles: 1(2)                               |                                                                                                                            |                                                                                                                                                                                                                                                              |                |    |  |  |  |  |  |
| Q C<br>If Ju                                                         | ycle Activity:<br>mp:                      |                                                                                                                            |                                                                                                                                                                                                                                                              |                |    |  |  |  |  |  |
|                                                                      | Q1                                         | Q2                                                                                                                         | Q3                                                                                                                                                                                                                                                           | Q4             |    |  |  |  |  |  |
|                                                                      | Decode                                     | Read literal<br>'n'                                                                                                        | Process<br>Data                                                                                                                                                                                                                                              | Write t<br>PC  | 0  |  |  |  |  |  |
|                                                                      | No<br>operation                            | No<br>operation                                                                                                            | No<br>operation                                                                                                                                                                                                                                              | No<br>operatio | on |  |  |  |  |  |
| lf No                                                                | o Jump:                                    |                                                                                                                            | •                                                                                                                                                                                                                                                            | •              |    |  |  |  |  |  |
|                                                                      | Q1                                         | Q2                                                                                                                         | Q3                                                                                                                                                                                                                                                           | Q4             |    |  |  |  |  |  |
|                                                                      | Decode                                     | Read literal<br>'n'                                                                                                        | Process<br>Data                                                                                                                                                                                                                                              | No<br>operatio | on |  |  |  |  |  |
| <u>Exan</u>                                                          | nple:                                      | HERE                                                                                                                       | BNOV Jump                                                                                                                                                                                                                                                    |                |    |  |  |  |  |  |
|                                                                      | Before Instruc                             | tion                                                                                                                       |                                                                                                                                                                                                                                                              |                |    |  |  |  |  |  |
|                                                                      | PC<br>After Instructio<br>If Overflo<br>P( | = ade<br>on<br>ow = 0;<br>C = ade                                                                                          | dress (HERE                                                                                                                                                                                                                                                  | )              |    |  |  |  |  |  |
|                                                                      | If Overflo<br>P                            | w = 1;<br>C = add                                                                                                          | dress (HERE                                                                                                                                                                                                                                                  | ,<br>+ 2)      |    |  |  |  |  |  |

| BNZ           |                                                           | Branch if                                                                                                             | Not Zei                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ro                                                |                                                                               |  |  |  |
|---------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------|--|--|--|
| Synta         | x:                                                        | BNZ n                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                   |                                                                               |  |  |  |
| Opera         | ands:                                                     | -128 ≤ n ≤                                                                                                            | 127                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                   |                                                                               |  |  |  |
| Opera         | ation:                                                    | if Zero bit is<br>(PC) + 2 +                                                                                          | s '0',<br>2n → PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                   |                                                                               |  |  |  |
| Status        | s Affected:                                               | None                                                                                                                  | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                   |                                                                               |  |  |  |
| Enco          | ding:                                                     | 1110                                                                                                                  | 0001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | nnn                                               | n nnnn                                                                        |  |  |  |
| Desci         | iption:                                                   | If the Zero<br>will branch.<br>The 2's cor<br>added to th<br>incremente<br>instruction,<br>PC + 2 + 2<br>two-cycle in | bit is '0', the second | then th<br>nce the<br>n the n<br>addre<br>structi | ne program<br>per '2n' is<br>PC will hav<br>ext<br>ss will be<br>on is then a |  |  |  |
| Word          | s:                                                        | 1                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                   |                                                                               |  |  |  |
| Cycles: 1(2)  |                                                           |                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                   |                                                                               |  |  |  |
| Q Cy<br>If Ju | vcle Activity:<br>mp:                                     |                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                   |                                                                               |  |  |  |
| г             | Q1                                                        | Q2                                                                                                                    | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                   | Q4                                                                            |  |  |  |
|               | Decode                                                    | Read literal<br>'n'                                                                                                   | Proce<br>Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ess<br>a                                          | Write to<br>PC                                                                |  |  |  |
| Γ             | No                                                        | No                                                                                                                    | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                   | No                                                                            |  |  |  |
| L             | operation                                                 | operation                                                                                                             | operat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | tion                                              | operation                                                                     |  |  |  |
| lf No         | Jump:                                                     | 02                                                                                                                    | 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                   | 04                                                                            |  |  |  |
| Г             | Decede                                                    | Q2<br>Dood litoral                                                                                                    | Droop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                   | Q4                                                                            |  |  |  |
|               | Decoue                                                    | 'n'                                                                                                                   | Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | a 85                                              | operation                                                                     |  |  |  |
| Exam          | ple:                                                      | HERE                                                                                                                  | BNZ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Jump                                              |                                                                               |  |  |  |
| 1             | Before Instruc<br>PC<br>After Instructio<br>If Zero<br>PC | tion = ad<br>on = 0;<br>= ad                                                                                          | dress (H<br>dress (J                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ERE)                                              |                                                                               |  |  |  |
|               | IT Zero                                                   | = 1:                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                   |                                                                               |  |  |  |

## PIC18F1230/1330

| INCI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | FSZ                                                     | Increment f, Skip if 0                              |                                                     |                      |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|----------------------|--|--|--|--|--|
| Synta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ax:                                                     | INCFSZ f                                            | INCFSZ f {,d {,a}}                                  |                      |  |  |  |  |  |
| Oper                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ands:                                                   | $0 \le f \le 255$<br>d $\in [0,1]$<br>a $\in [0,1]$ | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$ |                      |  |  |  |  |  |
| Oper                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ation:                                                  | (f) + 1 $\rightarrow$ de skip if result             | est,<br>t = 0                                       |                      |  |  |  |  |  |
| Statu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | is Affected:                                            | None                                                |                                                     |                      |  |  |  |  |  |
| Enco                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | oding:                                                  | 0011                                                | 11da ff                                             | ff ffff              |  |  |  |  |  |
| Description:<br>The contents of register 'f' are<br>incremented. If 'd' is '0', the result is<br>placed in W. If 'd' is '1', the result is<br>placed back in register 'f'.<br>If the result is '0', the next instruction,<br>which is already fetched, is discarded<br>and a NOP is executed instead, making<br>it a two-cycle instruction.<br>If 'a' is '0', the Access Bank is selected<br>If 'a' is '1', the BSR is used to select th<br>GPR bank.<br>If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operater<br>in Indexed Literal Offset Addressing<br>mode whenever f ≤ 95 (5Fh). See<br>Section 22.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed<br>Literal Offset Mode" for details. |                                                         |                                                     |                                                     |                      |  |  |  |  |  |
| Word                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ls:                                                     | 1                                                   |                                                     |                      |  |  |  |  |  |
| Cycle<br>Q C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | es:<br>ycle Activity:                                   | 1(2)<br><b>Note:</b> 3 cyc<br>by a                  | cles if skip an<br>2-word instru                    | d followed<br>ction. |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Q1                                                      | Q2                                                  | Q3                                                  | Q4                   |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Decode                                                  | Read<br>register 'f'                                | Process<br>Data                                     | Write to destination |  |  |  |  |  |
| lf sk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ip:                                                     |                                                     |                                                     | •                    |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Q1                                                      | Q2                                                  | Q3                                                  | Q4                   |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | No                                                      | No                                                  | No                                                  | No                   |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | operation                                               | operation                                           | operation                                           | operation            |  |  |  |  |  |
| lf sk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ip and followe                                          | d by 2-word ins                                     | struction:                                          | _                    |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Q1                                                      | Q2                                                  | Q3                                                  | Q4                   |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | No                                                      | No                                                  | No                                                  | No                   |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | No                                                      | No                                                  | No                                                  | No                   |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | operation                                               | operation                                           | operation                                           | operation            |  |  |  |  |  |
| Example:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                         | HERE J<br>NZERO :<br>ZERO :                         | HERE INCFSZ CNT, 1, 0<br>NZERO :                    |                      |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Before Instruc<br>PC                                    | tion<br>= Address                                   | (HERE)                                              |                      |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | After Instructio<br>CNT<br>If CNT<br>PC<br>If CNT<br>PC | = CNT + 1<br>= 0;<br>= Address<br>≠ 0;<br>= Address | G (ZERO)<br>G (NZERO)                               |                      |  |  |  |  |  |

| INFSNZ                    |                                                    | Incremen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | t f, Skip if N                     | ot 0                    |  |  |  |
|---------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------|--|--|--|
| Syntax:                   |                                                    | INFSNZ f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | {,d {,a}}                          |                         |  |  |  |
| Operands:                 |                                                    | $\begin{array}{l} 0 \leq f \leq 255 \\ d  \in  [0,1] \\ a  \in  [0,1] \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                    |                         |  |  |  |
| Operation:                |                                                    | (f) + 1 $\rightarrow$ de skip if resul                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>est</b> ,<br>t ≠ 0              |                         |  |  |  |
| Status Affe               | cted:                                              | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                    |                         |  |  |  |
| Encoding:                 |                                                    | 0100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10da ffi                           | f ffff                  |  |  |  |
| Description               | n:                                                 | $\begin{tabular}{ c c c c c } \hline 10da & ffff & ffff \\ \hline fff & ffff \\ \hline The contents of register 'f' are incremented. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed back in register 'f'. If the result is not '0', the next instruction, which is already fetched, is discarded and a NOP is executed instead, making it a two-cycle instruction. If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank. If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f $\leq 95$ (5Fh). See Section 22.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. \\ \end{tabular}$ |                                    |                         |  |  |  |
| Words:                    |                                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                    |                         |  |  |  |
| Cycles:                   |                                                    | 1(2)<br>Note: 3 o<br>by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | cycles if skip a<br>a 2-word instr | nd followed<br>ruction. |  |  |  |
| Q Cycle A                 | ctivity:                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                    |                         |  |  |  |
|                           | Q1                                                 | Q2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Q3                                 | Q4                      |  |  |  |
| De                        | ecode                                              | Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Process                            | Write to                |  |  |  |
|                           |                                                    | register 'f'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Data                               | destination             |  |  |  |
| If skip:                  | ~ 1                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                    | <u>.</u>                |  |  |  |
|                           | Q1                                                 | Q2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Q3                                 | Q4                      |  |  |  |
| one                       | NO                                                 | N0<br>operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N0<br>operation                    | N0<br>operation         |  |  |  |
| If skip and               | followe                                            | d by 2-word in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | struction:                         | oporation               |  |  |  |
|                           | Q1                                                 | Q2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Q3                                 | Q4                      |  |  |  |
| 1                         | No                                                 | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | No                                 | No                      |  |  |  |
| ope                       | ration                                             | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | operation                          | operation               |  |  |  |
| I                         | No                                                 | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | No                                 | No                      |  |  |  |
| ope                       | ration                                             | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | operation                          | operation               |  |  |  |
| Example:                  |                                                    | HERE ZERO<br>NZERO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | INFSNZ REG                         | ;, 1, O                 |  |  |  |
| Befor                     | e Instruc<br>C                                     | tion<br>= Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | G (HERE)                           |                         |  |  |  |
| After<br>F<br>F<br>F<br>F | Instructic<br>REG<br>f REG<br>C<br>f REG<br>C<br>C | on<br>= REG +<br>≠ 0;<br>= Address<br>= 0;<br>= Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1<br>s (NZERO)<br>s (ZERO)         |                         |  |  |  |

### 22.2 Extended Instruction Set

In addition to the standard 75 instructions of the PIC18 instruction set, PIC18F1230/1330 devices also provide an optional extension to the core CPU functionality. The added features include eight additional instructions that augment indirect and indexed addressing operations and the implementation of Indexed Literal Offset Addressing mode for many of the standard PIC18 instructions.

The additional features of the extended instruction set are disabled by default. To enable them, users must set the XINST Configuration bit.

The instructions in the extended set (with the exception of CALLW, MOVSF and MOVSS) can all be classified as literal operations, which either manipulate the File Select Registers, or use them for indexed addressing. Two of the instructions, ADDFSR and SUBFSR, each have an additional special instantiation for using FSR2. These versions (ADDULNK and SUBULNK) allow for automatic return after execution.

The extended instructions are specifically implemented to optimize re-entrant program code (that is, code that is recursive or that uses a software stack) written in high-level languages, particularly C. Among other things, they allow users working in high-level languages to perform certain operations on data structures more efficiently. These include:

- Dynamic allocation and deallocation of software stack space when entering and leaving subroutines
- Function Pointer invocation
- Software Stack Pointer manipulation
- Manipulation of variables located in a software stack

A summary of the instructions in the extended instruction set is provided in Table 22-3. Detailed descriptions are provided in **Section 22.2.2** "**Extended Instruction Set**". The opcode field descriptions in Table 22-1 (page 216) apply to both the standard and extended PIC18 instruction sets.

Note: The instruction set extension and the Indexed Literal Offset Addressing mode were designed for optimizing applications written in C; the user may likely never use these instructions directly in the assembler. The syntax for these commands is provided as a reference for users who may be reviewing code that has been generated by a compiler.

#### 22.2.1 EXTENDED INSTRUCTION SYNTAX

Most of the extended instructions use indexed arguments, using one of the File Select Registers and some offset to specify a source or destination register. When an argument for an instruction serves as part of indexed addressing, it is enclosed in square brackets ("[]"). This is done to indicate that the argument is used as an index or offset. The MPASM<sup>TM</sup> Assembler will flag an error if it determines that an index or offset value is not bracketed.

When the extended instruction set is enabled, brackets are also used to indicate index arguments in byteoriented and bit-oriented instructions. This is in addition to other changes in their syntax. For more details, see Section 22.2.3.1 "Extended Instruction Syntax with Standard PIC18 Commands".

Note: In the past, square brackets have been used to denote optional arguments in the PIC18 and earlier instruction sets. In this text and going forward, optional arguments are denoted by braces ("{ }").

| Mnemonic, |                                 | Description                              | Cyclos | 16-E | Bit Instru | uction V | Vord | Status   |
|-----------|---------------------------------|------------------------------------------|--------|------|------------|----------|------|----------|
| Opera     | nds                             | Description                              | Cycles | MSb  |            |          | LSb  | Affected |
| ADDFSR    | f, k                            | Add Literal to FSR                       | 1      | 1110 | 1000       | ffkk     | kkkk | None     |
| ADDULNK   | k                               | Add Literal to FSR2 and Return           | 2      | 1110 | 1000       | 11kk     | kkkk | None     |
| CALLW     |                                 | Call Subroutine using WREG               | 2      | 0000 | 0000       | 0001     | 0100 | None     |
| MOVSF     | z <sub>s</sub> , f <sub>d</sub> | Move z <sub>s</sub> (source) to 1st word | 2      | 1110 | 1011       | 0zzz     | ZZZZ | None     |
|           |                                 | f <sub>d</sub> (destination) 2nd word    |        | 1111 | ffff       | ffff     | ffff |          |
| MOVSS     | z <sub>s</sub> , z <sub>d</sub> | Move z <sub>s</sub> (source) to 1st word | 2      | 1110 | 1011       | lzzz     | ZZZZ | None     |
|           |                                 | z <sub>d</sub> (destination) 2nd word    |        | 1111 | xxxx       | XZZZ     | ZZZZ |          |
| PUSHL     | k                               | Store Literal at FSR2,                   | 1      | 1110 | 1010       | kkkk     | kkkk | None     |
|           |                                 | Decrement FSR2                           |        |      |            |          |      |          |
| SUBFSR    | f, k                            | Subtract Literal from FSR                | 1      | 1110 | 1001       | ffkk     | kkkk | None     |
| SUBULNK   | k                               | Subtract Literal from FSR2 and           | 2      | 1110 | 1001       | 11kk     | kkkk | None     |
|           |                                 | Return                                   |        |      |            |          |      |          |

#### TABLE 22-3: EXTENSIONS TO THE PIC18 INSTRUCTION SET

## 23.2 DC Characteristics: Power-Down and Supply Current PIC18F1230/1330 (Industrial) PIC18LF1230/1330 (Industrial) (Continued)

| PIC18LF1<br>(Indus                                    | <b>230/1330</b><br>trial)           | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |      |       |                                |                 |                |  |  |
|-------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------------------|-----------------|----------------|--|--|
| $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                                     |                                                                                                                                    |      |       | <b>ted)</b><br>strial<br>ended |                 |                |  |  |
| Param<br>No.                                          | Device                              | Тур                                                                                                                                | Max  | Units |                                | Conditio        | ns             |  |  |
|                                                       | Supply Current (IDD) <sup>(2)</sup> |                                                                                                                                    |      |       |                                |                 |                |  |  |
|                                                       | PIC18LF1230/1330                    | 15                                                                                                                                 | 28.1 | μΑ    | -40°C                          |                 |                |  |  |
|                                                       |                                     | 15                                                                                                                                 | 28.1 | μΑ    | +25°C                          | VDD = 2.0V      |                |  |  |
|                                                       |                                     | 15                                                                                                                                 | 28.1 | μΑ    | +85°C                          |                 |                |  |  |
|                                                       | PIC18LF1230/1330                    | 40                                                                                                                                 | 54   | μΑ    | -40°C                          |                 |                |  |  |
|                                                       |                                     | 35                                                                                                                                 | 54   | μA    | +25°C                          | VDD = 3.0V      | Fosc = 31 kHz  |  |  |
|                                                       |                                     | 30                                                                                                                                 | 54   | μΑ    | +85°C                          |                 | INTRC source)  |  |  |
|                                                       | All devices                         | 105                                                                                                                                | 149  | μA    | -40°C                          |                 | ,              |  |  |
|                                                       |                                     | 90                                                                                                                                 | 149  | μA    | +25°C                          | $V_{DD} = 5.0V$ |                |  |  |
|                                                       |                                     | 80                                                                                                                                 | 149  | μA    | +85°C                          | VDD - 5.0V      |                |  |  |
|                                                       | Extended devices only               | 80                                                                                                                                 | 249  | μΑ    | +125°C                         |                 |                |  |  |
|                                                       | PIC18LF1230/1330                    | 0.32                                                                                                                               | 0.93 | mA    | -40°C                          |                 |                |  |  |
|                                                       |                                     | 0.33                                                                                                                               | 0.93 | mA    | +25°C                          | VDD = 2.0V      |                |  |  |
|                                                       |                                     | 0.33                                                                                                                               | 0.93 | mA    | +85°C                          |                 |                |  |  |
|                                                       | PIC18LF1230/1330                    | 0.6                                                                                                                                | 1.03 | mA    | -40°C                          |                 |                |  |  |
|                                                       |                                     | 0.55                                                                                                                               | 1.03 | mA    | +25°C                          | VDD = 3.0V      | FOSC = 1 MHz   |  |  |
|                                                       |                                     | 0.6                                                                                                                                | 1.03 | mA    | +85°C                          |                 | INTOSC source) |  |  |
|                                                       | All devices                         | 1.1                                                                                                                                | 2.03 | mA    | -40°C                          | ļ               | ,              |  |  |
|                                                       |                                     | 1.1                                                                                                                                | 2.03 | mA    | +25°C                          | $V_{DD} = 5.0V$ |                |  |  |
|                                                       |                                     | 1.0                                                                                                                                | 2.03 | mA    | +85°C                          | VDD - 0.0V      |                |  |  |
|                                                       | Extended devices only               | 1                                                                                                                                  | 3.3  | mA    | +125°C                         |                 |                |  |  |

**Note 1:** The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or VSS and all features that add delta current disabled (such as WDT, Timer1 oscillator, BOR, etc.).

2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD or VSS;

MCLR = VDD; WDT enabled/disabled as specified.

**3:** Low-power Timer1 oscillator selected.

**4:** BOR and LVD enable internal band gap reference. With both modules enabled, current consumption will be less than the sum of both specifications.

## 23.2 DC Characteristics: Power-Down and Supply Current PIC18F1230/1330 (Industrial) PIC18LF1230/1330 (Industrial) (Continued)

| PIC18LF1<br>(Indus | <b>230/1330</b><br>trial)           | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |                            |            |                                            |                                                                                             |                                      |  |
|--------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------|--------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------|--|
| PIC18F12<br>(Indus | <b>30/1330</b><br>trial, Extended)  | <b>Standa</b><br>Operat                                                                                                            | i <b>rd Ope</b><br>ing tem | perating ( | Conditions (unle   -40°C ≤ TA   -40°C ≤ TA | <b>ss otherwise sta</b><br>$\leq +85^{\circ}$ C for indus<br>$\leq +125^{\circ}$ C for exte | <b>ted)</b><br>strial<br>ended       |  |
| Param<br>No.       | Device                              | Тур                                                                                                                                | Max                        | Units      |                                            | Conditio                                                                                    | ns                                   |  |
|                    | Supply Current (IDD) <sup>(2)</sup> |                                                                                                                                    |                            |            |                                            |                                                                                             |                                      |  |
|                    | PIC18LF1230/1330                    | 0.8                                                                                                                                | 1.83                       | mA         | -40°C                                      |                                                                                             |                                      |  |
|                    |                                     | 0.8                                                                                                                                | 1.83                       | mA         | +25°C                                      | VDD = 2.0V                                                                                  |                                      |  |
|                    |                                     | 0.8                                                                                                                                | 1.83                       | mA         | +85°C                                      |                                                                                             |                                      |  |
|                    | PIC18LF1230/1330                    | 1.3                                                                                                                                | 2.93                       | mA         | -40°C                                      |                                                                                             |                                      |  |
|                    |                                     | 1.3                                                                                                                                | 2.93                       | mA         | +25°C                                      | VDD = 3.0V                                                                                  | FOSC = 4 MHz<br>( <b>RC RUN</b> mode |  |
|                    |                                     | 1.3                                                                                                                                | 2.93                       | mA         | +85°C                                      |                                                                                             | INTOSC source)                       |  |
|                    | All devices                         | 2.5                                                                                                                                | 4.73                       | mA         | -40°C                                      |                                                                                             | ,                                    |  |
|                    |                                     | 2.5                                                                                                                                | 4.73                       | mA         | +25°C                                      | VDD = 5 0V                                                                                  |                                      |  |
|                    |                                     | 2.5                                                                                                                                | 4.73                       | mA         | +85°C                                      | 100 0.01                                                                                    |                                      |  |
|                    | Extended devices only               | 2.5                                                                                                                                | 10.0                       | mA         | +125°C                                     |                                                                                             |                                      |  |
|                    | PIC18LF1230/1330                    | 2.9                                                                                                                                | 7.6                        | μΑ         | -40°C                                      |                                                                                             |                                      |  |
|                    |                                     | 3.1                                                                                                                                | 7.6                        | μΑ         | +25°C                                      | VDD = 2.0V                                                                                  |                                      |  |
|                    |                                     | 3.6                                                                                                                                | 10.6                       | μA         | +85°C                                      |                                                                                             |                                      |  |
|                    | PIC18LF1230/1330                    | 4.5                                                                                                                                | 10.6                       | μΑ         | -40°C                                      |                                                                                             |                                      |  |
|                    |                                     | 4.8                                                                                                                                | 10.6                       | μA         | +25°C                                      | VDD = 3.0V                                                                                  | ( <b>RC IDI F</b> mode               |  |
|                    |                                     | 5.8                                                                                                                                | 14.6                       | μΑ         | +85°C                                      |                                                                                             | INTRC source)                        |  |
|                    | All devices                         | 9.2                                                                                                                                | 15.6                       | μΑ         | -40°C                                      |                                                                                             |                                      |  |
|                    |                                     | 9.8                                                                                                                                | 15.6                       | μΑ         | +25°C                                      | VDD = 5.0V                                                                                  |                                      |  |
|                    |                                     | 11.4                                                                                                                               | 35.6                       | μΑ         | +85°C                                      |                                                                                             |                                      |  |
|                    | Extended devices only               | 21                                                                                                                                 | 179                        | μA         | +125°C                                     |                                                                                             |                                      |  |

**Note 1:** The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or VSS and all features that add delta current disabled (such as WDT, Timer1 oscillator, BOR, etc.).

2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD or VSS;

MCLR = VDD; WDT enabled/disabled as specified.

**3:** Low-power Timer1 oscillator selected.

4: BOR and LVD enable internal band gap reference. With both modules enabled, current consumption will be less than the sum of both specifications.

## 23.3 DC Characteristics: PIC18F1230/1330 (Industrial) PIC18LF1230/1330 (Industrial)

| DC CHA       | CHARACTERISTICSStandard Operating Conditions (unless other<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for |                                        |                 | unless otherwise stated)<br>≤ +85°C for industrial<br>≤ +125°C for extended |       |                                           |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|-----------------------------------------------------------------------------|-------|-------------------------------------------|
| Param<br>No. | Symbol                                                                                                                                                                        | Characteristic                         | Min             | Мах                                                                         | Units | Conditions                                |
|              | VIL                                                                                                                                                                           | Input Low Voltage                      |                 |                                                                             |       |                                           |
|              |                                                                                                                                                                               | I/O ports:                             |                 |                                                                             |       |                                           |
| D030         |                                                                                                                                                                               | with TTL buffer                        | Vss             | 0.15 Vdd                                                                    | V     | VDD < 4.5V                                |
| D030A        |                                                                                                                                                                               |                                        | —               | 0.8                                                                         | V     | $4.5V \leq V\text{DD} \leq 5.5V$          |
| D031         |                                                                                                                                                                               | with Schmitt Trigger buffer            | Vss             | 0.2 VDD                                                                     | V     |                                           |
| D031A        |                                                                                                                                                                               | RC3 and RC4                            | Vss             | 0.3 Vdd                                                                     | V     | I <sup>2</sup> C <sup>™</sup> enabled     |
| D031B        |                                                                                                                                                                               |                                        | Vss             | 0.8                                                                         | V     | SMBus enabled                             |
| D032         |                                                                                                                                                                               | MCLR                                   | Vss             | 0.2 Vdd                                                                     | V     |                                           |
| D033         |                                                                                                                                                                               | OSC1                                   | Vss             | 0.3 VDD                                                                     | V     | HS, HSPLL modes                           |
| D033A        |                                                                                                                                                                               | OSC1                                   | Vss             | 0.2 Vdd                                                                     | V     | RC, EC modes <sup>(1)</sup>               |
| D033B        |                                                                                                                                                                               | OSC1                                   | Vss             | 0.3                                                                         | V     | XT, LP modes                              |
| D034         |                                                                                                                                                                               |                                        | Vss             | 0.3                                                                         | V     |                                           |
|              | VIH                                                                                                                                                                           | Input High Voltage                     |                 |                                                                             |       |                                           |
|              |                                                                                                                                                                               | I/O ports:                             |                 |                                                                             |       |                                           |
| D040         |                                                                                                                                                                               | with TTL buffer                        | 0.25 VDD + 0.8V | VDD                                                                         | V     | VDD < 4.5V                                |
| D040A        |                                                                                                                                                                               |                                        | 2.0             | Vdd                                                                         | V     | $4.5V \le VDD \le 5.5V$                   |
| D041         |                                                                                                                                                                               | with Schmitt Trigger buffer            | 0.8 Vdd         | Vdd                                                                         | V     | <u>_</u>                                  |
| D041A        |                                                                                                                                                                               | RC3 and RC4                            | 0.7 Vdd         | Vdd                                                                         | V     | I <sup>2</sup> C enabled                  |
| D041B        |                                                                                                                                                                               |                                        | 2.1             | Vdd                                                                         |       | I <sup>2</sup> C enabled                  |
| D042         |                                                                                                                                                                               | MCLR                                   | 0.8 Vdd         | Vdd                                                                         | V     |                                           |
| D043         |                                                                                                                                                                               | OSC1                                   | 0.7 Vdd         | Vdd                                                                         | V     | HS, HSPLL modes                           |
| D043A        |                                                                                                                                                                               | OSC1                                   | 0.8 VDD         | VDD                                                                         | V     | EC mode                                   |
| D043B        |                                                                                                                                                                               | OSC1                                   | 0.9 VDD         | VDD                                                                         |       | RC mode(')                                |
| D043C        |                                                                                                                                                                               |                                        | 1.6             | VDU<br>VDD                                                                  | V     | AT, LF HOUES                              |
|              | lı∟                                                                                                                                                                           | Input Leakage Current <sup>(2,3)</sup> |                 |                                                                             | -     |                                           |
| D060         |                                                                                                                                                                               | I/O ports                              | _               | +200                                                                        | nA    | Vss < 5.5V                                |
|              |                                                                                                                                                                               |                                        |                 |                                                                             |       | $Vss \le VPIN \le VDD$                    |
|              |                                                                                                                                                                               |                                        |                 |                                                                             |       | Pin at high-impedance                     |
|              |                                                                                                                                                                               |                                        |                 | ±50                                                                         | nA    | Vss < 3V                                  |
|              |                                                                                                                                                                               |                                        |                 |                                                                             |       | Vss ≤ VPIN ≤ VDD<br>Din at high impodance |
| DOG1         |                                                                                                                                                                               | MCLB                                   |                 | ⊥4                                                                          |       |                                           |
| D063         |                                                                                                                                                                               |                                        |                 | ±।<br>⊥1                                                                    | μΑ    |                                           |
| 0003         | IDU                                                                                                                                                                           | Week Bull-up Current                   |                 | ±1                                                                          | μΑ    |                                           |
| 070          |                                                                                                                                                                               | POPTR work pull up ourront             | 50              | 400                                                                         |       |                                           |
| 0100         | IPUKB                                                                                                                                                                         | FOR TE weak puil-up cutterit           | 50              | 400                                                                         | μΑ    | v DD - $3v$ , $v$ PIN = $v$ SS            |

**Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PIC<sup>®</sup> device be driven with an external clock while in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as current sourced by the pin.

## 20-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units    | MILLIMETERS |          |      |  |
|--------------------------|----------|-------------|----------|------|--|
| Dimension                | n Limits | MIN         | NOM      | MAX  |  |
| Number of Pins           | Ν        |             | 20       |      |  |
| Pitch                    | е        |             | 0.65 BSC |      |  |
| Overall Height           | А        | -           | -        | 2.00 |  |
| Molded Package Thickness | A2       | 1.65        | 1.75     | 1.85 |  |
| Standoff                 | A1       | 0.05        | -        | -    |  |
| Overall Width            | E        | 7.40        | 7.80     | 8.20 |  |
| Molded Package Width     | E1       | 5.00        | 5.30     | 5.60 |  |
| Overall Length           | D        | 6.90        | 7.20     | 7.50 |  |
| Foot Length              | L        | 0.55        | 0.75     | 0.95 |  |
| Footprint                | L1       |             | 1.25 REF |      |  |
| Lead Thickness           | С        | 0.09        | -        | 0.25 |  |
| Foot Angle               | φ        | 0°          | 4°       | 8°   |  |
| Lead Width               | b        | 0.22        | -        | 0.38 |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-072B

## 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                  |    | MILLIMETERS |      |      |
|------------------------|----|-------------|------|------|
| Dimension Limits       |    | MIN         | NOM  | MAX  |
| Number of Pins         | Ν  | 28          |      |      |
| Pitch                  | е  | 0.65 BSC    |      |      |
| Overall Height         | А  | 0.80        | 0.90 | 1.00 |
| Standoff               | A1 | 0.00        | 0.02 | 0.05 |
| Contact Thickness      | A3 | 0.20 REF    |      |      |
| Overall Width          | E  | 6.00 BSC    |      |      |
| Exposed Pad Width      | E2 | 3.65        | 3.70 | 4.20 |
| Overall Length         | D  | 6.00 BSC    |      |      |
| Exposed Pad Length     | D2 | 3.65        | 3.70 | 4.20 |
| Contact Width          | b  | 0.23        | 0.30 | 0.35 |
| Contact Length         | L  | 0.50        | 0.55 | 0.70 |
| Contact-to-Exposed Pad | K  | 0.20        | -    | -    |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-105B

## APPENDIX A: REVISION HISTORY

## **Revision A (November 2005)**

Original data sheet for PIC18F1230/1330 devices.

### **Revision B (February 2006)**

Data bank information was updated and a note was added for calculating the PCPWM duty cycle.

#### TABLE A-1: SECTION REVISION HISTORY

### Revision C (March 2007)

Updated Section 23.0 "Electrical Characteristics" and Section 24.0 "Packaging Information".

### Revision D (November 2009)

Updated LIN 1.2 to LIN/J2602 throughout document along with minor corrections throughout document. Added the PIC18LF1230 and PIC18LF1330 devices. Refer to Table A-1 for additional revision history.

| Section Name                                                                                     | Update Description                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 1.0 "Device Overview"                                                                    | Updated Table 1-2                                                                                                                                                                                                                                                                                                               |
| Section 6.0 "Memory Organization"                                                                | Updated Table 6-2                                                                                                                                                                                                                                                                                                               |
| Section 7.0 "Flash Program Memory"                                                               | Updated Section 7.2.4 "Table Pointer Boundaries", Figure 7-3                                                                                                                                                                                                                                                                    |
| Section 8.0 "Data EEPROM Memory"                                                                 | Updated Section 8.2 "EECON1 and EECON2 Registers",<br>Section 8.8 "Using the Data EEPROM"                                                                                                                                                                                                                                       |
| Section 10.0 "I/O Ports"                                                                         | Updated Section 10.2 "PORTB, TRISB and LATB Registers"                                                                                                                                                                                                                                                                          |
| Section 14.0 "Power Control PWM Module"                                                          | Updated Register 14-6, Section 14.11.2 "Output Polarity Con-<br>trol"                                                                                                                                                                                                                                                           |
| Section 15.0 "Enhanced Universal Synchro-<br>nous Asynchronous Receiver Transmitter<br>(EUSART)" | Updated Register 15-3, Section 15.1 "Baud Rate Generator<br>(BRG)", Table 15-2, Section 15.1.3 "Auto-Baud Rate Detect",<br>Section 15.2 "EUSART Asynchronous Mode", Table 15-5,<br>Table 15-6, Section 15.3 "EUSART Synchronous Master<br>Mode", Figure 15-11, Table 15-7, Figure 15-13, Table 15-8,<br>Table 15-9, Table 15-10 |
| Section 16.0 "10-Bit Analog-to-Digital Con-<br>verter (A/D) Module"                              | Updated Register 16-2                                                                                                                                                                                                                                                                                                           |
| Section 17.0 "Comparator Module"                                                                 | Updated Figure 17-2                                                                                                                                                                                                                                                                                                             |
| Section 18.0 "Comparator Voltage Refer-<br>ence Module"                                          | Updated Section 18.1 "Configuring the Comparator Voltage Reference", Register 18-1, Figure 18-1                                                                                                                                                                                                                                 |
| Section 20.0 "Special Features of the CPU"                                                       | Updated Register 20-6, Register 20-13, Register 20-14                                                                                                                                                                                                                                                                           |
| Section 22.0 "Instruction Set Summary"                                                           | Updated Table 22-2                                                                                                                                                                                                                                                                                                              |
| Section 23.0 "Electrical Characteristics"                                                        | Updated Table 23-1, Figure 23-3, Table 23-2, Table 23-3, Table 23-4, Table 23-5, Table 23-6, Table 23-8, Table 23-14, Table 23-15                                                                                                                                                                                               |