



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 25MHz                                                                     |
| Connectivity               | UART/USART                                                                |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                |
| Number of I/O              | 16                                                                        |
| Program Memory Size        | 4KB (2K x 16)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 128 x 8                                                                   |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                               |
| Data Converters            | A/D 4x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                            |
| Supplier Device Package    | 18-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f1230-e-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.0 DEVICE OVERVIEW

This document contains device-specific information for the following devices:

- PIC18F1230 PIC18F1330
- PIC18LF1230 PIC18LF1330

This family offers the advantages of all PIC18 microcontrollers – namely, high computational performance at an economical price – with the addition of highendurance Enhanced Flash program memory. On top of these features, the PIC18F1230/1330 family introduces design enhancements that make these microcontrollers a logical choice for many high-performance, power control and motor control applications.

Peripheral highlights include:

- 14-bit resolution Power Control PWM module
- (PCPWM) with programmable dead-time insertion

The PCPWM can generate up to six complementary PWM outputs with dead-band time insertion. Overdrive current is detected by off-chip analog comparators or the digital Fault input (FLTA).

PIC18F1230/1330 devices also feature Flash program memory and an internal RC oscillator.

#### 1.1 New Core Features

#### 1.1.1 nanoWatt TECHNOLOGY

All of the devices in the PIC18F1230/1330 family incorporate a range of features that can significantly reduce power consumption during operation. Key items include:

- Alternate Run Modes: By clocking the controller from the Timer1 source or the internal oscillator block, power consumption during code execution can be reduced by as much as 90%.
- **Multiple Idle Modes:** The controller can also run with its CPU core disabled but the peripherals still active. In these states, power consumption can be reduced even further, to as little as 4% of normal operation requirements.
- **On-the-Fly Mode Switching:** The power-managed modes are invoked by user code during operation, allowing the user to incorporate power-saving ideas into their application's software design.
- Low Consumption in Key Modules: The power requirements for both Timer1 and the Watchdog Timer are minimized. See Section 23.0 "Electrical Characteristics" for values.

### 1.1.2 MULTIPLE OSCILLATOR OPTIONS AND FEATURES

All of the devices in the PIC18F1230/1330 family offer ten different oscillator options, allowing users a wide range of choices in developing application hardware. These include:

- Four Crystal modes, using crystals or ceramic resonators.
- Two External Clock modes, offering the option of using two pins (oscillator input and a divide-by-4 clock output) or one pin (oscillator input, with the second pin reassigned as general I/O).
- Two External RC Oscillator modes with the same pin options as the External Clock modes.
- An internal oscillator block which provides an 8 MHz clock and an INTRC source (approximately 31 kHz), as well as a range of six user-selectable clock frequencies, between 125 kHz to 4 MHz, for a total of eight clock frequencies. This option frees the two oscillator pins for use as additional general purpose I/Os.
- A Phase Lock Loop (PLL) frequency multiplier, available to both the High-Speed Crystal and Internal Oscillator modes, which allows clock speeds of up to 40 MHz. Used with the internal oscillator, the PLL gives users a complete selection of clock speeds, from 31 kHz to 32 MHz, all without using an external crystal or clock circuit.

Besides its availability as a clock source, the internal oscillator block provides a stable reference source that gives the family additional features for robust operation:

- Fail-Safe Clock Monitor: This option constantly monitors the main clock source against a reference signal provided by the internal oscillator. If a clock failure occurs, the controller is switched to the internal oscillator block, allowing for continued low-speed operation or a safe application shutdown.
- **Two-Speed Start-up:** This option allows the internal oscillator to serve as the clock source from Power-on Reset, or wake-up from Sleep mode, until the primary clock source is available.

|                      | Pin Number    |           |         | Din Buffor |        |                                                     |  |  |
|----------------------|---------------|-----------|---------|------------|--------|-----------------------------------------------------|--|--|
| Pin Name             | PDIP,<br>SOIC | SSOP      | QFN     | Туре       | Туре   | Description                                         |  |  |
| MCLR/Vpp/RA5/FLTA    | 4             | 4         | 1       |            |        | Master Clear (input), programming voltage (input)   |  |  |
|                      |               |           |         |            |        | or Fault detect input.                              |  |  |
| MCLR                 |               |           |         | I          | ST     | Master Clear (Reset) input. This pin is an          |  |  |
|                      |               |           |         |            |        | active-low Reset to the device.                     |  |  |
| VPP                  |               |           |         | I          | Analog | Programming voltage input.                          |  |  |
| RA5                  |               |           |         | I          | ST     | Digital input.                                      |  |  |
| FLTA <sup>(1)</sup>  |               |           |         | I          | ST     | Fault detect input for PWM.                         |  |  |
| RA7/OSC1/CLKI/       | 16            | 18        | 21      |            |        | Oscillator crystal, external clock input, Timer1    |  |  |
| T1OSI/FLTA           |               |           |         |            |        | oscillator input or Fault detect input.             |  |  |
| RA7                  |               |           |         | I/O        | ST     | Digital I/O.                                        |  |  |
| OSC1                 |               |           |         | I          | Analog | Oscillator crystal input or external clock source   |  |  |
|                      |               |           |         |            |        | input.                                              |  |  |
| CLKI                 |               |           |         | I          | —      | External clock source input.                        |  |  |
| $T10SI^{(2)}$        |               |           |         | I          | Analog | Timer1 oscillator input.                            |  |  |
| FLTA                 |               |           |         | I          | ST     | Fault detect input for PWM.                         |  |  |
| RA6/OSC2/CLKO/       | 15            | 17        | 20      |            |        | Oscillator crystal, clock output, Timer1 oscillator |  |  |
| T1OSO/T1CKI/AN3      |               |           |         |            |        | output or analog input.                             |  |  |
| RA6                  |               |           |         | I/O        | ST     | Digital I/O.                                        |  |  |
| OSC2                 |               |           |         | 0          | —      | Oscillator crystal output or external clock         |  |  |
|                      |               |           |         |            |        | source input.                                       |  |  |
| CLKO                 |               |           |         | 0          | —      | External clock source output.                       |  |  |
| T10SO(2)             |               |           |         | 0          | —      | Timer1 oscillator output.                           |  |  |
| TICKI(2)             |               |           |         |            | ST     | Timer1 clock input.                                 |  |  |
| AN3                  |               |           |         |            | Analog | Analog input 3.                                     |  |  |
| Legend: TTL = TTL co | ompatible     | e input   |         |            | CMC    | DS = CMOS compatible input or output                |  |  |
| ST = Schmit          | tt Triggei    | r input w | ith CMC | S level    | s I    | = Input                                             |  |  |
| O = Output           | t             |           |         |            | Р      | = Power                                             |  |  |

| TABLE 1-2: | PIC18F1230/1330 PINOUT I/O DESCRIPTIONS |
|------------|-----------------------------------------|
|            |                                         |

**Note 1:** Placement of FLTA depends on the value of Configuration bit, FLTAMX, of CONFIG3H.

2: Placement of T1OSI and T1OSO/T1CKI depends on the value of Configuration bit, T1OSCMX, of CONFIG3H.

## 4.3 Sleep Mode

The power-managed Sleep mode in the PIC18F1230/ 1330 devices is identical to the legacy Sleep mode offered in all other PIC devices. It is entered by clearing the IDLEN bit (the default state on device Reset) and executing the SLEEP instruction. This shuts down the selected oscillator (Figure 4-5). All clock source status bits are cleared.

Entering the Sleep mode from any other mode does not require a clock switch. This is because no clocks are needed once the controller has entered Sleep. If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run.

When a wake event occurs in Sleep mode (by interrupt, Reset or WDT time-out), the device will not be clocked until the clock source selected by the SCS1:SCS0 bits becomes ready (see Figure 4-6), or it will be clocked from the internal oscillator block if either the Two-Speed Start-up or the Fail-Safe Clock Monitor are enabled (see **Section 20.0 "Special Features of the CPU"**). In either case, the OSTS bit is set when the primary clock is providing the device clocks. The IDLEN and SCS bits are not affected by the wake-up.

#### 4.4 Idle Modes

The Idle modes allow the controller's CPU to be selectively shut down while the peripherals continue to operate. Selecting a particular Idle mode allows users to further manage power consumption.

If the IDLEN bit is set to a '1' when a SLEEP instruction is executed, the peripherals will be clocked from the clock source selected using the SCS1:SCS0 bits; however, the CPU will not be clocked. The clock source status bits are not affected. Setting IDLEN and executing a SLEEP instruction provides a quick method of switching from a given Run mode to its corresponding Idle mode.

If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run.

Since the CPU is not executing instructions, the only exits from any of the Idle modes are by interrupt, WDT time-out or a Reset. When a wake event occurs, CPU execution is delayed by an interval of TCSD (parameter 38, Table 23-10) while it becomes ready to execute code. When the CPU begins executing code, it resumes with the same clock source for the current Idle mode. For example, when waking from RC\_IDLE mode, the internal oscillator block will clock the CPU and peripherals (in other words, RC\_RUN mode). The IDLEN and SCS bits are not affected by the wake-up.

While in any Idle mode or the Sleep mode, a WDT time-out will result in a WDT wake-up to the Run mode currently specified by the SCS1:SCS0 bits.











## FIGURE 5-7: TIME-OUT SEQUENCE ON POR W/PLL ENABLED (MCLR TIED TO VDD)



## 5.6 Reset State of Registers

Most registers are unaffected by a Reset. Their status is unknown on POR and unchanged by all other Resets. The other registers are forced to a "Reset state" depending on the type of Reset that occurred.

Most registers are not affected by a WDT wake-up, since this is viewed as the resumption of normal operation. Status bits from the RCON register,  $\overline{RI}$ ,  $\overline{TO}$ ,  $\overline{PD}$ ,  $\overline{POR}$  and  $\overline{BOR}$ , are set or cleared differently in different Reset situations, as indicated in Table 5-3. These bits are used in software to determine the nature of the Reset. Table 5-4 describes the Reset states for all of the Special Function Registers. These are categorized by Power-on and Brown-out Resets, Master Clear and WDT Resets and WDT wake-ups.

| Condition                                                   | Program               |                  | RCC | N Reg | jister |     |     | STKPTR | Register |
|-------------------------------------------------------------|-----------------------|------------------|-----|-------|--------|-----|-----|--------|----------|
| Condition                                                   | Counter               | SBOREN           | RI  | то    | PD     | POR | BOR | STKFUL | STKUNF   |
| Power-on Reset                                              | 0000h                 | 1                | 1   | 1     | 1      | 0   | 0   | 0      | 0        |
| RESET Instruction                                           | 0000h                 | u <b>(2)</b>     | 0   | u     | u      | u   | u   | u      | u        |
| Brown-out Reset                                             | 0000h                 | u <b>(2)</b>     | 1   | 1     | 1      | u   | 0   | u      | u        |
| MCLR during Power-Managed Run Modes                         | 0000h                 | <sub>ປ</sub> (2) | u   | 1     | u      | u   | u   | u      | u        |
| MCLR during Power-Managed<br>Idle Modes and Sleep Mode      | 0000h                 | u <b>(2)</b>     | u   | 1     | 0      | u   | u   | u      | u        |
| WDT Time-out during Full Power<br>or Power-Managed Run Mode | 0000h                 | ս <b>(2)</b>     | u   | 0     | u      | u   | u   | u      | u        |
| MCLR during Full Power<br>Execution                         | 0000h                 | ս <b>(2)</b>     | u   | u     | u      | u   | u   | u      | u        |
| Stack Full Reset (STVREN = 1)                               | 0000h                 | ս <b>(2)</b>     | u   | u     | u      | u   | u   | 1      | u        |
| Stack Underflow Reset<br>(STVREN = 1)                       | 0000h                 | ս <b>(2)</b>     | u   | u     | u      | u   | u   | u      | 1        |
| Stack Underflow Error (not an actual Reset, STVREN = 0)     | 0000h                 | ս <b>(2)</b>     | u   | u     | u      | u   | u   | u      | 1        |
| WDT Time-out during<br>Power-Managed Idle or<br>Sleep Modes | PC + 2                | ս <b>(2)</b>     | u   | 0     | 0      | u   | u   | u      | u        |
| Interrupt Exit from<br>Power-Managed Modes                  | PC + 2 <sup>(1)</sup> | u <b>(2)</b>     | u   | u     | 0      | u   | u   | u      | u        |

#### TABLE 5-3: STATUS BITS, THEIR SIGNIFICANCE AND THE INITIALIZATION CONDITION FOR RCON REGISTER

Legend: u = unchanged

**Note 1:** When the wake-up is due to an interrupt and the GIEH or GIEL bit is set, the PC is loaded with the interrupt vector (008h or 0018h).

2: Reset state is '1' for POR and unchanged for all other Resets when software BOR is enabled (BOREN1:BOREN0 Configuration bits = 01 and SBOREN = 1); otherwise, the Reset state is '0'.



## 6.3.2 ACCESS BANK

While the use of the BSR with an embedded 8-bit address allows users to address the entire range of data memory, it also means that the user must always ensure that the correct bank is selected. Otherwise, data may be read from or written to the wrong location. This can be disastrous if a GPR is the intended target of an operation, but an SFR is written to instead. Verifying and/or changing the BSR for each read or write to data memory can become very inefficient.

To streamline access for the most commonly used data memory locations, the data memory is configured with an Access Bank, which allows users to access a mapped block of memory without specifying a BSR. The Access Bank consists of the first 128 bytes of memory (00h-7Fh) in Bank 0 and the last 128 bytes of memory (80h-FFh) in Block 15. The lower half is known as the "Access RAM" and is composed of GPRs. The upper half is where the device's SFRs are mapped. These two areas are mapped contiguously in the Access Bank and can be addressed in a linear fashion by an 8-bit address (Figure 6-5).

The Access Bank is used by core PIC18 instructions that include the Access RAM bit (the 'a' parameter in the instruction). When 'a' is equal to '1', the instruction uses the BSR and the 8-bit address included in the opcode for the data memory address. When 'a' is '0',

however, the instruction is forced to use the Access Bank address map; the current value of the BSR is ignored entirely.

Using this "forced" addressing allows the instruction to operate on a data address in a single cycle without updating the BSR first. For 8-bit addresses of 80h and above, this means that users can evaluate and operate on SFRs more efficiently. The Access RAM below 80h is a good place for data values that the user might need to access rapidly, such as immediate computational results or common program variables. Access RAM also allows for faster and more code efficient context saving and switching of variables.

The mapping of the Access Bank is slightly different when the extended instruction set is enabled (XINST Configuration bit = 1). This is discussed in more detail in Section 6.5.3 "Mapping the Access Bank in Indexed Literal Offset Addressing Mode".

#### 6.3.3 GENERAL PURPOSE REGISTER FILE

PIC18 devices may have banked memory in the GPR area. This is data RAM which is available for use by all instructions. GPRs start at the bottom of Bank 0 (address 000h) and grow upwards towards the bottom of the SFR area. GPRs are not initialized by a Power-on Reset and are unchanged on all other Resets.

| REGISTER 11-8: | PIE2: PERIPHERAL | INTERRUPT EI | NABLE REGISTER 2 |
|----------------|------------------|--------------|------------------|
|                |                  |              |                  |

| R/W-0           | U-0           | U-0                | R/W-0          | U-0              | R/W-0            | U-0             | U-0   |
|-----------------|---------------|--------------------|----------------|------------------|------------------|-----------------|-------|
| OSCFIE          | —             | —                  | EEIE           | —                | LVDIE            | —               | —     |
| bit 7           |               |                    |                |                  |                  |                 | bit 0 |
|                 |               |                    |                |                  |                  |                 |       |
| Legend:         |               |                    |                |                  |                  |                 |       |
| R = Readable    | bit           | W = Writable       | bit            | U = Unimpler     | mented bit, read | as '0'          |       |
| -n = Value at F | POR           | '1' = Bit is set   |                | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |
|                 |               |                    |                |                  |                  |                 |       |
| bit 7           | OSCFIE: Osc   | illator Fail Inter | rupt Enable b  | it               |                  |                 |       |
|                 | 1 = Enabled   |                    |                |                  |                  |                 |       |
|                 | 0 = Disabled  |                    |                |                  |                  |                 |       |
| bit 6-5         | Unimplemen    | ted: Read as '     | 0'             |                  |                  |                 |       |
| bit 4           | EEIE: Data El | EPROM/Flash        | Write Operati  | on Interrupt Er  | nable bit        |                 |       |
|                 | 1 = Enabled   |                    |                |                  |                  |                 |       |
|                 | 0 = Disabled  |                    |                |                  |                  |                 |       |
| bit 3           | Unimplemen    | ted: Read as '     | 0'             |                  |                  |                 |       |
| bit 2           | LVDIE: Low-\  | /oltage Detect     | Interrupt Enab | ole bit          |                  |                 |       |
|                 | 1 = Enabled   |                    |                |                  |                  |                 |       |
|                 | 0 = Disabled  |                    |                |                  |                  |                 |       |
| bit 1-0         | Unimplemen    | ted: Read as '     | 0'             |                  |                  |                 |       |

#### REGISTER 11-9: PIE3: PERIPHERAL INTERRUPT ENABLE REGISTER 3

| U-0   | U-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0   |
|-------|-----|-----|-------|-----|-----|-----|-------|
| —     | —   | —   | PTIE  | —   | —   | —   | —     |
| bit 7 |     |     |       |     |     |     | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

- bit 7-5 Unimplemented: Read as '0'
- bit 4 PTIE: PWM Time Base Interrupt Enable bit
  - 1 = PWM enabled
  - 0 = PWM disabled
- bit 3-0 Unimplemented: Read as '0'

#### 14.8.2 PWM CHANNEL OVERRIDE

PWM output may be manually overridden for each PWM channel by using the appropriate bits in the OVDCOND and OVDCONS registers. The user may select the following signal output options for each PWM output pin operating in the Independent PWM mode:

- I/O pin outputs PWM signal
- I/O pin inactive
- I/O pin active

Refer to **Section 14.10 "PWM Output Override"** for details for all the override functions.





#### 14.9 Single-Pulse PWM Operation

The single-pulse PWM operation is available only in Edge-Aligned mode. In this mode, the PWM module will produce single-pulse output. Single-pulse operation is configured when the PTMOD1:PTMOD0 bits are set to '01' in the PTCON0 register. This mode of operation is useful for driving certain types of ECMs.

In Single-Pulse mode, the PWM I/O pin(s) are driven to the active state when the PTEN bit is set. When the PWM timer match with Duty Cycle register occurs, the PWM I/O pin is driven to the inactive state. When the PWM timer match with the PTPER register occurs, the PTMR register is cleared, all active PWM I/O pins are driven to the inactive state, the PTEN bit is cleared and an interrupt is generated if the corresponding interrupt bit is set.

| Note: | PTPER and PDCx values are held as they     |
|-------|--------------------------------------------|
|       | are after the single-pulse output. To have |
|       | another cycle of single pulse, only PTEN   |
|       | has to be enabled.                         |

#### 14.10 PWM Output Override

The PWM output override bits allow the user to manually drive the PWM I/O pins to specified logic states, independent of the duty cycle comparison units. The PWM override bits are useful when controlling various types of ECMs, like a BLDC motor.

OVDCOND and OVDCONS registers are used to define the PWM override options. The OVDCOND register contains six bits, POVD5:POVD0, that determine which PWM I/O pins will be overridden. The OVDCONS register contains six bits, POUT5:POUT0, that determine the state of the PWM I/O pins when a particular output is overridden via the POVD bits.

The POVD bits are active-low control bits. When the POVD bits are set, the corresponding POUT bit will have no effect on the PWM output. In other words, the pins corresponding to POVD bits that are set will have the duty PWM cycle set by the PDCx registers. When one of the POVD bits is cleared, the output on the corresponding PWM I/O pin will be determined by the state of the POUT bit. When a POUT bit is set, the PWM pin will be driven to its active state. When the POUT bit is cleared, the PWM pin will be driven to its inactive state.

#### 14.10.1 COMPLEMENTARY OUTPUT MODE

The even numbered PWM I/O pins have override restrictions when a pair of PWM I/O pins are operating in the Complementary mode (PMODx = 0). In Complementary mode, if the even numbered pin is driven active by clearing the corresponding POVD bit and by setting the POUT bits in the OVDCOND and OVDCONS registers, the output signal is forced to be the complement of the odd numbered I/O pin in the pair (see Figure 14-2 for details).

#### 14.10.2 OVERRIDE SYNCHRONIZATION

If the OSYNC bit in the PWMCON1 register is set, all output overrides performed via the OVDCOND and OVDCONS registers will be synchronized to the PWM time base. Synchronous output overrides will occur on the following conditions:

- When the PWM is in Edge-Aligned mode, synchronization occurs when PTMR is zero.
- When the PWM is in Center-Aligned mode, synchronization occurs when PTMR is zero and when the value of PTMR matches PTPER.
  - **Note 1:** In the Complementary mode, the even channel cannot be forced active by a Fault or override event when the odd channel is active. The even channel is always the complement of the odd channel, with dead-time inserted, before the odd channel can be driven to its active state as shown in Figure 14-20.
    - 2: Dead time inserted in the PWM channels even when they are in Override mode.

#### 14.12.2 FAULT INPUT MODE

The FLTAMOD bit in the FLTCONFIG register determines whether the PWM I/O pins are deactivated when they are overridden by a Fault input.

FLTAS bit in the FLTCONFIG register gives the status of the Fault A input.

The Fault input has two modes of operation:

#### • Inactive Mode (FLTAMOD = 0)

This is a catastrophic Fault Management mode. When the Fault occurs in this mode, the PWM outputs are deactivated. The PWM pins will remain in Inactivated mode until the Fault is cleared (Fault input is driven high) and the corresponding Fault status bit has been cleared in software. The PWM outputs are enabled immediately at the beginning of the following PWM period, after Fault status bit (FLTAS) is cleared.

• Cycle-by-Cycle Mode (FLTAMOD = 1)

When the Fault occurs in this mode, the PWM outputs are deactivated. The PWM outputs will remain in the defined Fault states (all PWM outputs inactive) for as long as the Fault pin is held low. After the Fault pin is driven high, the PWM outputs will return to normal operation at the beginning of the following PWM period and the FLTAS bit is automatically cleared.

## 14.12.3 PWM OUTPUTS WHILE IN FAULT CONDITION

While in the Fault state (i.e., FLTA input is active), the PWM output signals are driven into their inactive states.

#### 14.12.4 PWM OUTPUTS IN DEBUG MODE

The BRFEN bit in the FLTCONFIG register controls the simulation of Fault condition when a breakpoint is hit, while debugging the application using an In-Circuit Debugger (ICD). Setting the BRFEN bit to high enables the Fault condition on breakpoint, thus driving the PWM outputs to inactive state. This is done to avoid any continuous keeping of status on the PWM pin, which may result in damage of the power devices connected to the PWM outputs.

If BRFEN = 0, the Fault condition on breakpoint is disabled.

Note: It is highly recommended to enable the Fault condition on breakpoint if a debugging tool is used while developing the firmware and the high-power circuitry is used. When the device is ready to program after debugging the firmware, the BRFEN bit can be disabled.

#### REGISTER 14-8: FLTCONFIG: FAULT CONFIGURATION REGISTER

| P/M/-0          | 11-0                       | 11_0                       | 11.0            | 11-0                         | R/M/0                     | P/M/O           | P///_0          |
|-----------------|----------------------------|----------------------------|-----------------|------------------------------|---------------------------|-----------------|-----------------|
|                 | 0-0                        | 0-0                        | 0-0             | 0-0                          |                           |                 |                 |
| BRFEN           | _                          | _                          | _               |                              | FLIAS                     | FLIAMOD         | FLIAEN          |
| bit 7           |                            |                            |                 |                              |                           |                 | bit 0           |
|                 |                            |                            |                 |                              |                           |                 |                 |
| Legend:         |                            |                            |                 |                              |                           |                 |                 |
| R = Readable I  | bit                        | W = Writable               | bit             | U = Unimpler                 | mented bit, read          | l as '0'        |                 |
| -n = Value at P | OR                         | '1' = Bit is set           |                 | '0' = Bit is cle             | ared                      | x = Bit is unkr | iown            |
| <u></u>         |                            |                            |                 |                              |                           |                 |                 |
| bit 7           | BRFEN: Brea                | kpoint Fault Er            | nable bit       |                              |                           |                 |                 |
|                 | 1 = Enable Fa              | ault condition o           | n a breakpoin   | t                            |                           |                 |                 |
|                 | 0 = Disable Fa             | ault condition             |                 |                              |                           |                 |                 |
| bit 6-3         | Unimplement                | ted: Read as '             | כ'              |                              |                           |                 |                 |
| bit 2           | FLTAS: Fault               | A Status bit               |                 |                              |                           |                 |                 |
|                 | $1 = \overline{FLTA}$ is a | sserted:                   |                 |                              |                           |                 |                 |
|                 | if FLTAM                   | DD = 0, cleared            | d by the user;  |                              |                           |                 |                 |
|                 | if FLTAM                   | DD = 1, cleared            | d automaticall  | y at beginning               | of the new peri           | od when FLTA    | is deasserted   |
|                 |                            |                            |                 |                              |                           |                 |                 |
| bit 1           | FLIAMOD: Fa                | ault A Mode bit            |                 |                              |                           |                 |                 |
|                 | 1 = Cycle-by-              | Cycle mode: P              | ins are inactiv | e for the rema               | inder of the curr         | ent PWM period  | d or until FLTA |
|                 | 0 = Inactive n             | node <sup>.</sup> Pins are | deactivated (   | nalically<br>catastrophic fa | ailure) until <u>FLTA</u> | is deasserted   | and FLTAS is    |
|                 | cleared b                  | v the user only            |                 |                              |                           |                 |                 |
| bit 0           | FI TAFN: Fau               | It A Enable bit            |                 |                              |                           |                 |                 |
|                 | 1 = Enable Fa              |                            |                 |                              |                           |                 |                 |
|                 | 0 = Disable Fa             | ault A                     |                 |                              |                           |                 |                 |
|                 |                            |                            |                 |                              |                           |                 |                 |

## 14.13 PWM Update Lockout

For a complex PWM application, the user may need to write up to four Duty Cycle registers and the PWM Time Base Period Register, PTPER, at a given time. In some applications, it is important that all buffer registers be written before the new duty cycle and period values are loaded for use by the module.

A PWM update lockout feature may optionally be enabled so the user may specify when new duty cycle buffer values are valid. The PWM update lockout feature is enabled by setting the control bit, UDIS, in the PWMCON1 register. This bit affects all Duty Cycle Buffer registers and the PWM Time Base Period register, PTPER.

To perform a PWM update lockout:

- 1. Set the UDIS bit.
- 2. Write all Duty Cycle registers and PTPER, if applicable.
- 3. Clear the UDIS bit to re-enable updates.
- 4. With this, when UDIS bit is cleared, the buffer values will be loaded to the actual registers. This makes a synchronous loading of the registers.

## 14.14 PWM Special Event Trigger

The PWM module has a Special Event Trigger capability that allows A/D conversions to be synchronized to the PWM time base. The A/D sampling and conversion time may be programmed to occur at any point within the PWM period. The Special Event Trigger allows the user to minimize the delay between the time when A/D conversion results are acquired and the time when the duty cycle value is updated.

The PWM 16-bit Special Event Trigger register, SEVTCMP (high and low), and five control bits in the PWMCON1 register are used to control its operation.

The PTMR value for which a Special Event Trigger should occur is loaded into the SEVTCMP register pair. SEVTDIR bit in PWMCON1 register specifies the counting phase when the PWM time base is in a Continuous Up/Down Count mode.

If the SEVTDIR bit is cleared, the Special Event Trigger will occur on the upward counting cycle of the PWM time base. If SEVTDIR is set, the Special Event Trigger will occur on the downward count cycle of the PWM time base. The SEVTDIR bit only effects this operation when the PWM timer is in the Continuous Up/Down Count mode.

| Note: | The Special Event Trigger will take place |
|-------|-------------------------------------------|
|       | only for non-zero values in the SEVTCMP   |
|       | registers.                                |

#### 14.14.1 SPECIAL EVENT TRIGGER ENABLE

The PWM module will always produce Special Event Trigger pulses. This signal may optionally be used by the A/D module. Refer to **Chapter 16.0 "10-Bit Analog-to-Digital Converter (A/D) Module"** for details.

#### 14.14.2 SPECIAL EVENT TRIGGER POSTSCALER

The PWM Special Event Trigger has a postscaler that allows a 1:1 to 1:16 postscale ratio. The postscaler is configured by writing the SEVOPS3:SEVOPS0 control bits in the PWMCON1 register.

The Special Event Trigger output postscaler is cleared on any write to the SEVTCMP register pair, or on any device Reset.

#### 15.3.2 EUSART SYNCHRONOUS MASTER RECEPTION

Once Synchronous mode is selected, reception is enabled by setting either the Single Receive Enable bit, SREN (RCSTA<5>), or the Continuous Receive Enable bit, CREN (RCSTA<4>). Data is sampled on the RX pin on the falling edge of the clock.

If enable bit, SREN, is set, only a single word is received. If enable bit, CREN, is set, the reception is continuous until CREN is cleared. If both bits are set, then CREN takes precedence.

To set up a Synchronous Master Reception:

FIGURE 15-13:

- 1. If any error occurred, clear the error by clearing bit, CREN.
- If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set.
- Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRG16 bit, as required, to achieve the desired baud rate.

- 4. Enable the synchronous master serial port by setting bits, SYNC, SPEN and CSRC.
- 5. Ensure bits, CREN and SREN, are clear.
- 6. If the signal from the CK pin is to be inverted, set the TXCKP bit.
- 7. If interrupts are desired, set enable bit, RCIE.
- 8. If 9-bit reception is desired, set bit, RX9.
- 9. If a single reception is required, set bit, SREN. For continuous reception, set bit, CREN.
- 10. Interrupt flag bit, RCIF, will be set when reception is complete and an interrupt will be generated if the enable bit, RCIE, was set.
- 11. Read the RCSTA register to get the 9th bit (if enabled) and determine if any error occurred during reception.
- 12. Read the 8-bit received data by reading the RCREG register.

| Q2 Q3 C                  | 4 Q1 Q2 Q3 Q4 | Q1 Q2 Q3 (             | Q4 Q1 Q2 Q3 Q4 | 4 Q1 Q2 Q3 Q4 | Q1 Q2 Q3 Q4      | Q1 Q2 Q3 Q4   | Q1 Q2 Q3 Q4 | 1 Q1 Q2 Q3 Q4 | 4 Q1 Q2 Q3 Q4 | Q1 Q2 Q3 Q4    |
|--------------------------|---------------|------------------------|----------------|---------------|------------------|---------------|-------------|---------------|---------------|----------------|
| RA3/RX/DT<br>pin         | :X            | bit 0                  | bit 1          | bit 2         | bit 3            | bit 4         | bit 5       | bit 6         | bit 7         |                |
| RA2/TX/CK pin<br>(TXCKP) | Ļ             |                        | ÷              | ;<br>         | ÷                | $\frac{1}{2}$ | :<br>:<br>  | $\frac{1}{2}$ | ;             | <br> <br> <br> |
| Write to<br>bit SREN     |               | 1<br><del>1</del><br>1 | •<br>•         | 1<br>1<br>1   | 1<br>+<br>1<br>1 | 1<br>1<br>1   | 1<br>1<br>1 | 1<br>         | 1<br>1<br>1   | •<br>•<br>•    |
| SREN bit                 |               |                        | ;              | •             | ,<br>,           | •             | •           | ;             | ;             |                |
| CREN bit <u>'0'</u>      | 1             | 1<br>1                 | 1              | 1             | 1                | 1<br>1        | 1           | 1             | 1             | ʻ0'            |
| RCIF bit<br>(Interrupt)  | ,<br>,<br>,   | ,<br>,<br>,            |                | ,<br>,<br>,   | ,<br>,<br>,      | ,<br>,<br>,   | ,<br>,<br>, | ,<br>,<br>,   | ;<br>;        |                |
| Read<br>RXREG            | 1<br>1        | 1<br>1<br>1            | 1<br>1<br>1    | 1<br>7<br>1   | 1<br>1<br>1      | ,<br>,<br>,   | 1<br>1<br>1 | 1<br>1<br>1   | 1<br>1<br>1   |                |
|                          | 1             | 1<br>1                 | 1<br>1         |               | 1<br>1<br>1      |               | 1<br>1<br>1 | 1             | 1<br>1<br>1   |                |
| Note: Timing diagram     | demonstrate   | es Sync Ma             | aster mode w   | ith bit SREN  | = 1 and bit      | BRGH = 0.     |             |               |               |                |

SYNCHRONOUS RECEPTION (MASTER MODE, SREN)

#### TABLE 15-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION

| Name                                                 | Bit 7                                             | Bit 6       | Bit 5         | Bit 4        | Bit 3         | Bit 2        | Bit 1      | Bit 0      | Reset<br>Values<br>on Page: |
|------------------------------------------------------|---------------------------------------------------|-------------|---------------|--------------|---------------|--------------|------------|------------|-----------------------------|
| INTCON                                               | GIE/GIEH                                          | PEIE/GIEL   | TMR0IE        | INT0IE       | RBIE          | TMR0IF       | INT0IF     | RBIF       | 47                          |
| PIR1                                                 |                                                   | ADIF        | RCIF          | TXIF         | CMP2IF        | CMP1IF       | CMP0IF     | TMR1IF     | 49                          |
| PIE1                                                 | —                                                 | ADIE        | RCIE          | TXIE         | CMP2IE        | CMP1IE       | CMP0IE     | TMR1IE     | 49                          |
| IPR1                                                 |                                                   | ADIP        | RCIP          | TXIP         | CMP2IP        | CMP1IP       | CMP0IP     | TMR1IP     | 49                          |
| RCSTA                                                | SPEN                                              | RX9         | SREN          | CREN         | ADDEN         | FERR         | OERR       | RX9D       | 48                          |
| RCREG                                                | EUSART R                                          | eceive Regi | ster          |              |               |              |            |            | 48                          |
| TXSTA                                                | CSRC                                              | TX9         | TXEN          | SYNC         | SENDB         | BRGH         | TRMT       | TX9D       | 48                          |
| BAUDCON                                              | ABDOVF                                            | RCIDL       | RXDTP         | TXCKP        | BRG16         | _            | WUE        | ABDEN      | 48                          |
| SPBRGH EUSART Baud Rate Generator Register High Byte |                                                   |             |               |              |               |              |            |            | 48                          |
| SPBRG                                                | PBRG EUSART Baud Rate Generator Register Low Byte |             |               |              |               |              |            |            | 48                          |
| Leaend: -                                            | — = unimple                                       | mented, rea | d as '0'. Sha | aded cells a | re not used · | for synchror | ous master | reception. | •                           |

### 15.4 EUSART Synchronous Slave Mode

Synchronous Slave mode is entered by clearing bit, CSRC (TXSTA<7>). This mode differs from the Synchronous Master mode in that the shift clock is supplied externally at the CK pin (instead of being supplied internally in Master mode). This allows the device to transfer or receive data while in any low-power mode.

#### 15.4.1 EUSART SYNCHRONOUS SLAVE TRANSMISSION

The operation of the Synchronous Master and Slave modes are identical, except in the case of the Sleep mode.

If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur:

- a) The first word will immediately transfer to the TSR register and transmit.
- b) The second word will remain in the TXREG register.
- c) Flag bit, TXIF, will not be set.
- d) When the first word has been shifted out of TSR, the TXREG register will transfer the second word to the TSR and flag bit, TXIF, will now be set.
- e) If enable bit, TXIE, is set, the interrupt will wake the chip from Sleep. If the global interrupt is enabled, the program will branch to the interrupt vector.

To set up a Synchronous Slave Transmission:

- Enable the synchronous slave serial port by setting bits, SYNC and SPEN, and clearing bit, CSRC.
- 2. Clear bits, CREN and SREN.
- 3. If interrupts are desired, set enable bit, TXIE.
- 4. If the signal from the CK pin is to be inverted, set the TXCKP bit.
- 5. If 9-bit transmission is desired, set bit, TX9.
- 6. Enable the transmission by setting enable bit, TXEN.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded in bit, TX9D.
- 8. Start transmission by loading data to the TXREG register.
- If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set.

| Name    | Bit 7                                                | Bit 6        | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on Page: |
|---------|------------------------------------------------------|--------------|--------|--------|--------|--------|--------|--------|-----------------------------|
| INTCON  | GIE/GIEH                                             | PEIE/GIEL    | TMR0IE | INT0IE | RBIE   | TMR0IF | INT0IF | RBIF   | 47                          |
| PIR1    | —                                                    | ADIF         | RCIF   | TXIF   | CMP2IF | CMP1IF | CMP0IF | TMR1IF | 49                          |
| PIE1    | _                                                    | ADIE         | RCIE   | TXIE   | CMP2IE | CMP1IE | CMP0IE | TMR1IE | 49                          |
| IPR1    | —                                                    | ADIP         | RCIP   | TXIP   | CMP2IP | CMP1IP | CMP0IP | TMR1IP | 49                          |
| RCSTA   | SPEN                                                 | RX9          | SREN   | CREN   | ADDEN  | FERR   | OERR   | RX9D   | 48                          |
| TXREG   | EUSART T                                             | ransmit Regi | ister  |        |        |        |        |        | 48                          |
| TXSTA   | CSRC                                                 | TX9          | TXEN   | SYNC   | SENDB  | BRGH   | TRMT   | TX9D   | 48                          |
| BAUDCON | ABDOVF                                               | RCIDL        | RXDTP  | TXCKP  | BRG16  | —      | WUE    | ABDEN  | 48                          |
| SPBRGH  | SPBRGH EUSART Baud Rate Generator Register High Byte |              |        |        |        |        |        |        |                             |
| SPBRG   | SPBRG EUSART Baud Rate Generator Register Low Byte   |              |        |        |        |        |        |        |                             |

TABLE 15-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used for synchronous slave transmission.

## 16.0 10-BIT ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE

The Analog-to-Digital (A/D) Converter module has 4 inputs for the 18/20/28-pin devices. This module allows conversion of an analog input signal to a corresponding 10-bit digital number in PIC18F1230/ 1330 devices.

The module has five registers:

- A/D Result Register High Byte (ADRESH)
- A/D Result Register Low Byte (ADRESL)
- A/D Control Register 0 (ADCON0)
- A/D Control Register 1 (ADCON1)
- A/D Control Register 2 (ADCON2)

The ADCON0 register, shown in Register 16-1, controls the operation of the A/D module. The ADCON1 register, shown in Register 16-2, configures the functions of the port pins. The ADCON2 register, shown in Register 16-3, configures the A/D clock source, programmed acquisition time and justification.

| R/W-0  | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0 |
|--------|-----|-----|-----|-------|-------|---------|-------|
| SEVTEN | _   | _   | —   | CHS1  | CHS0  | GO/DONE | ADON  |
| bit 7  |     |     |     |       |       |         | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | <b>SEVTEN:</b> Special Event Trigger Enable bit<br>1 = Special Event Trigger from Power Control PWM module is enabled<br>0 = Special Event Trigger from Power Control PWM module is disabled (default) |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6-4 | Unimplemented: Read as '0'                                                                                                                                                                             |
| bit 3-2 | CHS1:CHS0: Analog Channel Select bits                                                                                                                                                                  |
|         | 00 = Channel 0 (AN0)<br>01 = Channel 1 (AN1)<br>10 = Channel 2 (AN2)<br>11 = Channel 3 (AN3)                                                                                                           |
| bit 1   | GO/DONE: A/D Conversion Status bit<br>When ADON = 1:<br>1 = A/D conversion in progress<br>0 = A/D Idle                                                                                                 |
| bit 0   | ADON: A/D On bit<br>1 = A/D Converter module is enabled<br>0 = A/D Converter module is disabled                                                                                                        |

## REGISTER 16-1: ADCON0: A/D CONTROL REGISTER 0

## REGISTER 16-2: ADCON1: A/D CONTROL REGISTER 1

| U-0          | U-0           | U-0                | R/W-0               | R/W-0            | R/W-0            | R/W-0           | R/W-0 |
|--------------|---------------|--------------------|---------------------|------------------|------------------|-----------------|-------|
|              |               | —                  | VCFG0               | PCFG3            | PCFG2            | PCFG1           | PCFG0 |
| bit 7        |               |                    |                     |                  |                  |                 | bit 0 |
|              |               |                    |                     |                  |                  |                 |       |
| Legend:      |               |                    |                     |                  |                  |                 |       |
| R = Readab   | ole bit       | W = Writable b     | oit                 | U = Unimplei     | mented bit, read | d as '0'        |       |
| -n = Value a | at POR        | '1' = Bit is set   |                     | '0' = Bit is cle | eared            | x = Bit is unkr | nown  |
|              |               |                    |                     |                  |                  |                 |       |
| bit 7-5      | Unimpleme     | nted: Read as '0   | )'                  |                  |                  |                 |       |
| bit 4        | VCFG0: Volt   | tage Reference (   | Configuration       | bit (VREF+ sou   | urce)            |                 |       |
|              | 1 = Positive  | reference for the  | A/D is VREF         | +                |                  |                 |       |
|              | 0 = Positive  | reference for the  | e A/D is AVDD       | )                |                  |                 |       |
| bit 3        | PCFG3: A/D    | Port Configurat    | ion bit for RA      | .6/AN3           |                  |                 |       |
|              | 0 = Port is c | onfigured as AN    | 3                   |                  |                  |                 |       |
|              |               | onfigured as RAG   | j<br>               |                  |                  |                 |       |
| bit 2        | PCFG2: A/D    | Port Configuration | ion bit for RA      | 4/AN2            |                  |                 |       |
|              | 0 = Port is c | onfigured as AN2   | 2                   |                  |                  |                 |       |
| L:1. A       |               |                    | +<br>:              | 4 / 4 1 1 4      |                  |                 |       |
| DIT          | PCFG1: A/L    | Port Configuration | Ion dit for RA      | 1/AN1            |                  |                 |       |
|              | 0 = Port is c | onfigured as AN    | 1                   |                  |                  |                 |       |
| hit 0        |               | Dort Configuration | i<br>ion hit for DA | 0/4 NO           |                  |                 |       |
|              |               |                    | ION DIL TOP RA      | U/AINU           |                  |                 |       |
|              | 0 = Port is c | onfigured as ANG   | J                   |                  |                  |                 |       |

1 = Port is configured as RA0

## 19.2 LVD Setup

The following steps are needed to set up the LVD module:

- Disable the module by clearing the LVDEN bit (LVDCON<4>).
- 2. Write the value to the LVDL3:LVDL0 bits that selects the desired LVD trip point.
- 3. Enable the LVD module by setting the LVDEN bit.
- 4. Clear the LVD interrupt flag (PIR2<2>) which may have been set from a previous interrupt.
- Enable the LVD interrupt, if interrupts are desired, by setting the LVDIE and GIE bits (PIE2<2> and INTCON<7>). An interrupt will not be generated until the IRVST bit is set.

#### **19.3 Current Consumption**

When the module is enabled, the LVD comparator and voltage divider are enabled and will consume static current. The total current consumption, when enabled, is specified in electrical specification parameter D022B.

Depending on the application, the LVD module does not need to be operating constantly. To decrease the current requirements, the LVD circuitry may only need to be enabled for short periods where the voltage is checked. After doing the check, the LVD module may be disabled.

### 19.4 LVD Start-up Time

The internal reference voltage of the LVD module, specified in electrical specification parameter D420, may be used by other internal circuitry, such as the programmable Brown-out Reset. If the LVD or other circuits using the voltage reference are disabled to lower the device's current consumption, the reference voltage circuit will require time to become stable before a low-voltage condition can be reliably detected. This start-up time, TIRVST, is an interval that is independent of device clock speed. It is specified in electrical specification parameter 36.

The LVD interrupt flag is not enabled until TIRVST has expired and a stable reference voltage is reached. For this reason, brief excursions beyond the set point may not be detected during this interval (refer to Figure 19-2).





# PIC18F1230/1330

|              |                     |               |                  |                 | - (              |            | ,     |
|--------------|---------------------|---------------|------------------|-----------------|------------------|------------|-------|
| U-0          | U-0                 | U-0           | R/P-1            | R/P-1           | R/P-1            | R/P-1      | R/P-1 |
|              | _                   | —             | WDTPS3           | WDTPS2          | WDTPS1           | WDTPS0     | WDTEN |
| bit 7        |                     |               |                  | •               |                  |            | bit 0 |
|              |                     |               |                  |                 |                  |            |       |
| Legend:      |                     |               |                  |                 |                  |            |       |
| R = Readab   | le bit              | P = Program   | mable bit        | U = Unimpler    | nented bit, read | l as '0'   |       |
| -n = Value w | hen device is und   | programmed    |                  | u = Unchang     | ed from program  | nmed state |       |
|              | •                   | 0             |                  |                 | 1 0              |            |       |
| bit 7-5      | Unimplement         | ted: Read as  | 'O'              |                 |                  |            |       |
| bit 4-1      | WDTPS3:WD           | TPS0: Watch   | dog Timer Pos    | tscale Select b | its              |            |       |
|              | 1111 = 1.327        | 768           |                  |                 |                  |            |       |
|              | 1110 = 1:16.3       | 384           |                  |                 |                  |            |       |
|              | 1101 = 1:8.19       | 92            |                  |                 |                  |            |       |
|              | 1100 = 1:4.09       | 96            |                  |                 |                  |            |       |
|              | 1011 = 1:2,04       | 18            |                  |                 |                  |            |       |
|              | 1010 = 1:1,02       | 24            |                  |                 |                  |            |       |
|              | 1001 <b>= 1:512</b> |               |                  |                 |                  |            |       |
|              | 1000 <b>= 1:256</b> |               |                  |                 |                  |            |       |
|              | 0111 <b>= 1:128</b> |               |                  |                 |                  |            |       |
|              | 0110 <b>= 1:64</b>  |               |                  |                 |                  |            |       |
|              | 0101 <b>= 1:32</b>  |               |                  |                 |                  |            |       |
|              | 0100 <b>= 1:16</b>  |               |                  |                 |                  |            |       |
|              | 0011 <b>= 1</b> :8  |               |                  |                 |                  |            |       |
|              | 0010 = 1:4          |               |                  |                 |                  |            |       |
|              | 0001 = 1:2          |               |                  |                 |                  |            |       |
|              | 0000 = 1:1          |               |                  |                 |                  |            |       |
| bit 0        | WDTEN: Wate         | chdog Timer I | Enable bit       |                 |                  |            |       |
|              | 1 = WDT enal        | bled          |                  |                 |                  |            |       |
|              | 0 = WDT disa        | bled (control | is placed on the | e SWDTEN bit    | )                |            |       |
|              |                     |               |                  |                 |                  |            |       |

### REGISTER 20-3: CONFIG2H: CONFIGURATION REGISTER 2 HIGH (BYTE ADDRESS 300003h)

## 20.2 Watchdog Timer (WDT)

For PIC18F1230/1330 devices, the WDT is driven by the INTRC source. When the WDT is enabled, the clock source is also enabled. The nominal WDT period is 4 ms and has the same stability as the INTRC oscillator.

The 4 ms period of the WDT is multiplied by a 16-bit postscaler. Any output of the WDT postscaler is selected by a multiplexer, controlled by bits in Configuration Register 2H. Available periods range from 4 ms to 131.072 seconds (2.18 minutes). The WDT and postscaler are cleared when any of the following events occur: a SLEEP or CLRWDT instruction is executed, the IRCF bits (OSCCON<6:4>) are changed or a clock failure has occurred.

- Note 1: The CLRWDT and SLEEP instructions clear the WDT and postscaler counts when executed.
  - 2: Changing the setting of the IRCF bits (OSCCON<6:4>) clears the WDT and postscaler counts.
  - **3:** When a CLRWDT instruction is executed, the postscaler count will be cleared.

#### 20.2.1 CONTROL REGISTER

Register 20-15 shows the WDTCON register. This is a readable and writable register which contains a control bit that allows software to override the WDT enable Configuration bit, but only if the Configuration bit has disabled the WDT.



#### FIGURE 20-1: WDT BLOCK DIAGRAM

## 21.2 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for all PIC MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

## 21.3 MPLAB C18 and MPLAB C30 C Compilers

The MPLAB C18 and MPLAB C30 Code Development Systems are complete ANSI C compilers for Microchip's PIC18 and PIC24 families of microcontrollers and the dsPIC30 and dsPIC33 family of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

## 21.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

# 21.5 MPLAB ASM30 Assembler, Linker and Librarian

MPLAB ASM30 Assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- Support for the entire dsPIC30F instruction set
- · Support for fixed-point and floating-point data
- · Command line interface
- Rich directive set
- Flexible macro language
- · MPLAB IDE compatibility

## 21.6 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC<sup>®</sup> DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C18 and MPLAB C30 C Compilers, and the MPASM and MPLAB ASM30 Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

| TABLE 22-2: | PIC18FXXXX INSTRUCTION SET | (CONTINUED) | ) |
|-------------|----------------------------|-------------|---|
|             |                            |             |   |

| Mnemonic, |        | Description                     |        | 16-Bit Instruction Word |      |      |      | Status          | Neter |
|-----------|--------|---------------------------------|--------|-------------------------|------|------|------|-----------------|-------|
| Opera     | Inds   | Description                     | Cycles | MSb                     |      |      | LSb  | Affected        | Notes |
| LITERAL   | OPERAT | IONS                            |        |                         |      |      |      |                 |       |
| ADDLW     | k      | Add Literal and WREG            | 1      | 0000                    | 1111 | kkkk | kkkk | C, DC, Z, OV, N |       |
| ANDLW     | k      | AND Literal with WREG           | 1      | 0000                    | 1011 | kkkk | kkkk | Z, N            |       |
| IORLW     | k      | Inclusive OR Literal with WREG  | 1      | 0000                    | 1001 | kkkk | kkkk | Z, N            |       |
| LFSR      | f, k   | Move Literal (12-bit)2nd word   | 2      | 1110                    | 1110 | 00ff | kkkk | None            |       |
|           |        | to FSR(f) 1st word              |        | 1111                    | 0000 | kkkk | kkkk |                 |       |
| MOVLB     | k      | Move Literal to BSR<3:0>        | 1      | 0000                    | 0001 | 0000 | kkkk | None            |       |
| MOVLW     | k      | Move Literal to WREG            | 1      | 0000                    | 1110 | kkkk | kkkk | None            |       |
| MULLW     | k      | Multiply Literal with WREG      | 1      | 0000                    | 1101 | kkkk | kkkk | None            |       |
| RETLW     | k      | Return with Literal in WREG     | 2      | 0000                    | 1100 | kkkk | kkkk | None            |       |
| SUBLW     | k      | Subtract WREG from Literal      | 1      | 0000                    | 1000 | kkkk | kkkk | C, DC, Z, OV, N |       |
| XORLW     | k      | Exclusive OR Literal with WREG  | 1      | 0000                    | 1010 | kkkk | kkkk | Z, N            |       |
| DATA MEN  | NORY ↔ | PROGRAM MEMORY OPERATION        | IS     |                         |      |      |      |                 |       |
| TBLRD*    |        | Table Read                      | 2      | 0000                    | 0000 | 0000 | 1000 | None            |       |
| TBLRD*+   |        | Table Read with Post-Increment  |        | 0000                    | 0000 | 0000 | 1001 | None            |       |
| TBLRD*-   |        | Table Read with Post-Decrement  |        | 0000                    | 0000 | 0000 | 1010 | None            |       |
| TBLRD+*   |        | Table Read with Pre-Increment   |        | 0000                    | 0000 | 0000 | 1011 | None            |       |
| TBLWT*    |        | Table Write                     | 2      | 0000                    | 0000 | 0000 | 1100 | None            |       |
| TBLWT*+   |        | Table Write with Post-Increment |        | 0000                    | 0000 | 0000 | 1101 | None            |       |
| TBLWT*-   |        | Table Write with Post-Decrement |        | 0000                    | 0000 | 0000 | 1110 | None            |       |
| TBLWT+*   |        | Table Write with Pre-Increment  |        | 0000                    | 0000 | 0000 | 1111 | None            |       |

**Note 1:** When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and where applicable, 'd' = 1), the prescaler will be cleared if assigned.

**3:** If the Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

4: Some instructions are two-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction.

# PIC18F1230/1330

| TBLWT             | Table W                      | rite                                          |                    |                      |  |  |  |  |  |
|-------------------|------------------------------|-----------------------------------------------|--------------------|----------------------|--|--|--|--|--|
| Syntax:           | TBLWT ( *                    | *; *+; *-; +*                                 | )                  |                      |  |  |  |  |  |
| Operands:         | None                         |                                               |                    |                      |  |  |  |  |  |
| Operation:        | if TBLWT*,                   |                                               |                    |                      |  |  |  |  |  |
|                   | (TABLAT)                     | $\rightarrow$ Holding                         | g Register         | ,                    |  |  |  |  |  |
|                   | TBLPTR -                     | - No Chan                                     | ge;                |                      |  |  |  |  |  |
|                   | if TBLWT*                    | +,                                            |                    |                      |  |  |  |  |  |
|                   | (TRI PTR)                    | $\rightarrow$ Holding<br>+ 1 $\rightarrow$ TE | I PTR.             | ,                    |  |  |  |  |  |
|                   | if TBLWT*                    | -, · · · / · ·                                | , <u> </u>         |                      |  |  |  |  |  |
|                   | (TABLAT)                     | $\rightarrow$ Holding                         | g Register         | ,                    |  |  |  |  |  |
|                   | (TBLPTR)                     | $-1 \rightarrow TB$                           | SLPTR;             |                      |  |  |  |  |  |
|                   | (TRIDTR)                     | -*,<br>.⊥1 \ TE                               |                    |                      |  |  |  |  |  |
|                   | (TARLAT)                     | $\rightarrow$ Holding                         | n Register         |                      |  |  |  |  |  |
| Status Affected:  | None                         | / Holding                                     | griogiotoi         |                      |  |  |  |  |  |
| Encoding:         |                              | 0000                                          | 0000               | 11nn                 |  |  |  |  |  |
| Encounty.         | 0000                         | 0000                                          | 0000               | nn=0 *               |  |  |  |  |  |
|                   |                              |                                               |                    | =1 *+                |  |  |  |  |  |
|                   |                              |                                               |                    | =2 *-                |  |  |  |  |  |
|                   |                              |                                               |                    | =3 +*                |  |  |  |  |  |
| Description:      | This instru                  | iction uses                                   | s the 3 LS         | Bs of                |  |  |  |  |  |
|                   | IBLPIRt<br>8 holding         | o determir                                    |                    | of the               |  |  |  |  |  |
|                   | to. The ho                   | Idina reais                                   | sters are u        | sed to               |  |  |  |  |  |
|                   | program tl                   | he content                                    | s of Progr         | am                   |  |  |  |  |  |
|                   | Memory (I                    | P.M.). (Ref                                   | ier to Sect        | ion 7.0              |  |  |  |  |  |
|                   | "Flash Pr                    | ogram Me                                      | emory" fo          | r additional         |  |  |  |  |  |
|                   | The TRI P                    | TR (a 21-                                     | hit pointer        | ) points to          |  |  |  |  |  |
|                   | each byte                    | in the pro                                    | gram men           | nory.                |  |  |  |  |  |
|                   | TBLPTR h                     | nas a 2-Mb                                    | oyte addre         | ss range.            |  |  |  |  |  |
|                   | The LSb c                    | of the TBLI                                   | PTR selec          | ts which             |  |  |  |  |  |
|                   | byte of the                  | e program                                     | memory i           | ocation to           |  |  |  |  |  |
|                   | TBLPT                        | <b>RIO1 =</b> 0: L                            | east Sign          | ificant Bvte         |  |  |  |  |  |
|                   |                              |                                               | of Program         | n Memory             |  |  |  |  |  |
|                   | TBLPT                        | R[0] = 1: N                                   | Nora<br>Nost Signi | ficant Byte          |  |  |  |  |  |
|                   |                              | (                                             | of Program         | n Memory             |  |  |  |  |  |
|                   | The TBLW                     | T instruct                                    | ion can m          | odify the            |  |  |  |  |  |
|                   | value of T                   | BLPTR as                                      | follows:           | -                    |  |  |  |  |  |
|                   | <ul> <li>no char</li> </ul>  | nge                                           |                    |                      |  |  |  |  |  |
|                   | <ul> <li>post-inc</li> </ul> | rement                                        |                    |                      |  |  |  |  |  |
|                   | <ul> <li>post-de</li> </ul>  | crement                                       |                    |                      |  |  |  |  |  |
|                   | <ul> <li>pre-incr</li> </ul> | rement                                        |                    |                      |  |  |  |  |  |
| Words:            | 1                            |                                               |                    |                      |  |  |  |  |  |
| Cycles:           | 2                            |                                               |                    |                      |  |  |  |  |  |
| Q Cycle Activity: |                              |                                               |                    |                      |  |  |  |  |  |
|                   | Q1                           | Q2                                            | Q3                 | Q4                   |  |  |  |  |  |
|                   | Decode                       | No                                            | No                 | No                   |  |  |  |  |  |
|                   |                              | operation                                     | operation          | operation            |  |  |  |  |  |
|                   | No                           | No                                            | No                 | No                   |  |  |  |  |  |
|                   | operation                    | operation                                     | operation          | operation            |  |  |  |  |  |
|                   |                              |                                               |                    |                      |  |  |  |  |  |
|                   |                              |                                               |                    | (write to<br>Holding |  |  |  |  |  |

### TBLWT Table Write (Continued)

| Example 1: TBLWT *+;              |        |         |
|-----------------------------------|--------|---------|
| Before Instruction                |        |         |
| TABLAT                            | =      | 55h     |
| TBLPTR                            | =      | 00A356h |
| HOLDING REGISTER                  |        |         |
| (00A356h)                         | =      | FFh     |
| After Instructions (table write   | comp   | letion) |
| TABLAT                            | =      | 55h     |
| TBLPTR                            | =      | 00A357h |
| HOLDING REGISTER                  |        |         |
| (00A356h)                         | =      | 55h     |
| Example 2: TBLWT +*;              |        |         |
| Before Instruction                |        |         |
| TABLAT                            | =      | 34h     |
| TBLPTR                            | =      | 01389Ah |
| HOLDING REGISTER                  |        |         |
| (01389Ah)                         | =      | FFh     |
| HOLDING REGISTER                  |        |         |
| (01389Bh)                         | =      | FFh     |
| After Instruction (table write of | comple | etion)  |
| TABLAT                            | =      | 34h     |
| TBIPTR                            | =      | 01389Bh |
| HOLDING REGISTER                  |        |         |
| (01389Ah)                         | =      | FFh     |
| HOLDING REGISTER                  |        |         |
| (01389Bh)                         | =      | 34h     |