



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 25MHz                                                                     |
| Connectivity               | UART/USART                                                                |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                |
| Number of I/O              | 16                                                                        |
| Program Memory Size        | 4KB (2K x 16)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 128 x 8                                                                   |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                               |
| Data Converters            | A/D 4x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                            |
| Supplier Device Package    | 20-SSOP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f1230-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

## Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

# PIC18F1230/1330

NOTES:

## 4.3 Sleep Mode

The power-managed Sleep mode in the PIC18F1230/ 1330 devices is identical to the legacy Sleep mode offered in all other PIC devices. It is entered by clearing the IDLEN bit (the default state on device Reset) and executing the SLEEP instruction. This shuts down the selected oscillator (Figure 4-5). All clock source status bits are cleared.

Entering the Sleep mode from any other mode does not require a clock switch. This is because no clocks are needed once the controller has entered Sleep. If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run.

When a wake event occurs in Sleep mode (by interrupt, Reset or WDT time-out), the device will not be clocked until the clock source selected by the SCS1:SCS0 bits becomes ready (see Figure 4-6), or it will be clocked from the internal oscillator block if either the Two-Speed Start-up or the Fail-Safe Clock Monitor are enabled (see **Section 20.0 "Special Features of the CPU"**). In either case, the OSTS bit is set when the primary clock is providing the device clocks. The IDLEN and SCS bits are not affected by the wake-up.

## 4.4 Idle Modes

The Idle modes allow the controller's CPU to be selectively shut down while the peripherals continue to operate. Selecting a particular Idle mode allows users to further manage power consumption.

If the IDLEN bit is set to a '1' when a SLEEP instruction is executed, the peripherals will be clocked from the clock source selected using the SCS1:SCS0 bits; however, the CPU will not be clocked. The clock source status bits are not affected. Setting IDLEN and executing a SLEEP instruction provides a quick method of switching from a given Run mode to its corresponding Idle mode.

If the WDT is selected, the INTRC source will continue to operate. If the Timer1 oscillator is enabled, it will also continue to run.

Since the CPU is not executing instructions, the only exits from any of the Idle modes are by interrupt, WDT time-out or a Reset. When a wake event occurs, CPU execution is delayed by an interval of TCSD (parameter 38, Table 23-10) while it becomes ready to execute code. When the CPU begins executing code, it resumes with the same clock source for the current Idle mode. For example, when waking from RC\_IDLE mode, the internal oscillator block will clock the CPU and peripherals (in other words, RC\_RUN mode). The IDLEN and SCS bits are not affected by the wake-up.

While in any Idle mode or the Sleep mode, a WDT time-out will result in a WDT wake-up to the Run mode currently specified by the SCS1:SCS0 bits.









## 4.4.1 PRI\_IDLE MODE

This mode is unique among the three low-power Idle modes, in that it does not disable the primary device clock. For timing sensitive applications, this allows for the fastest resumption of device operation with its more accurate primary clock source, since the clock source does not have to "warm-up" or transition from another oscillator.

PRI\_IDLE mode is entered from PRI\_RUN mode by setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, set IDLEN first, then clear the SCS bits and execute SLEEP. Although the CPU is disabled, the peripherals continue to be clocked from the primary clock source specified by the FOSC3:FOSC0 Configuration bits. The OSTS bit remains set (see Figure 4-7).

When a wake event occurs, the CPU is clocked from the primary clock source. A delay of interval TCSD is required between the wake event and when code execution starts. This is required to allow the CPU to become ready to execute instructions. After the wake-up, the OSTS bit remains set. The IDLEN and SCS bits are not affected by the wake-up (see Figure 4-8).

## 4.4.2 SEC\_IDLE MODE

In SEC\_IDLE mode, the CPU is disabled but the peripherals continue to be clocked from the Timer1 oscillator. This mode is entered from SEC\_RUN by

setting the IDLEN bit and executing a SLEEP instruction. If the device is in another Run mode, set the IDLEN bit first, then set the SCS1:SCS0 bits to '01' and execute SLEEP. When the clock source is switched to the Timer1 oscillator, the primary oscillator is shut down, the OSTS bit is cleared and the T1RUN bit is set.

When a wake event occurs, the peripherals continue to be clocked from the Timer1 oscillator. After an interval of TCSD following the wake event, the CPU begins executing code being clocked by the Timer1 oscillator. The IDLEN and SCS bits are not affected by the wake-up; the Timer1 oscillator continues to run (see Figure 4-8).

Note: The Timer1 oscillator should already be running prior to entering SEC\_IDLE mode. If the T1OSCEN bit is not set when the SLEEP instruction is executed, the SLEEP instruction will be ignored and entry to SEC\_IDLE mode will not occur. If the Timer1 oscillator is enabled but not yet running, peripheral clocks will be delayed until the oscillator has started. In such situations, initial oscillator operation is far from stable and unpredictable operation may result.

## FIGURE 4-7: TRANSITION TIMING FOR ENTRY TO IDLE MODE



## FIGURE 4-8: TRANSITION TIMING FOR WAKE FROM IDLE TO RUN MODE



## 6.0 MEMORY ORGANIZATION

There are three types of memory in PIC18 Enhanced microcontroller devices:

- Program Memory
- Data RAM
- Data EEPROM

As Harvard architecture devices, the data and program memories use separate busses; this allows for concurrent access of the two memory spaces. The data EEPROM, for practical purposes, can be regarded as a peripheral device, since it is addressed and accessed through a set of control registers.

Additional detailed information on the operation of the Flash program memory is provided in **Section 7.0 "Flash Program Memory"**. Data EEPROM is discussed separately in **Section 8.0 "Data EEPROM Memory"**.

## 6.1 Program Memory Organization

PIC18 microcontrollers implement a 21-bit program counter, which is capable of addressing a 2-Mbyte program memory space. Accessing a location between the upper boundary of the physically implemented memory and the 2-Mbyte address will return all '0's (a NOP instruction).

The PIC18F1230 has 4 Kbytes of Flash memory and can store up to 2,048 single-word instructions. The PIC18F1330 has 8 Kbytes of Flash memory and can store up to 4,096 single-word instructions.

PIC18 devices have two interrupt vectors. The Reset vector address is at 0000h and the interrupt vector addresses are at 0008h and 0018h.

The program memory maps for PIC18F1230 and PIC18F1330 devices are shown in Figure 6-1.



## 7.0 FLASH PROGRAM MEMORY

The Flash program memory is readable, writable and erasable during normal operation over the entire VDD range.

A read from program memory is executed on one byte at a time. A write to program memory is executed on blocks of 8 bytes at a time. Program memory is erased in blocks of 64 bytes at a time. A bulk erase operation may not be issued from user code.

Writing or erasing program memory will cease instruction fetches until the operation is complete. The program memory cannot be accessed during the write or erase, therefore, code cannot execute. An internal programming timer terminates program memory writes and erases.

A value written to program memory does not need to be a valid instruction. Executing a program memory location that forms an invalid instruction results in a NOP.

## 7.1 Table Reads and Table Writes

In order to read and write program memory, there are two operations that allow the processor to move bytes between the program memory space and the data RAM:

- Table Read (TBLRD)
- Table Write (TBLWT)

The program memory space is 16 bits wide, while the data RAM space is 8 bits wide. Table reads and table writes move data between these two memory spaces through an 8-bit register (TABLAT).

Table read operations retrieve data from program memory and place it into the data RAM space. Figure 7-1 shows the operation of a table read with program memory and data RAM.

Table write operations store data from the data memory space into holding registers in program memory. The procedure to write the contents of the holding registers into program memory is detailed in **Section 7.5** "**Writing to Flash Program Memory**". Figure 7-2 shows the operation of a table write with program memory and data RAM.

Table operations work with byte entities. A table block containing data, rather than program instructions, is not required to be word-aligned. Therefore, a table block can start and end at any byte address. If a table write is being used to write executable code into program memory, program instructions will need to be word-aligned.

FIGURE 7-1: TABLE READ OPERATION



## FIGURE 7-2: TABLE WRITE OPERATION



## 7.2 Control Registers

Several control registers are used in conjunction with the TBLRD and TBLWT instructions. These include the:

- EECON1 register
- EECON2 register
- TABLAT register
- TBLPTR registers

## 7.2.1 EECON1 AND EECON2 REGISTERS

The EECON1 register (Register 7-1) is the control register for memory accesses. The EECON2 register is not a physical register; it is used exclusively in the memory write and erase sequences. Reading EECON2 will read all '0's.

The EEPGD control bit determines if the access will be a program or data EEPROM memory access. When clear, any subsequent operations will operate on the data EEPROM memory. When set, any subsequent operations will operate on the program memory.

The CFGS control bit determines if the access will be to the Configuration/Calibration registers or to program memory/data EEPROM memory. When set, subsequent operations will operate on Configuration registers regardless of EEPGD (see **Section 20.0 "Special Features of the CPU"**). When clear, memory selection access is determined by EEPGD. The FREE bit, when set, will allow a program memory erase operation. When FREE is set, the erase operation is initiated on the next WR command. When FREE is clear, only writes are enabled.

The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear. The WRERR bit is set in hardware when the WR bit is set and cleared when the internal programming timer expires and the write operation is complete.

| Note: | During normal operation, the WRERR         |  |  |  |  |  |  |  |
|-------|--------------------------------------------|--|--|--|--|--|--|--|
|       | may read as '1'. This can indicate that a  |  |  |  |  |  |  |  |
|       | write operation was prematurely termi-     |  |  |  |  |  |  |  |
|       | nated by a Reset, or a write operation was |  |  |  |  |  |  |  |
|       | attempted improperly.                      |  |  |  |  |  |  |  |

The WR control bit initiates write operations. The bit cannot be cleared, only set, in software; it is cleared in hardware at the completion of the write operation.

Note: The EEIF interrupt flag bit (PIR2<4>) is set when the write is complete. It must be cleared in software.

#### EXAMPLE 7-3: WRITING TO FLASH PROGRAM MEMORY (CONTINUED)

| PROGRAM_MEMOR | Y     |         |       |   |                               |
|---------------|-------|---------|-------|---|-------------------------------|
|               | BSF   | EECON1, | EEPGD | ; | point to Flash program memory |
|               | BCF   | EECON1, | CFGS  | ; | access Flash program memory   |
|               | BSF   | EECON1, | WREN  | ; | enable write to memory        |
|               | BCF   | INTCON, | GIE   | ; | disable interrupts            |
|               | MOVLW | 55h     |       |   |                               |
| Required      | MOVWF | EECON2  |       | ; | write 55h                     |
| Sequence      | MOVLW | 0AAh    |       |   |                               |
|               | MOVWF | EECON2  |       | ; | write OAAh                    |
|               | BSF   | EECON1, | WR    | ; | start program (CPU stall)     |
|               | BSF   | INTCON, | GIE   | ; | re-enable interrupts          |
|               | BCF   | EECON1, | WREN  | ; | disable write to memory       |

## 7.5.2 WRITE VERIFY

Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit.

## 7.5.3 UNEXPECTED TERMINATION OF WRITE OPERATION

If a write is terminated by an unplanned event, such as loss of power or an unexpected Reset, the memory location just programmed should be verified and reprogrammed, if needed. If the write operation is interrupted by a MCLR Reset or a WDT Time-out Reset during normal operation, the user can check the WRERR bit and rewrite the location(s) as needed.

## 7.5.4 PROTECTION AGAINST SPURIOUS WRITES

To protect against spurious writes to Flash program memory, the write initiate sequence must also be followed. See **Section 20.0** "**Special Features of the CPU**" for more detail.

## 7.6 Flash Program Operation During Code Protection

See Section 20.5 "Program Verification and Code Protection" for details on code protection of Flash program memory.

| Name    | Bit 7                                               | Bit 6                                                          | Bit 5      | Bit 4           | Bit 3    | Bit 2  | Bit 1  | Bit 0 | Reset<br>Values on<br>Page: |
|---------|-----------------------------------------------------|----------------------------------------------------------------|------------|-----------------|----------|--------|--------|-------|-----------------------------|
| TBLPTRU | —                                                   | bit 21 Program Memory Table Pointer Upper Byte (TBLPTR<20:16>) |            |                 |          |        |        |       | 47                          |
| TBPLTRH | Program Mer                                         | mory Table Po                                                  | inter High | Byte (TBLPT     | R<15:8>) |        |        |       | 47                          |
| TBLPTRL | Program Memory Table Pointer Low Byte (TBLPTR<7:0>) |                                                                |            |                 |          |        |        |       | 47                          |
| TABLAT  | Program Memory Table Latch                          |                                                                |            |                 |          |        |        |       | 47                          |
| INTCON  | GIE/GIEH                                            | PEIE/GIEL                                                      | TMR0IE     | INT0IE          | RBIE     | TMR0IF | INT0IF | RBIF  | 47                          |
| EECON2  | EEPROM Co                                           | ontrol Register                                                | 2 (not a p | hysical registe | er)      |        |        |       | 49                          |
| EECON1  | EEPGD                                               | CFGS                                                           | _          | FREE            | WRERR    | WREN   | WR     | RD    | 49                          |
| IPR2    | OSCFIP                                              | —                                                              | _          | EEIP            | _        | LVDIP  | —      | —     | 49                          |
| PIR2    | OSCFIF                                              | _                                                              | _          | EEIF            | _        | LVDIF  | —      | —     | 49                          |
| PIE2    | OSCFIE                                              | _                                                              | —          | EEIE            | _        | LVDIE  | —      | —     | 49                          |

#### TABLE 7-2: REGISTERS ASSOCIATED WITH PROGRAM FLASH MEMORY

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used during Flash/EEPROM access.

## 10.0 I/O PORTS

Depending on the device selected and features enabled, there are up to five ports available. Some pins of the I/O ports are multiplexed with an alternate function from the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Each port has three registers for its operation. These registers are:

- TRIS register (Data Direction register)
- PORT register (reads the levels on the pins of the device)
- LAT register (Output Latch register)

The Output Latch (LAT register) is useful for readmodify-write operations on the value that the I/O pins are driving.

A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 10-1.





## 10.1 PORTA, TRISA and LATA Registers

PORTA is an 8-bit wide, bidirectional port. The corresponding Data Direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin).

Reading the PORTA register reads the status of the pins, whereas writing to it, will write to the port latch.

The Output Latch (LATA) register is also memory mapped. Read-modify-write operations on the LATA register read and write the latched output value for PORTA.

Pins RA6 and RA7 are multiplexed with the main oscillator pins; they are enabled as oscillator or I/O pins by the selection of the main oscillator in the Configuration register (see **Section 20.1 "Configuration Bits"** for details). When they are not used as port pins, RA6 and RA7 and their associated TRIS and LAT bits are read as '0'.

The RA0 pin is multiplexed with one of the analog inputs, one of the external interrupt inputs, one of the interrupt-on-change inputs and one of the analog comparator inputs to become RA0/AN0/INT0/KBI0/CMP0 pin.

The RA1 pin is multiplexed with one of the analog inputs, one of the external interrupt inputs and one of the interrupt-on-change inputs to become RA1/AN1/ INT1/KBI1 pin.

Pins RA2 and RA3 are multiplexed with the Enhanced USART transmission and reception input (see **Section 20.1 "Configuration Bits"** for details).

The RA4 pin is multiplexed with the Timer0 module clock input, one of the analog inputs and the analog VREF+ input to become the RA4/T0CKI/AN2/VREF+ pin.

The Fault detect input for PWM FLTA is multiplexed with pins RA5 and RA7. Its placement is decided by clearing or setting the FLTAMX bit of Configuration Register 3H.

Note: On a Power-on Reset, RA0, RA1, RA4 and RA5 are configured as analog inputs and read as '0'. RA2 and RA3 are configured as digital inputs.

The TRISA register controls the direction of the PORTA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs.

#### EXAMPLE 10-1: INITIALIZING PORTA

| CLRF  | PORTA  | ; Initialize PORTA by       |
|-------|--------|-----------------------------|
|       |        | ; clearing output           |
|       |        | ; data latches              |
| CLRF  | LATA   | ; Alternate method          |
|       |        | ; to clear output           |
|       |        | ; data latches              |
| MOVLW | 07h    | ; Configure A/D             |
| MOVWF | ADCON1 | ; for digital inputs        |
| MOVWF | 07h    | ; Configure comparators     |
| MOVWF | CMCON  | ; for digital input         |
| MOVLW | 0CFh   | ; Value used to             |
|       |        | ; initialize data           |
|       |        | ; direction                 |
| MOVWF | TRISA  | ; Set RA<7:6,3:0> as inputs |
|       |        | ; RA<5:4> as outputs        |
|       |        |                             |

## 11.5 RCON Register

Γ.

The RCON register contains flag bits which are used to determine the cause of the last Reset or wake-up from Idle or Sleep modes. RCON also contains the IPEN bit which enables interrupt priorities.

The operation of the SBOREN bit and the Reset flag bits is discussed in more detail in **Section 5.1 "RCON Register"**.

## REGISTER 11-13: RCON: RESET CONTROL REGISTER

| R/W-0 | R/W-1 <sup>(1)</sup> | U-0 | R/W-1 | R-1 | R-1 | R/W-0 <sup>(2)</sup> | R/W-0 |
|-------|----------------------|-----|-------|-----|-----|----------------------|-------|
| IPEN  | SBOREN               | —   | RI    | TO  | PD  | POR                  | BOR   |
| bit 7 |                      |     |       |     |     |                      | bit 0 |

| Legena:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7 | <b>IPEN:</b> Interrupt Priority Enable bit<br>1 = Enable priority levels on interrupts<br>0 = Disable priority levels on interrupts (PIC16CXXX Compatibility mode) |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6 | SBOREN: BOR Software Enable bit <sup>(1)</sup>                                                                                                                     |
|       | For details of bit operation, see Register 5-1.                                                                                                                    |
| bit 5 | Unimplemented: Read as '0'                                                                                                                                         |
| bit 4 | RI: RESET Instruction Flag bit                                                                                                                                     |
|       | For details of bit operation, see Register 5-1.                                                                                                                    |
| bit 3 | TO: Watchdog Time-out Flag bit                                                                                                                                     |
|       | For details of bit operation, see Register 5-1.                                                                                                                    |
| bit 2 | PD: Power-Down Detection Flag bit                                                                                                                                  |
|       | For details of bit operation, see Register 5-1.                                                                                                                    |
| bit 1 | <b>POR:</b> Power-on Reset Status bit <sup>(2)</sup>                                                                                                               |
|       | For details of bit operation, see Register 5-1.                                                                                                                    |
| bit 0 | BOR: Brown-out Reset Status bit                                                                                                                                    |
|       | For details of bit operation, see Register 5-1.                                                                                                                    |
|       |                                                                                                                                                                    |

- Note 1: If SBOREN is enabled, its Reset state is '1'; otherwise, it is '0'. See Register 5-1 for additional information.
  - 2: The actual Reset value of POR is determined by the type of device Reset. See Register 5-1 for additional information.

| RTCinit |        |              |                                               |
|---------|--------|--------------|-----------------------------------------------|
|         | MOVLW  | 0x80         | ; Preload TMR1 register pair                  |
|         | MOVWF  | TMR1H        | ; for 1 second overflow                       |
|         | CLRF   | TMR1L        |                                               |
|         | MOVLW  | b'00001111'  | ; Configure for external clock,               |
|         | MOVWF  | TICON        | ; Asynchronous operation, external oscillator |
|         | CLRF   | secs         | ; Initialize timekeeping registers            |
|         | CLRF   | mins         | ;                                             |
|         | MOVLW  | .12          |                                               |
|         | MOVWF  | hours        |                                               |
|         | BSF    | PIE1, TMR1IE | ; Enable Timer1 interrupt                     |
|         | RETURN |              |                                               |
| RTCisr  |        |              |                                               |
|         | BSF    | TMR1H, 7     | ; Preload for 1 sec overflow                  |
|         | BCF    | PIR1, TMR1IF | ; Clear interrupt flag                        |
|         | INCF   | secs, F      | ; Increment seconds                           |
|         | MOVLW  | .59          | ; 60 seconds elapsed?                         |
|         | CPFSGT | secs         |                                               |
|         | RETURN |              | ; No, done                                    |
|         | CLRF   | secs         | ; Clear seconds                               |
|         | INCF   | mins, F      | ; Increment minutes                           |
|         | MOVLW  | .59          | ; 60 minutes elapsed?                         |
|         | CPFSGT | mins         |                                               |
|         | RETURN |              | ; No, done                                    |
|         | CLRF   | mins         | ; clear minutes                               |
|         | INCF   | hours, F     | ; Increment hours                             |
|         | MOVLW  | .23          | ; 24 hours elapsed?                           |
|         | CPFSGT | hours        |                                               |
|         | RETURN |              | ; No, done                                    |
|         | MOVLW  | .01          | ; Reset hours to 1                            |
|         | MOVWF  | hours        |                                               |
|         | RETURN |              | ; Done                                        |
|         |        |              |                                               |

## EXAMPLE 13-1: IMPLEMENTING A REAL-TIME CLOCK USING A TIMER1 INTERRUPT SERVICE

## TABLE 13-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER

| Name   | Bit 7                     | Bit 6     | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1         | Bit 0  | Reset<br>Values on<br>Page: |
|--------|---------------------------|-----------|---------|---------|---------|--------|---------------|--------|-----------------------------|
| INTCON | GIE/GIEH                  | PEIE/GIEL | TMR0IE  | INT0IE  | RBIE    | TMR0IF | <b>INT0IF</b> | RBIF   | 47                          |
| PIR1   | —                         | ADIF      | RCIF    | TXIF    | CMP2IF  | CMP1IF | CMP0IF        | TMR1IF | 49                          |
| PIE1   | —                         | ADIE      | RCIE    | TXIE    | CMP2IE  | CMP1IE | CMP0IE        | TMR1IE | 49                          |
| IPR1   | —                         | ADIP      | RCIP    | TXIP    | CMP2IP  | CMP1IP | CMP0IP        | TMR1IP | 49                          |
| TMR1L  | Timer1 Register Low Byte  |           |         |         |         |        |               |        |                             |
| TMR1H  | Timer1 Register High Byte |           |         |         |         |        |               |        |                             |
| T1CON  | RD16                      | T1RUN     | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS        | TMR10N | 48                          |

Legend: — = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module.



## FIGURE 14-7: PWM TIME BASE INTERRUPTS, CONTINUOUS UP/DOWN COUNT MODE



© 2009 Microchip Technology Inc.

## 15.2.5 BREAK CHARACTER SEQUENCE

The EUSART module has the capability of sending the special Break character sequences that are required by the LIN/J2602 bus standard. The Break character transmit consists of a Start bit, followed by twelve '0' bits and a Stop bit. The Frame Break character is sent whenever the SENDB and TXEN bits (TXSTA<3> and TXSTA<5>) are set while the Transmit Shift register is loaded with data. Note that the value of data written to TXREG will be ignored and all '0's will be transmitted.

The SENDB bit is automatically reset by hardware after the corresponding Stop bit is sent. This allows the user to preload the transmit FIFO with the next transmit byte following the Break character (typically, the Sync character in the LIN/J2602 specification).

Note that the data value written to the TXREG for the Break character is ignored. The write simply serves the purpose of initiating the proper sequence.

The TRMT bit indicates when the transmit operation is active or Idle, just as it does during normal transmission. See Figure 15-10 for the timing of the Break character sequence.

#### 15.2.5.1 Break and Sync Transmit Sequence

The following sequence will send a message frame header made up of a Break, followed by an Auto-Baud Sync byte. This sequence is typical of a LIN/J2602 bus master.

- 1. Configure the EUSART for the desired mode.
- 2. Set the TXEN and SENDB bits to set up the Break character.

- 3. Load the TXREG with a dummy character to initiate transmission (the value is ignored).
- 4. Write '55h' to TXREG to load the Sync character into the transmit FIFO buffer.
- 5. After the Break has been sent, the SENDB bit is reset by hardware. The Sync character now transmits in the preconfigured mode.

When the TXREG becomes empty, as indicated by the TXIF, the next data byte can be written to TXREG.

#### 15.2.6 RECEIVING A BREAK CHARACTER

The Enhanced USART module can receive a Break character in two ways.

The first method forces configuration of the baud rate at a frequency of 9/13 the typical speed. This allows for the Stop bit transition to be at the correct sampling location (13 bits for Break versus Start bit and 8 data bits for typical data).

The second method uses the auto-wake-up feature described in Section 15.2.4 "Auto-wake-up on Sync Break Character". By enabling this feature, the EUSART will sample the next two transitions on RX/DT, cause an RCIF interrupt and receive the next data byte followed by another interrupt.

Note that following a Break character, the user will typically want to enable the Auto-Baud Rate Detect feature. For both methods, the user can set the ABDEN bit once the TXIF interrupt is observed.



#### FIGURE 15-10: SEND BREAK CHARACTER SEQUENCE

## 15.3 EUSART Synchronous Master Mode

The Master mode indicates that the processor transmits the master clock on the CK line. The Synchronous Master mode is entered by setting the CSRC bit (TXSTA<7>). In this mode, the data is transmitted in a half-duplex manner (i.e., transmission and reception do not occur at the same time). When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit SYNC (TXSTA<4>). In addition, enable bit, SPEN (RCSTA<7>), is set in order to configure the TX and RX pins to CK (clock) and DT (data) lines, respectively.

The Master mode indicates that the processor transmits the master clock on the CK line. Clock polarity is selected with the SCKP bit (BAUDCON<4>). Setting SCKP sets the Idle state on CK as high, while clearing the bit sets the Idle state as low.

#### 15.3.1 EUSART SYNCHRONOUS MASTER TRANSMISSION

The EUSART transmitter block diagram is shown in Figure 15-3. The heart of the transmitter is the Transmit (Serial) Shift Register (TSR). The Shift register obtains its data from the Read/Write Transmit Buffer register, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREG (if available).

Once the TXREG register transfers the data to the TSR register (occurs in one Tcr), the TXREG is empty and the TXIF flag bit (PIR1<4>) is set. The interrupt can be enabled or disabled by setting or clearing the interrupt enable bit, TXIE (PIE1<4>). TXIF is set regardless of the state of enable bit, TXIE; it cannot be cleared in software. It will reset only when new data is loaded into the TXREG register.

While flag bit TXIF indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. TRMT is a read-only bit which is set when the TSR is empty. No interrupt logic is tied to this bit so the user has to poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory so it is not available to the user.

To set up a Synchronous Master Transmission:

- 1. Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRG16 bit, as required, to achieve the desired baud rate.
- 2. Enable the synchronous master serial port by setting bits, SYNC, SPEN and CSRC.
- 3. If interrupts are desired, set enable bit, TXIE.
- 4. If 9-bit transmission is desired, set bit, TX9.
- 5. Enable the transmission by setting bit, TXEN.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit, TX9D.
- 7. Start transmission by loading data to the TXREG register.
- If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set.



#### FIGURE 15-11: SYNCHRONOUS TRANSMISSION

## 16.5 Operation in Power-Managed Modes

The selection of the automatic acquisition time and A/D conversion clock is determined in part by the clock source and frequency while in a power-managed mode.

If the A/D is expected to operate while the device is in a power-managed mode, the ACQT2:ACQT0 and ADCS2:ADCS0 bits in ADCON2 should be updated in accordance with the clock source to be used in that mode. After entering the mode, an A/D acquisition or conversion may be started. Once started, the device should continue to be clocked by the same clock source until the conversion has been completed.

If desired, the device may be placed into the corresponding Idle mode during the conversion. If the device clock frequency is less than 1 MHz, the A/D RC clock source should be selected.

Operation in Sleep mode requires the A/D FRC clock to be selected. If bits ACQT2:ACQT0 are set to '000' and a conversion is started, the conversion will be delayed one instruction cycle to allow execution of the SLEEP instruction and entry to Sleep mode. The IDLEN bit (OSCCON<7>) must have already been cleared prior to starting the conversion.

## 16.6 Configuring Analog Port Pins

The ADCON1 and TRISA registers configure the A/D port pins. The port pins needed as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The A/D operation is independent of the state of the CHS1:CHS0 bits and the TRIS bits.

- Note 1: When reading the PORT register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs will convert as analog inputs. Analog levels on a digitally configured input will be accurately converted.
  - 2: Analog levels on any pin defined as a digital input may cause the digital input buffer to consume current out of the device's specification limits.

## REGISTER 20-11: CONFIG7L: CONFIGURATION REGISTER 7 LOW (BYTE ADDRESS 30000Ch)

| U-0                                                                | U-0                                                                | U-0            | U-0                         | U-0            | U-0              | R/C-1                | R/C-1                |  |  |
|--------------------------------------------------------------------|--------------------------------------------------------------------|----------------|-----------------------------|----------------|------------------|----------------------|----------------------|--|--|
|                                                                    | —                                                                  | —              | _                           | —              | —                | EBTR1 <sup>(1)</sup> | EBTR0 <sup>(1)</sup> |  |  |
| bit 7                                                              |                                                                    |                |                             |                |                  |                      | bit 0                |  |  |
|                                                                    |                                                                    |                |                             |                |                  |                      |                      |  |  |
| Legend:                                                            |                                                                    |                |                             |                |                  |                      |                      |  |  |
| R = Readable                                                       | bit                                                                | C = Clearable  | bit                         | U = Unimpler   | mented bit, read | as '0'               |                      |  |  |
| -n = Value whe                                                     | en device is unp                                                   | programmed     |                             | u = Unchang    | ed from progran  | nmed state           |                      |  |  |
|                                                                    |                                                                    |                |                             |                |                  |                      |                      |  |  |
| bit 7-2                                                            | Unimplemen                                                         | ted: Read as ' | 0'                          |                |                  |                      |                      |  |  |
| bit 1                                                              | EBTR1: Table                                                       | e Read Protect | ion bit (Block <sup>2</sup> | 1 Code Memor   | ry Area)         |                      |                      |  |  |
|                                                                    | 1 = Block 1 is                                                     | not protected  | from table rea              | ds executed in | other blocks     |                      |                      |  |  |
|                                                                    | 0 = Block 1 is protected from table reads executed in other blocks |                |                             |                |                  |                      |                      |  |  |
| bit 0                                                              | EBTR0: Table                                                       | e Read Protect | ion bit (Block (            | Code Memor     | ry Area)         |                      |                      |  |  |
|                                                                    | 1 = Block 0 is                                                     | not protected  | from table rea              | ds executed in | other blocks     |                      |                      |  |  |
| 0 = Block 0 is protected from table reads executed in other blocks |                                                                    |                |                             |                |                  |                      |                      |  |  |

**Note 1:** It is recommended to enable the corresponding CPx bit to protect block from external read operations.

## REGISTER 20-12: CONFIG7H: CONFIGURATION REGISTER 7 HIGH (BYTE ADDRESS 30000Dh)

| U-0                                    | R/C-1                | U-0 | U-0 | U-0                                 | U-0 | U-0 | U-0   |  |  |
|----------------------------------------|----------------------|-----|-----|-------------------------------------|-----|-----|-------|--|--|
| —                                      | EBTRB <sup>(1)</sup> | —   | —   | —                                   | —   | —   | —     |  |  |
| bit 7                                  |                      |     |     |                                     | •   |     | bit 0 |  |  |
|                                        |                      |     |     |                                     |     |     |       |  |  |
| Legend:                                |                      |     |     |                                     |     |     |       |  |  |
| R = Readable bit C = Clearable bit     |                      |     | bit | U = Unimplemented bit, read as '0'  |     |     |       |  |  |
| -n = Value when device is unprogrammed |                      |     |     | u = Unchanged from programmed state |     |     |       |  |  |

| bit 7   | Unimplemented: Read as '0'                                                |
|---------|---------------------------------------------------------------------------|
| bit 6   | EBTRB: Table Read Protection bit (Boot Block Memory Area)                 |
|         | 1 = Boot Block is not protected from table reads executed in other blocks |
|         | 0 = Boot Block is protected from table reads executed in other blocks     |
| bit 5-0 | Unimplemented: Read as '0'                                                |
| N       |                                                                           |

Note 1: It is recommended to enable the corresponding CPx bit to protect block from external read operations.

## REGISTER 20-15: WDTCON: WATCHDOG TIMER CONTROL REGISTER

| U-0                                                 | U-0 | U-0              | U-0 | U-0              | U-0              | U-0            | R/W-0                 |  |
|-----------------------------------------------------|-----|------------------|-----|------------------|------------------|----------------|-----------------------|--|
| —                                                   | —   | —                | —   | —                | —                | —              | SWDTEN <sup>(1)</sup> |  |
| bit 7                                               |     |                  |     |                  |                  |                | bit 0                 |  |
|                                                     |     |                  |     |                  |                  |                |                       |  |
| Legend:                                             |     |                  |     |                  |                  |                |                       |  |
| R = Readable bit W = Writable bit U = Unimplemented |     |                  |     |                  | mented bit, read | 1 as '0'       |                       |  |
| -n = Value at POR                                   |     | '1' = Bit is set |     | '0' = Bit is cle | ared             | x = Bit is unk | known                 |  |

| bit 7-1 | Unimplemented: Read as '0'                                           |
|---------|----------------------------------------------------------------------|
| bit 0   | SWDTEN: Software Controlled Watchdog Timer Enable bit <sup>(1)</sup> |
|         | 1 = Watchdog Timer is on                                             |
|         | 0 = Watchdog Timer is off                                            |

Note 1: This bit has no effect if the Configuration bit, WDTEN, is enabled.

## TABLE 20-2: SUMMARY OF WATCHDOG TIMER REGISTERS

| Name   | Bit 7 | Bit 6                 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0                 | Reset<br>Values<br>on Page: |
|--------|-------|-----------------------|-------|-------|-------|-------|-------|-----------------------|-----------------------------|
| RCON   | IPEN  | SBOREN <sup>(1)</sup> | _     | RI    | TO    | PD    | POR   | BOR                   | 48                          |
| WDTCON | _     | _                     | _     | —     | —     | —     | _     | SWDTEN <sup>(2)</sup> | 48                          |

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the Watchdog Timer.

Note 1: The SBOREN bit is only available when the BOREN1:BOREN0 Configuration bits = 01; otherwise, it is disabled and reads as '0'. See Section 5.4 "Brown-out Reset (BOR)".

2: This bit has no effect if the Configuration bit, WDTEN, is enabled.

# PIC18F1230/1330

| BTFSC                                                                   | Bit Test File, Skip if Clear                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |  |  |  |  |
|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|--|--|
| Syntax:                                                                 | BTFSC f, b                                                                                                                                                                                                                                                                 | {,a}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                   |  |  |  |  |
| Operands:                                                               | 0 ≤ f ≤ 255<br>0 ≤ b ≤ 7<br>a ∈ [0,1]                                                                                                                                                                                                                                      | $0 \le f \le 255$<br>$0 \le b \le 7$<br>$a \in [0,1]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   |  |  |  |  |
| Operation:                                                              | skip if (f <b>)</b>                                                                                                                                                                                                                                                        | = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                   |  |  |  |  |
| Status Affected:                                                        | None                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |  |  |  |  |
| Encoding:                                                               | 1011                                                                                                                                                                                                                                                                       | bbba ff                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ff ffff           |  |  |  |  |
| Description:                                                            | If bit 'b' in req<br>instruction is<br>the next instruction is<br>the next instru-<br>and a NOP is<br>this a two-cy<br>If 'a' is '0', the<br>GPR bank.<br>If 'a' is '0' an<br>set is enable<br>Indexed Liter<br>mode where<br>See Section<br>Bit-Orientec<br>Literal Offse | 1011bbbaffffffffIf bit 'b' in register 'f' is '0', then the next<br>instruction is skipped. If bit 'b' is '0', then<br>the next instruction fetched during the<br>current instruction execution is discarded<br>and a NOP is executed instead, making<br>this a two-cycle instruction.If 'a' is '0', the Access Bank is selected. If<br>'a' is '1', the BSR is used to select the<br>GPR bank.If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operates in<br>Indexed Literal Offset Addressing<br>mode whenever $f \le 95$ (5Fh).See Section 22.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed<br>Literal Offset Mode" for details |                   |  |  |  |  |
| Words:                                                                  | 1                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |  |  |  |  |
| Cycles:                                                                 | 1(2)<br>Note: 3 cyc<br>by a                                                                                                                                                                                                                                                | cles if skip and<br>2-word instruc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | followed<br>tion. |  |  |  |  |
| Q Cycle Activity:                                                       |                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |  |  |  |  |
| Q1                                                                      | Q2                                                                                                                                                                                                                                                                         | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Q4                |  |  |  |  |
| Decode                                                                  | Read                                                                                                                                                                                                                                                                       | Process                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | No                |  |  |  |  |
| lf skin:                                                                | register T                                                                                                                                                                                                                                                                 | Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | operation         |  |  |  |  |
| п экір.<br>О1                                                           | 02                                                                                                                                                                                                                                                                         | 03                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 04                |  |  |  |  |
| No                                                                      | No                                                                                                                                                                                                                                                                         | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | No                |  |  |  |  |
| operation                                                               | operation                                                                                                                                                                                                                                                                  | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | operation         |  |  |  |  |
| If skip and followed                                                    | by 2-word inst                                                                                                                                                                                                                                                             | truction:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                   |  |  |  |  |
| Q1                                                                      | Q2                                                                                                                                                                                                                                                                         | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Q4                |  |  |  |  |
| No                                                                      | No                                                                                                                                                                                                                                                                         | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | No                |  |  |  |  |
| operation                                                               | operation                                                                                                                                                                                                                                                                  | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | operation         |  |  |  |  |
| No                                                                      | No                                                                                                                                                                                                                                                                         | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | No                |  |  |  |  |
| operation                                                               | operation                                                                                                                                                                                                                                                                  | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | operation         |  |  |  |  |
| Example:<br>Before Instruct<br>PC<br>After Instructio<br>If FLAG<<br>PC | HERE BT<br>FALSE :<br>TRUE :<br>tion = add<br>n<br>1> = 0;<br>= add                                                                                                                                                                                                        | ress (Here)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | , 1, 0            |  |  |  |  |
| If FLAG<<br>PC                                                          | 1> = 1;<br>= add                                                                                                                                                                                                                                                           | ress (FALSE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | )                 |  |  |  |  |
| 10                                                                      | auu                                                                                                                                                                                                                                                                        | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                   |  |  |  |  |

| BTFSS Bit Test File, Skip if Set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                      |                              |           |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------|-----------|--|
| Syntax:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | BTFSS f, b {                                         | [,a}                         |           |  |
| Operands:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $0 \le f \le 255$<br>$0 \le b < 7$<br>$a \in [0,1]$  |                              |           |  |
| Operation:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | skip if (f <b>)</b>                                  | = 1                          |           |  |
| Status Affected:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | None                                                 |                              |           |  |
| Encoding:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1010                                                 | bbba fff                     | f ffff    |  |
| Description:<br>If bit 'b' in register 'f' is '1', then the ne<br>instruction is skipped. If bit 'b' is '1', th<br>the next instruction fetched during the<br>current instruction execution is discar<br>and a NOP is executed instead, making<br>this a two-cycle instruction.<br>If 'a' is '0', the Access Bank is selecter<br>'a' is '1', the BSR is used to select the<br>GPR bank.<br>If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operater<br>in Indexed Literal Offset Addressing<br>mode whenever f ≤ 95 (5Fh).<br>See Section 22.2.3 "Byte-Oriented<br>Bit-Oriented Instructions in Indexe |                                                      |                              |           |  |
| Words:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                    |                              |           |  |
| Cycles:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1(2)                                                 |                              |           |  |
| Q Cycle Activity:<br>Q1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Dead                                                 | 2-word instruc               | Q4        |  |
| Decode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | register 'f'                                         | Data                         | operation |  |
| lf skip:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - 5                                                  |                              |           |  |
| Q1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Q2                                                   | Q3                           | Q4        |  |
| No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | No                                                   | No                           | No        |  |
| operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | d by 2-word in                                       | operation                    | operation |  |
| Q1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Q2                                                   | Q3                           | Q4        |  |
| No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | No                                                   | No                           | No        |  |
| operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | operation                                            | operation                    | operation |  |
| No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | No                                                   | No                           | No        |  |
| operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ορειαιιοπ                                            | ομοιαιιοπ                    | υμειαιιοπ |  |
| Example:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | HERE B<br>FALSE :<br>TRUE :                          | TFSS FLA                     | G, 1, 0   |  |
| Before Instruct<br>PC<br>After Instructio<br>If FLAG<br>PC<br>If FLAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | tion = ade<br>on ::<br>(1> = 0;<br>= ade<br>(1> = 1; | dress (HERE)<br>dress (FALSE | )<br>5 )  |  |
| PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | = ad                                                 | dress (TRUE)                 | )         |  |

|                         | .W                                                                            | Subroutine Call Using WREG                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |  |
|-------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|--|
| Syntax                  | c                                                                             | CALLW                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |  |
| Opera                   | nds:                                                                          | None                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |  |
| Opera                   | tion:                                                                         | $(PC + 2) \rightarrow$<br>$(W) \rightarrow PCL$<br>$(PCLATH) \rightarrow$<br>$(PCLATU) \rightarrow$                                                                 | TOS,<br>.,<br>→ PCH,<br>→ PCU                                                                                                                                                                                                                                                                                                                                                                                                 |      |         |  |
| Status                  | Affected:                                                                     | None                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |  |
| Encod                   | ing:                                                                          | 0000                                                                                                                                                                | 0000 0                                                                                                                                                                                                                                                                                                                                                                                                                        | 0001 | 0100    |  |
| Descri                  | ption                                                                         | First, the re<br>pushed ont<br>contents of<br>existing val<br>contents of<br>latched into<br>respectively<br>executed a<br>new next in<br>Unlike CAL<br>update W, S | First, the return address (PC + 2) is I<br>pushed onto the return stack. Next, the<br>contents of W are written to PCL; the<br>existing value is discarded. Then, the<br>contents of PCLATH and PCLATU are<br>latched into PCH and PCU,<br>respectively. The second cycle is<br>executed as a NOP instruction while the<br>new next instruction is fetched.<br>Unlike CALL, there is no option to<br>update W, STATUS or BSR. |      |         |  |
| Words                   | :                                                                             | 1                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |  |
| Cycles                  | 8:                                                                            | 2                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |  |
| Q Cvo                   | cle Activity:                                                                 |                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |  |
| ,                       | Q1                                                                            | Q2                                                                                                                                                                  | Q3                                                                                                                                                                                                                                                                                                                                                                                                                            |      | Q4      |  |
|                         | Decode                                                                        | Read                                                                                                                                                                | PUSHPCt                                                                                                                                                                                                                                                                                                                                                                                                                       | 0    | No      |  |
| _                       |                                                                               | WREG                                                                                                                                                                | stack                                                                                                                                                                                                                                                                                                                                                                                                                         | ор   | eration |  |
|                         | No                                                                            | No                                                                                                                                                                  | No                                                                                                                                                                                                                                                                                                                                                                                                                            | 00   | No      |  |
| <u>Exam</u> r<br>B<br>A | ble:<br>PC<br>PCLATH<br>PCLATH<br>PCLATU<br>W<br>fter Instructio<br>PC<br>TOS | HERE<br>tion<br>= address<br>= 10h<br>= 00h<br>= 06h<br>on<br>= 001006                                                                                              | CALLW<br>(HERE)                                                                                                                                                                                                                                                                                                                                                                                                               | 2.)  |         |  |

| MOVSF                      |                                           | Move Ind                                                                                                                                                                                                                                        | Move Indexed to f                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                                            |  |  |  |  |
|----------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------|--|--|--|--|
| Syntax:                    |                                           | MOVSF [                                                                                                                                                                                                                                         | z <sub>s</sub> ], f <sub>d</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |                                            |  |  |  |  |
| Operands:                  |                                           | $0 \le z_s \le 12$<br>$0 \le f_d \le 409$                                                                                                                                                                                                       | $0 \le z_s \le 127$<br>$0 \le f_d \le 4095$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              |                                            |  |  |  |  |
| Oper                       | ation:                                    | ((FSR2) + :                                                                                                                                                                                                                                     | $z_s) \rightarrow f_d$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |                                            |  |  |  |  |
| Statu                      | s Affected:                               | None                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |                                            |  |  |  |  |
| Enco<br>1st w<br>2nd v     | oding:<br>vord (source)<br>word (destin.) | 1110<br>1111                                                                                                                                                                                                                                    | 1011<br>ffff                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0zz<br>fff   | z zzzz <sub>s</sub><br>f ffff <sub>d</sub> |  |  |  |  |
|                            |                                           | moved to d<br>actual addr<br>determined<br>offset ' $z_s$ ' ir<br>FSR2. The<br>register is s<br>'f <sub>d</sub> ' in the su<br>can be any<br>space (000<br>The MOVSF<br>PCL, TOSU<br>destination<br>If the result<br>an indirect<br>value retur | moved to destination register ' $f_d$ '. The actual address of the source register is determined by adding the 7-bit literal offset ' $z_s$ ' in the first word to the value of FSR2. The address of the destination register is specified by the 12-bit literal ' $f_d$ ' in the second word. Both addresses can be anywhere in the 4096-byte data space (000h to FFFh). The MOVSF instruction cannot use the PCL, TOSU, TOSH or TOSL as the destination register. If the resultant source address points to an indirect addressing register, the |              |                                            |  |  |  |  |
| Word                       | ls:                                       | 2                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |                                            |  |  |  |  |
| Cvcle                      | es:                                       | 2                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |                                            |  |  |  |  |
| Q C                        | vcle Activity:                            |                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |                                            |  |  |  |  |
|                            | Q1                                        | Q2                                                                                                                                                                                                                                              | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              | Q4                                         |  |  |  |  |
|                            | Decode                                    | Determine source addr                                                                                                                                                                                                                           | Determ<br>source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | nine<br>addr | Read source reg                            |  |  |  |  |
| Decode                     |                                           | No<br>operation<br>No dummy<br>read                                                                                                                                                                                                             | No<br>operat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ion          | Write<br>register 'f'<br>(dest)            |  |  |  |  |
| <u>Exan</u>                | nple:                                     | MOVSF                                                                                                                                                                                                                                           | [05h],                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | reg2         |                                            |  |  |  |  |
|                            | Before Instruc                            | tion                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |                                            |  |  |  |  |
| FSR2<br>Contents<br>of 85h |                                           | = 80                                                                                                                                                                                                                                            | )h<br>Bh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |                                            |  |  |  |  |
| REG2                       |                                           | = 11                                                                                                                                                                                                                                            | h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                                            |  |  |  |  |
|                            | FSR2<br>Contents                          | = 80                                                                                                                                                                                                                                            | h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                                            |  |  |  |  |
| of 85h<br>REG2             |                                           | = 33<br>= 33                                                                                                                                                                                                                                    | Sh<br>Sh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |                                            |  |  |  |  |

# PIC18F1230/1330

NOTES: