

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | XC800                                                                            |
| Core Size                  | 8-Bit                                                                            |
| Speed                      | 24MHz                                                                            |
| Connectivity               | LINbus, SSI, UART/USART                                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                            |
| Number of I/O              | 34                                                                               |
| Program Memory Size        | 32KB (32K x 8)                                                                   |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 1.75K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                      |
| Data Converters            | A/D 8x10b                                                                        |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 140°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 48-LQFP                                                                          |
| Supplier Device Package    | PG-TQFP-48                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/xc886lm8ffa5vacaxuma1 |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Edition 2010-08 Published by Infineon Technologies AG 81726 Munich, Germany © 2010 Infineon Technologies AG All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



## **General Device Information**

# 2.2 Logic Symbol

The logic symbols of the SAA-XC886 are shown in Figure 3.



Figure 3 SAA-XC886 Logic Symbol



# SAA-XC886CLM

## **General Device Information**

| Symbol | Pin Number | Туре | Reset<br>State | Function                                                           |                                                                                                                                                           |
|--------|------------|------|----------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| P3     |            | I/O  |                | <b>Port 3</b><br>Port 3 is an 8<br>I/O port. It ca<br>for CCU6, U/ | B-bit bidirectional general purpose<br>an be used as alternate functions<br>ART1, Timer 21 and MultiCAN.                                                  |
| P3.0   | 35         |      | Hi-Z           | CCPOS1_2<br>CC60_0<br>RXDO1_1                                      | CCU6 Hall Input 1<br>Input/Output of<br>Capture/Compare channel 0<br>UART1 Transmit Data Output                                                           |
| P3.1   | 36         |      | Hi-Z           | CCPOS0_2<br>CC61_2<br>COUT60_0<br>TXD1_1                           | CCU6 Hall Input 0<br>Input/Output of<br>Capture/Compare channel 1<br>Output of Capture/Compare<br>channel 0<br>UART1 Transmit Data<br>Output/Clock Output |
| P3.2   | 37         |      | Hi-Z           | CCPOS2_2<br>RXDC1_1<br>RXD1_1<br>CC61_0                            | CCU6 Hall Input 2<br>MultiCAN Node 1 Receiver Input<br>UART1 Receive Data Input<br>Input/Output of<br>Capture/Compare channel 1                           |
| P3.3   | 38         |      | Hi-Z           | COUT61_0<br>TXDC1_1                                                | Output of Capture/Compare<br>channel 1<br>MultiCAN Node 1 Transmitter<br>Output                                                                           |
| P3.4   | 39         |      | Hi-Z           | CC62_0<br>RXDC0_1<br>T2EX1_0                                       | Input/Output of<br>Capture/Compare channel 2<br>MultiCAN Node 0 Receiver Input<br>Timer 21 External Trigger Input                                         |
| P3.5   | 40         |      | Hi-Z           | COUT62_0<br>EXF21_0<br>TXDC0_1                                     | Output of Capture/Compare<br>channel 2<br>Timer 21 External Flag Output<br>MultiCAN Node 0 Transmitter<br>Output                                          |
| P3.6   | 33         |      | PD             | CTRAP_0                                                            | CCU6 Trap Input                                                                                                                                           |

# Table 2Pin Definitions and Functions (cont'd)



# 3.2.1 Memory Protection Strategy

The SAA-XC886 memory protection strategy includes:

- Read-out protection: The user is able to protect the contents in the Flash memory from being read
  - Flash protection is enabled by programming a valid password (8-bit non-zero value) via BSL mode 6.
- Flash program and erase protection.

# 3.2.1.1 Flash Memory Protection

As long as a valid password is available, all external access to the device, including the Flash, will be blocked.

For additional security, the Flash hardware protection can be enabled to implement a second layer of read-out protection, as well as to enable program and erase protection.

Flash hardware protection is available only for Flash devices and comes in two modes:

- Mode 0: Only the P-Flash is protected; the D-Flash is unprotected
- Mode 1: Both the P-Flash and D-Flash are protected

The selection of each protection mode and the restrictions imposed are summarized in **Table 3**.

| Flash Protection                      | Without hardware protection             | With hardware protection                     |                                                    |  |  |
|---------------------------------------|-----------------------------------------|----------------------------------------------|----------------------------------------------------|--|--|
| Hardware<br>Protection Mode           | -                                       | 0                                            | 1                                                  |  |  |
| Activation                            | Program a valid password via BSL mode 6 |                                              |                                                    |  |  |
| Selection                             | Bit 4 of password = 0                   | Bit 4 of password = 1<br>MSB of password = 0 | Bit 4 of password = 1<br>MSB of password = 1       |  |  |
| P-Flash<br>contents can be<br>read by | Read instructions in any program memory | Read instructions in the P-Flash             | Read instructions in the P-Flash or D-<br>Flash    |  |  |
| External access to P-Flash            | Not possible                            | Not possible                                 | Not possible                                       |  |  |
| P-Flash program and erase             | Possible                                | Not possible                                 | Not possible                                       |  |  |
| D-Flash<br>contents can be<br>read by | Read instructions in any program memory | Read instructions in any program memory      | Read instructions in<br>the P-Flash or D-<br>Flash |  |  |

## Table 3 Flash Protection Modes



| Flash Protection           | Without hardware protection | With hardware prote                                                                                                    | ction        |
|----------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------|--------------|
| External access to D-Flash | Not possible                | Not possible                                                                                                           | Not possible |
| D-Flash<br>program         | Possible                    | Possible                                                                                                               | Not possible |
| D-Flash erase              | Possible                    | Possible, on<br>condition that bit<br>DFLASHEN in<br>register MISC_CON<br>is set to 1 prior to<br>each erase operation | Not possible |

### Table 3 Flash Protection Modes (cont'd)

BSL mode 6, which is used for enabling Flash protection, can also be used for disabling Flash protection. Here, the programmed password must be provided by the user. A password match triggers an automatic erase of the protected P-Flash and D-Flash contents, including the programmed password. The Flash protection is then disabled upon the next reset.

Although no protection scheme can be considered infallible, the SAA-XC886 memory protection strategy provides a very high level of protection for a general purpose microcontroller.









**Address Extension by Mapping** 



# Table 7SCU Register Overview (cont'd)

| Addr            | Register Name                                                  | Bit       | 7                        | 6           | 5            | 4           | 3             | 2             | 1           | 0           |
|-----------------|----------------------------------------------------------------|-----------|--------------------------|-------------|--------------|-------------|---------------|---------------|-------------|-------------|
| вс <sub>Н</sub> | NMISR Reset: 00 <sub>H</sub><br>NMI Status Register            | Bit Field | 0                        | FNMI<br>ECC | FNMI<br>VDDP | FNMI<br>VDD | FNMI<br>OCDS  | FNMI<br>FLASH | FNMI<br>PLL | FNMI<br>WDT |
|                 |                                                                | Туре      | r                        | rwh         | rwh          | rwh         | rwh           | rwh           | rwh         | rwh         |
| вd <sub>Н</sub> | BCON Reset: 00 <sub>H</sub>                                    | Bit Field | BG                       | SEL         | 0            | BRDIS       |               | BRPRE         |             | R           |
|                 | Baud Rate Control Register                                     | Туре      | rw r rw                  |             |              |             |               | rw            |             | rw          |
| ве <sub>Н</sub> | BG Reset: 00 <sub>H</sub>                                      | Bit Field |                          |             |              | BR_V        | ALUE          |               |             |             |
|                 | Baud Rate Timer/Reload<br>Register                             | Туре      |                          |             |              | r١          | vh            |               |             |             |
| E9 <sub>H</sub> | FDCON Reset: 00 <sub>H</sub><br>Fractional Divider Control     | Bit Field | BGS                      | SYNE<br>N   | ERRS<br>YN   | EOFS<br>YN  | BRK           | NDOV          | FDM         | FDEN        |
|                 | Register                                                       | Туре      | rw                       | rw          | rwh          | rwh         | rwh           | rwh           | rw          | rw          |
| EA <sub>H</sub> | FDSTEP Reset: 00 <sub>H</sub>                                  | Bit Field |                          |             |              | ST          | ΈP            |               |             |             |
|                 | Fractional Divider Reload<br>Register                          | Туре      |                          |             |              | r           | w             |               |             |             |
| EB <sub>H</sub> | FDRES Reset: 00 <sub>H</sub>                                   | Bit Field |                          |             |              | RES         | SULT          |               |             |             |
|                 | Fractional Divider Result<br>Register                          | Туре      |                          | rł          |              |             | rh            |               |             |             |
| RMAP =          | = 0, PAGE 1                                                    |           |                          |             |              |             |               |               |             |             |
| вз <sub>Н</sub> | ID Reset: UU <sub>H</sub>                                      | Bit Field | PRODID                   |             |              |             | VERID         |               |             |             |
|                 | Identity Register                                              |           | r r                      |             |              |             |               | r             |             |             |
| В4 <sub>Н</sub> | PMCON0 Reset: 00 <sub>H</sub><br>Power Mode Control Register 0 | Bit Field | 0                        | WDT<br>RST  | WKRS         | WK<br>SEL   | SD            | PD            | W           | /S          |
|                 |                                                                | Туре      | r                        | rwh         | rwh          | rw          | rw            | rwh           | r           | W           |
| в5 <sub>Н</sub> | PMCON1 Reset: 00 <sub>H</sub><br>Power Mode Control Register 1 | Bit Field | 0                        | CDC_<br>DIS | CAN_<br>DIS  | MDU_<br>DIS | T2_<br>DIS    | CCU_<br>DIS   | SSC_<br>DIS | ADC_<br>DIS |
|                 |                                                                | Туре      | r                        | rw          | rw           | rw          | rw            | rw            | rw          | rw          |
| в6 <sub>Н</sub> | OSC_CON Reset: 08 <sub>H</sub><br>OSC Control Register         | Bit Field |                          | 0           |              | OSC<br>PD   | XPD           | OSC<br>SS     | ORD<br>RES  | OSCR        |
|                 |                                                                | Туре      |                          | r           |              | rw          | rw            | rw            | rwh         | rh          |
| в7 <sub>Н</sub> | PLL_CON Reset: 90 <sub>H</sub><br>PLL Control Register         | Bit Field |                          | N           | VIV          |             | VCO<br>BYP    | OSC<br>DISC   | RESL<br>D   | LOCK        |
|                 |                                                                | Туре      | rw                       |             | rw           | rw          | rwh           | rh            |             |             |
| ва <sub>Н</sub> | CMCON Reset: 10 <sub>H</sub><br>Clock Control Register         | Bit Field | VCO KDIV 0 FCCF<br>SEL G |             |              | CLK         | REL           |               |             |             |
|                 |                                                                | Туре      | rw                       | rw          | r            | rw          |               | r             | W           |             |
| вв <sub>Н</sub> | PASSWD Reset: 07 <sub>H</sub><br>Password Register             | Bit Field | PASS                     |             |              |             | PROT<br>ECT_S | MC            | DE          |             |
|                 |                                                                | Туре      |                          |             | wh           |             |               | rh            | r           | w           |
| вс <sub>Н</sub> | FEAL Reset: 00 <sub>H</sub>                                    | Bit Field |                          |             |              | ECCER       | RADDR         |               |             |             |
|                 | Low                                                            | Туре      |                          |             |              | r           | 'n            |               |             |             |
| вd <sub>Н</sub> | FEAH Reset: 00 <sub>H</sub>                                    | Bit Field |                          |             |              | ECCER       | RADDR         |               |             |             |
|                 | Flash Error Address Register                                   | Туре      |                          |             |              | r           | 'n            |               |             |             |



# Table 10ADC Register Overview (cont'd)

| Addr            | Register Name                                                | Bit       | 7          | 6          | 5    | 4        | 3    | 2     | 1       | 0    |
|-----------------|--------------------------------------------------------------|-----------|------------|------------|------|----------|------|-------|---------|------|
| CD <sub>H</sub> | ADC_LCBR Reset: B7 <sub>H</sub>                              | Bit Field |            | BOL        | JND1 | <u> </u> |      | BOL   | IND0    |      |
|                 | Limit Check Boundary Register                                | Туре      |            | r          | w    |          | rw   |       |         |      |
| CEH             | ADC_INPCR0 Reset: 00 <sub>H</sub>                            | Bit Field |            |            |      | S        | ГС   |       |         |      |
|                 | Input Class 0 Register                                       | Туре      |            |            |      | r        | W    |       |         |      |
| CF <sub>H</sub> | ADC_ETRCR Reset: 00 <sub>H</sub><br>External Trigger Control | Bit Field | SYNE<br>N1 | SYNE<br>N0 |      | ETRSEL   |      |       | ETRSEL0 | )    |
|                 | Register                                                     | Туре      | rw         | rw         |      | rw       |      |       | rw      |      |
| RMAP =          | = 0, PAGE 1                                                  |           |            |            |      |          |      |       |         |      |
| са <sub>Н</sub> | ADC_CHCTR0 Reset: 00 <sub>H</sub>                            | Bit Field | 0          |            | LCC  |          | (    | 0     | RESE    | RSEL |
|                 | Channel Control Register 0                                   | Туре      | r          |            | rw   |          | r    |       | r١      | N    |
| св <sub>Н</sub> | ADC_CHCTR1 Reset: 00 <sub>H</sub>                            | Bit Field | 0          |            | LCC  |          | (    | 0     | RESE    | RSEL |
|                 | Channel Control Register 1                                   | Туре      | r          |            | rw   |          |      | r     | r١      | N    |
| сс <sub>н</sub> | ADC_CHCTR2 Reset: 00 <sub>H</sub>                            | Bit Field | 0          |            | LCC  |          | (    | 0     | RESE    | RSEL |
|                 | Channel Control Register 2                                   | Туре      | r          |            | rw   |          |      | r     | r١      | N    |
| CD <sub>H</sub> | ADC_CHCTR3 Reset: 00 <sub>H</sub>                            | Bit Field | 0          |            | LCC  |          | 0    |       | RESF    | RSEL |
|                 | Channel Control Register 3                                   | Туре      | r          |            | rw   |          | r    |       | r١      | N    |
| CEH             | ADC_CHCTR4 Reset: 00 <sub>H</sub>                            | Bit Field | 0          | 0 LCC      |      | 0        |      | RESE  | RSEL    |      |
|                 | Channel Control Register 4                                   | Туре      | r rw       |            | r    |          | r١   | N     |         |      |
| CF <sub>H</sub> | ADC_CHCTR5 Reset: 00 <sub>H</sub>                            | Bit Field | 0          | LCC        |      | 0        |      | RESE  | RSEL    |      |
|                 | Channel Control Register 5                                   |           | r rw       |            |      | r        |      | r١    | N       |      |
| D2 <sub>H</sub> | ADC_CHCTR6 Reset: 00 <sub>H</sub>                            | Bit Field | 0          | LCC        |      | 0        |      | RESE  | RSEL    |      |
|                 | Channel Control Register 6                                   | Туре      | r          | r rw       |      |          | r    |       | r١      | N    |
| D3 <sub>H</sub> | ADC_CHCTR7 Reset: 00 <sub>H</sub>                            | Bit Field | 0          | LCC        |      | 0        |      | RESP  | RSEL    |      |
|                 | Channel Control Register 7                                   | Туре      | r          | r rw       |      | r        |      | r١    | N       |      |
| RMAP =          | = 0, PAGE 2                                                  |           |            |            |      |          |      |       |         |      |
| CAH             | ADC_RESR0L Reset: 00 <sub>H</sub>                            | Bit Field | RES        | SULT       | 0    | VF       | DRC  |       | CHNR    |      |
|                 | Result Register 0 Low                                        | Туре      | r          | h          | r    | rh       | rh   |       | rh      |      |
| св <sub>Н</sub> | ADC_RESR0H Reset: 00 <sub>H</sub>                            | Bit Field | RESULT     |            |      |          |      |       |         |      |
|                 | Result Register 0 High                                       | Туре      |            |            |      | r        | h    | -     |         |      |
| сс <sub>н</sub> | ADC_RESR1L Reset: 00 <sub>H</sub>                            | Bit Field | RES        | SULT       | 0    | VF       | DRC  |       | CHNR    |      |
|                 | Result Register 1 Low                                        | Туре      | r          | h          | r    | rh       | rh   | rh rh |         |      |
| CDH             | ADC_RESR1H Reset: 00 <sub>H</sub>                            | Bit Field |            |            |      | RES      | SULT |       |         |      |
|                 | Result Register 1 High                                       | Туре      |            |            |      | r        | h    | -     |         |      |
| CEH             | ADC_RESR2L Reset: 00 <sub>H</sub>                            | Bit Field | RES        | SULT       | 0    | VF       | DRC  |       | CHNR    |      |
|                 | Result Register 2 Low                                        | Туре      | r          | h          | r    | rh       | rh   |       | rh      |      |
| CFH             | ADC_RESR2H Reset: 00 <sub>H</sub>                            | Bit Field |            |            |      | RES      | SULT |       |         |      |
|                 | Result Register 2 High                                       | Туре      |            |            |      | r        | h    |       |         |      |
| D2 <sub>H</sub> | ADC_RESR3L Reset: 00H                                        | Bit Field | RES        | SULT       | 0    | VF       | DRC  |       | CHNR    |      |
|                 | Result Register 3 Low                                        | Туре      | r          | h          | r    | rh       | rh   |       | rh      |      |



## 3.3 Flash Memory

The Flash memory provides an embedded user-programmable non-volatile memory, allowing fast and reliable storage of user code and data. It is operated from a single 2.5 V supply from the Embedded Voltage Regulator (EVR) and does not require additional programming or erasing voltage. The sectorization of the Flash memory allows each sector to be erased independently.

### Features

- In-System Programming (ISP) via UART
- In-Application Programming (IAP)
- Error Correction Code (ECC) for dynamic correction of single-bit errors
- Background program and erase operations for CPU load minimization
- Support for aborting erase operation
- Minimum program width<sup>1)</sup> of 32-byte for D-Flash and 64-byte for P-Flash
- 1-sector minimum erase width
- 1-byte read access
- Flash is delivered in erased state (read all zeros)
- Operating supply voltage: 2.5 V ± 7.5 %
- Read access time:  $3 \times t_{CCLK} = 125 \text{ ns}^{2}$
- Program time: 248256 /  $f_{SYS}$  = 2.6 ms<sup>3</sup>)
- Erase time: 9807360 / f<sub>SYS</sub> = 102 ms<sup>3)</sup>

<sup>1)</sup> P-Flash: 64-byte wordline can only be programmed once, i.e., one gate disturb allowed. D-Flash: 32-byte wordline can be programmed twice, i.e., two gate disturbs allowed.

<sup>2)</sup> Values shown here are typical values.  $f_{sys} = 96 \text{ MHz} \pm 7.5\%$  ( $f_{CCLK} = 24 \text{ MHz} \pm 7.5\%$ ) is the maximum frequency range for Flash read access.

<sup>3)</sup> Values shown here are typical values.  $f_{sys} = 96 \text{ MHz} \pm 7.5\%$  is the only frequency range for Flash programming and erasing.  $f_{sysmin}$  is used for obtaining the worst case timing.



# 3.4 Interrupt System

The XC800 Core supports one non-maskable interrupt (NMI) and 14 maskable interrupt requests. In addition to the standard interrupt functions supported by the core, e.g., configurable interrupt priority and interrupt masking, the SAA-XC886 interrupt system provides extended interrupt support capabilities such as the mapping of each interrupt vector to several interrupt sources to increase the number of interrupt sources supported, and additional status registers for detecting and determining the interrupt source.

## 3.4.1 Interrupt Source

Figure 12 to Figure 16 give a general overview of the interrupt sources and nodes, and their corresponding control and status flags.



Figure 12 Non-Maskable Interrupt Request Sources





Figure 16 Interrupt Request Sources (Part 4)



# 3.4.3 Interrupt Priority

An interrupt that is currently being serviced can only be interrupted by a higher-priority interrupt, but not by another interrupt of the same or lower priority. Hence, an interrupt of the highest priority cannot be interrupted by any other interrupt request.

If two or more requests of different priority levels are received simultaneously, the request of the highest priority is serviced first. If requests of the same priority are received simultaneously, then an internal polling sequence determines which request is serviced first. Thus, within each priority level, there is a second priority structure determined by the polling sequence shown in **Table 20**.

| Source                                                                                         | Level     |  |  |  |  |
|------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
| Non-Maskable Interrupt (NMI)                                                                   | (highest) |  |  |  |  |
| External Interrupt 0                                                                           | 1         |  |  |  |  |
| Timer 0 Interrupt                                                                              | 2         |  |  |  |  |
| External Interrupt 1                                                                           | 3         |  |  |  |  |
| Timer 1 Interrupt                                                                              | 4         |  |  |  |  |
| UART Interrupt                                                                                 | 5         |  |  |  |  |
| Timer 2,UART Normal Divider Overflow,<br>MultiCAN, LIN Interrupt                               | 6         |  |  |  |  |
| ADC, MultiCAN Interrupt                                                                        | 7         |  |  |  |  |
| SSC Interrupt                                                                                  | 8         |  |  |  |  |
| External Interrupt 2, Timer 21, UART1, UART1<br>Normal Divider Overflow, MDU, CORDIC Interrupt | 9         |  |  |  |  |
| External Interrupt [6:3], MultiCAN Interrupt                                                   | 10        |  |  |  |  |
| CCU6 Interrupt Node Pointer 0, MultiCAN interrupt                                              | 11        |  |  |  |  |
| CCU6 Interrupt Node Pointer 1, MultiCAN Interrupt                                              | 12        |  |  |  |  |
| CCU6 Interrupt Node Pointer 2, MultiCAN Interrupt                                              | 13        |  |  |  |  |
| CCU6 Interrupt Node Pointer 3, MultiCAN Interrupt                                              | 14        |  |  |  |  |

#### Table 20 Priority Structure within Interrupt Level







Figure 18 General Structure of Bidirectional Port



# 3.6 Power Supply System with Embedded Voltage Regulator

The SAA-XC886 microcontroller requires two different levels of power supply:

- 5.0 V for the Embedded Voltage Regulator (EVR) and Ports
- 2.5 V for the core, memory, on-chip oscillator, and peripherals

**Figure 20** shows the SAA-XC886 power supply system. A power supply of 5.0 V must be provided from the external power supply pin. The 2.5 V power supply for the logic is generated by the EVR. The EVR helps to reduce the power consumption of the whole chip and the complexity of the application board design.

The EVR consists of a main voltage regulator and a low power voltage regulator. In active mode, both voltage regulators are enabled. In power-down mode, the main voltage regulator is switched off, while the low power voltage regulator continues to function and provide power supply to the system with low power consumption.



Figure 20 SAA-XC886 Power Supply System

### **EVR Features**

- Input voltage ( $V_{\text{DDP}}$ ): 5.0 V
- Output voltage ( $V_{DDC}$ ): 2.5 V ± 7.5%
- · Low power voltage regulator provided in power-down mode
- $V_{\text{DDC}}$  and  $V_{\text{DDP}}$  prewarning detection
- V<sub>DDC</sub> brownout detection



# 3.7.1 Module Reset Behavior

**Table 21** lists the functions of the SAA-XC886 and the various reset types that affect these functions. The symbol "■" signifies that the particular function is reset to its default state.

| Module/<br>Function   | Wake-Up<br>Reset                     | Watchdog<br>Reset         | Hardware<br>Reset         | Power-On<br>Reset         | Brownout<br>Reset         |
|-----------------------|--------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|
| CPU Core              |                                      |                           |                           |                           |                           |
| Peripherals           |                                      |                           |                           |                           |                           |
| On-Chip<br>Static RAM | Not affected,<br>Reliable            | Not affected,<br>Reliable | Not affected,<br>Reliable | Affected, un-<br>reliable | Affected, un-<br>reliable |
| Oscillator,<br>PLL    |                                      | Not affected              |                           |                           |                           |
| Port Pins             |                                      |                           |                           |                           |                           |
| EVR                   | The voltage regulator is switched on | Not affected              |                           |                           |                           |
| FLASH                 |                                      |                           |                           |                           |                           |
| NMI                   | Disabled                             | Disabled                  |                           |                           |                           |

#### Table 21 Effect of Reset on Device Functions

# 3.7.2 Booting Scheme

When the SAA-XC886 is reset, it must identify the type of configuration with which to start the different modes once the reset sequence is complete. Thus, boot configuration information that is required for activation of special modes and conditions needs to be applied by the external world through input pins. After power-on reset or hardware reset, the pins MBC, TMS and P0.0 collectively select the different boot options. Table 22 shows the available boot options in the SAA-XC886.

| MBC | TMS | P0.0 | Type of Mode                                                               | PC Start Value    |  |  |  |
|-----|-----|------|----------------------------------------------------------------------------|-------------------|--|--|--|
| 1   | 0   | Х    | User Mode <sup>1)</sup> ; on-chip OSC/PLL non-bypassed                     | 0000 <sub>H</sub> |  |  |  |
| 0   | 0   | Х    | BSL Mode; on-chip OSC/PLL non-bypassed <sup>2)</sup>                       | 0000 <sub>H</sub> |  |  |  |
| 0   | 1   | 0    | OCDS Mode; on-chip OSC/PLL non-<br>bypassed                                | 0000 <sub>H</sub> |  |  |  |
| 1   | 1   | 0    | User (JTAG) Mode <sup>3)</sup> ; on-chip OSC/PLL non-<br>bypassed (normal) | 0000 <sub>H</sub> |  |  |  |

## Table 22 SAA-XC886 Boot Selection



Table 24 shows the VCO range for the SAA-XC886.

|  | Table | 24 | VCO | Range |
|--|-------|----|-----|-------|
|--|-------|----|-----|-------|

| $f_{\sf VCOmin}$ | $f_{\sf VCOmax}$ | $f_{\sf VCOFREEmin}$ | $f_{\sf VCOFREEmax}$ | Unit |
|------------------|------------------|----------------------|----------------------|------|
| 150              | 200              | 20                   | 80                   | MHz  |
| 100              | 150              | 10                   | 80                   | MHz  |

## 3.8.1 Recommended External Oscillator Circuits

The oscillator circuit, a Pierce oscillator, is designed to work with both, an external crystal oscillator or an external stable clock source. It basically consists of an inverting amplifier and a feedback element with XTAL1 as input, and XTAL2 as output.

When using a crystal, a proper external oscillator circuitry must be connected to both pins, XTAL1 and XTAL2. The crystal frequency can be within the range of 4 MHz to 12 MHz. Additionally, it is necessary to have two load capacitances  $C_{X1}$  and  $C_{X2}$ , and depending on the crystal type, a series resistor  $R_{X2}$ , to limit the current. A test resistor  $R_Q$  may be temporarily inserted to measure the oscillation allowance (negative resistance) of the oscillator circuitry.  $R_Q$  values are typically specified by the crystal vendor. The  $C_{X1}$  and  $C_{X2}$  values shown in **Figure 24** can be used as starting points for the negative resistance evaluation and for non-productive systems. The exact values and related operating range are dependent on the crystal frequency and have to be determined and optimized together with the final target system is strongly recommended to verify the input amplitude at XTAL1 and to determine the actual oscillation allowance (margin negative resistance) for the oscillator-crystal system.

When using an external clock signal, the signal must be connected to XTAL1. XTAL2 is left open (unconnected).

The oscillator can also be used in combination with a ceramic resonator. The final circuitry must also be verified by the resonator vendor. **Figure 24** shows the recommended external oscillator circuitries for both operating modes, external crystal mode and external input clock mode.



## 3.8.2 Clock Management

The CGU generates all clock signals required within the microcontroller from a single clock,  $f_{sys}$ . During normal system operation, the typical frequencies of the different modules are as follow:

- CPU clock: CCLK, SCLK = 24 MHz
- Fast clock (used by MultiCAN): FCLK = 24 or 48 MHz
- Peripheral clock: PCLK = 24 MHz
- Flash Interface clock: CCLK2 = 48 MHz and CCLK = 24 MHz

In addition, different clock frequencies can be output to pin CLKOUT (P0.0 or P0.7). The clock output frequency, which is derived from the clock output divider (bit COREL), can further be divided by 2 using toggle latch (bit TLEN is set to 1). The resulting output frequency has a 50% duty cycle. Figure 25 shows the clock distribution of the SAA-XC886.



Figure 25 Clock Generation from  $f_{sys}$ 



# 3.11 Multiplication/Division Unit

The Multiplication/Division Unit (MDU) provides fast 16-bit multiplication, 16-bit and 32-bit division as well as shift and normalize features. It has been integrated to support the SAA-XC886 Core in real-time control applications, which require fast mathematical computations.

## Features

- Fast signed/unsigned 16-bit multiplication
- Fast signed/unsigned 32-bit divide by 16-bit and 16-bit divide by 16-bit operations
- 32-bit unsigned normalize operation
- 32-bit arithmetic/logical shift operations

 Table 27 specifies the number of clock cycles used for calculation in various operations.

| Operation                | Result | Remainder | No. of Clock Cycles<br>used for calculation |
|--------------------------|--------|-----------|---------------------------------------------|
| Signed 32-bit/16-bit     | 32-bit | 16-bit    | 33                                          |
| Signed 16-bit/16bit      | 16-bit | 16-bit    | 17                                          |
| Signed 16-bit x 16-bit   | 32-bit | -         | 16                                          |
| Unsigned 32-bit/16-bit   | 32-bit | 16-bit    | 32                                          |
| Unsigned 16-bit/16-bit   | 16-bit | 16-bit    | 16                                          |
| Unsigned 16-bit x 16-bit | 32-bit | -         | 16                                          |
| 32-bit normalize         | -      | -         | No. of shifts + 1 (Max. 32)                 |
| 32-bit shift L/R         | -      | -         | No. of shifts + 1 (Max. 32)                 |

 Table 27
 MDU Operation Characteristics



## SAA-XC886CLM

**Functional Description** 



Figure 31 SSC Block Diagram



#### **Electrical Parameters**

## 4.3 AC Parameters

The electrical characteristics of the AC Parameters are detailed in this section.

## 4.3.1 Testing Waveforms

The testing waveforms for rise/fall time, output delay and output high impedance are shown in **Figure 39**, **Figure 40** and **Figure 41**.



Figure 39 Rise/Fall Time Parameters



Figure 40 Testing Waveform, Output Delay



Figure 41 Testing Waveform, Output High Impedance