



Welcome to **E-XFL.COM** 

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                                         |
|---------------------------------|-------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                |
| Core Processor                  | PowerPC e300                                                            |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 667MHz                                                                  |
| Co-Processors/DSP               | Communications; QUICC Engine                                            |
| RAM Controllers                 | DDR, DDR2                                                               |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100/1000Mbps (1)                                                     |
| SATA                            | -                                                                       |
| USB                             | USB 1.x (1)                                                             |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                        |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                        |
| Security Features               | -                                                                       |
| Package / Case                  | 740-LBGA                                                                |
| Supplier Device Package         | 740-TBGA (37.5x37.5)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8360vvalfha |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Overall DC Electrical Characteristics**

**Table 2. Recommended Operating Conditions (continued)** 

| Characteristic                                                                                          | Symbol           | Recommended<br>Value   | Unit | Notes |
|---------------------------------------------------------------------------------------------------------|------------------|------------------------|------|-------|
| PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, SPI, and JTAG I/O voltage | OV <sub>DD</sub> | 3.3 V ± 330 mV         | V    | _     |
| Junction temperature                                                                                    | T <sub>J</sub>   | 0 to 105<br>-40 to 105 | °C   | 2     |

#### Notes:

- GV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction.
- 2. The operating conditions for junction temperature, T<sub>J</sub>, on the 600/333/400 MHz and 500/333/500 MHz on rev. 2.0 silicon is 0° to 70 °C. Refer to Errata General9 in *Chip Errata for the MPC8360E, Rev. 1*.
- 3. For more information on Part Numbering, refer to Table 80.

This figure shows the undershoot and overshoot voltages at the interfaces of the device.



1. Note that t<sub>interface</sub> refers to the clock period associated with the bus clock interface.

Figure 3. Overshoot/Undershoot Voltage for  $GV_{DD}/OV_{DD}/LV_{DD}$ 



### Table 4. MPC8360E TBGA Core Power Dissipation<sup>1</sup> (continued)

| Core<br>Frequency (MHz) | CSB<br>Frequency (MHz) | QUICC Engine<br>Frequency (MHz) | Typical | Maximum | Unit | Notes      |
|-------------------------|------------------------|---------------------------------|---------|---------|------|------------|
| 667                     | 333                    | 500                             | 6.1     | 6.8     | W    | 2, 3, 5, 9 |

#### Notes:

- 1. The values do not include I/O supply power (OV<sub>DD</sub>, LV<sub>DD</sub>, GV<sub>DD</sub>) or AV<sub>DD</sub>. For I/O power values, see Table 6.
- 2. Typical power is based on a voltage of V<sub>DD</sub> = 1.2 V or 1.3 V, a junction temperature of T<sub>J</sub> = 105°C, and a Dhrystone benchmark application.
- 3. Thermal solutions need to design to a value higher than typical power on the end application, TA target, and I/O power.
- 4. Maximum power is based on a voltage of V<sub>DD</sub> = 1.2 V, WC process, a junction T<sub>J</sub> = 105° C, and an artificial smoke test.
- 5. Maximum power is based on a voltage of  $V_{DD} = 1.3 \text{ V}$  for applications that use 667 MHz (CPU)/500 (QE) with WC process, a junction  $T_{JI} = 105^{\circ}$  C, and an artificial smoke test.
- 6. Typical power is based on a voltage of  $V_{DD}$  = 1.3 V, a junction temperature of  $T_J$  = 70° C, and a Dhrystone benchmark application.
- 7. Maximum power is based on a voltage of  $V_{DD} = 1.3 \text{ V}$  for applications that use 667 MHz (CPU) or 500 (QE) with WC process, a junction  $T_{J} = 70^{\circ} \text{ C}$ , and an artificial smoke test.
- 8. This frequency combination is only available for rev. 2.0 silicon.
- 9. This frequency combination is not available for rev. 2.0 silicon.

# Table 5. MPC8358E TBGA Core Power Dissipation<sup>1</sup>

| Core<br>Frequency (MHz) | CSB<br>Frequency (MHz) | QUICC Engine<br>Frequency (MHz) | Typical | Maximum | Unit | Notes   |
|-------------------------|------------------------|---------------------------------|---------|---------|------|---------|
| 266                     | 266                    | 300                             | 4.1     | 4.5     | W    | 2, 3, 4 |
| 400                     | 266                    | 400                             | 4.5     | 5.0     | W    | 2, 3, 4 |

#### Notes:

- 1. The values do not include I/O supply power (OV $_{DD}$ , LV $_{DD}$ , GV $_{DD}$ ) or AV $_{DD}$ . For I/O power values, see Table 6.
- Typical power is based on a voltage of V<sub>DD</sub> = 1.2 V, a junction temperature of T<sub>J</sub> = 105°C, and a Dhrystone benchmark application.
- 3. Thermal solutions need to design to a value higher than typical power on the end application, T<sub>A</sub> target, and I/O power.
- Maximum power is based on a voltage of V<sub>DD</sub> = 1.2 V, WC process, a junction T<sub>J</sub> = 105° C, and an artificial smoke test.



# 8.2.1.1 GMII Transmit AC Timing Specifications

This table provides the GMII transmit AC timing specifications.

#### **Table 27. GMII Transmit AC Timing Specifications**

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V  $\pm$  10%.

| Parameter/Condition                                                  | Symbol <sup>1</sup>                        | Min | Тур | Max      | Unit | Notes |
|----------------------------------------------------------------------|--------------------------------------------|-----|-----|----------|------|-------|
| GTX_CLK clock period                                                 | t <sub>GTX</sub>                           | _   | 8.0 | _        | ns   | _     |
| GTX_CLK duty cycle                                                   | t <sub>GTXH/tGTX</sub>                     | 40  | _   | 60       | %    | _     |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay                    | t <sub>GTKHDX</sub><br>t <sub>GTKHDV</sub> | 0.5 | _   | —<br>5.0 | ns   | 3     |
| GTX_CLK clock rise time, (20% to 80%)                                | t <sub>GTXR</sub>                          | _   | _   | 1.0      | ns   | _     |
| GTX_CLK clock fall time, (80% to 20%)                                | t <sub>GTXF</sub>                          | _   | _   | 1.0      | ns   | _     |
| GTX_CLK125 clock period                                              | t <sub>G125</sub>                          | _   | 8.0 | _        | ns   | 2     |
| GTX_CLK125 reference clock duty cycle measured at LV <sub>DD/2</sub> | t <sub>G125H</sub> /t <sub>G125</sub>      | 45  | _   | 55       | %    | 2     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. This symbol is used to represent the external GTX\_CLK125 signal and does not follow the original symbol naming convention.
- In rev. 2.0 silicon, due to errata, t<sub>GTKHDX</sub> minimum and t<sub>GTKHDV</sub> maximum are not supported when the GTX\_CLK is selected. Refer to Errata QE\_ENET18 in Chip Errata for the MPC8360E, Rev. 1.

This figure shows the GMII transmit AC timing diagram.



Figure 10. GMII Transmit AC Timing Diagram

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



GMII, MII, RMII, TBI, RGMII, and RTBI AC Timing Specifications

# 8.2.1.2 GMII Receive AC Timing Specifications

This table provides the GMII receive AC timing specifications.

#### Table 28. GMII Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V  $\pm$  10%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit | Notes |
|---------------------------------------------|-------------------------------------|-----|-----|-----|------|-------|
| RX_CLK clock period                         | t <sub>GRX</sub>                    | _   | 8.0 | _   | ns   | _     |
| RX_CLK duty cycle                           | t <sub>GRXH</sub> /t <sub>GRX</sub> | 40  | _   | 60  | %    | _     |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub>                 | 2.0 | _   | _   | ns   | _     |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>GRDXKH</sub>                 | 0.2 | _   | _   | ns   | 2     |
| RX_CLK clock rise time, (20% to 80%)        | t <sub>GRXR</sub>                   | _   | _   | 1.0 | ns   | _     |
| RX_CLK clock fall time, (80% to 20%)        | t <sub>GRXF</sub>                   | _   | _   | 1.0 | ns   | _     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)</sub> for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. In rev. 2.0 silicon, due to errata, t<sub>GRDXKH</sub> minimum is 0.5 which is not compliant with the standard. Refer to Errata *QE\_ENET18* in *Chip Errata for the MPC8360E, Rev. 1*.

This figure shows the GMII receive AC timing diagram.



Figure 11. GMII Receive AC Timing Diagram

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5

**Local Bus DC Electrical Characteristics** 

# 8.3.3 IEEE 1588 Timer AC Specifications

This table provides the IEEE 1588 timer AC specifications.

Table 38. IEEE 1588 Timer AC Specifications

| Parameter                    | Symbol              | Min | Max | Unit | Notes |
|------------------------------|---------------------|-----|-----|------|-------|
| Timer clock frequency        | t <sub>TMRCK</sub>  | 0   | 70  | MHz  | 1     |
| Input setup to timer clock   | t <sub>TMRCKS</sub> | _   | _   | _    | 2, 3  |
| Input hold from timer clock  | t <sub>TMRCKH</sub> | _   | _   | _    | 2, 3  |
| Output clock to output valid | t <sub>GCLKNV</sub> | 0   | 6   | ns   | _     |
| Timer alarm to output valid  | t <sub>TMRAL</sub>  | _   | _   | _    | 2     |

#### Notes:

- 1. The timer can operate on rtc\_clock or tmr\_clock. These clocks get muxed and any one of them can be selected. The minimum and maximum requirement for both rtc\_clock and tmr\_clock are the same.
- 2. These are asynchronous signals.
- 3. Inputs need to be stable at least one TMR clock.

# 9 Local Bus

This section describes the DC and AC electrical specifications for the local bus interface of the MPC8360E/58E.

### 9.1 Local Bus DC Electrical Characteristics

This table provides the DC electrical characteristics for the local bus interface.

Table 39. Local Bus DC Electrical Characteristics

| Parameter                                          | Symbol          | Min                    | Max                    | Unit |
|----------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                           | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                            | $V_{IL}$        | -0.3                   | 0.8                    | V    |
| High-level output voltage, $I_{OH} = -100 \mu A$   | V <sub>OH</sub> | OV <sub>DD</sub> – 0.4 | _                      | V    |
| Low-level output voltage, I <sub>OL</sub> = 100 μA | V <sub>OL</sub> | _                      | 0.2                    | V    |
| Input current                                      | I <sub>IN</sub> | _                      | ±10                    | μΑ   |

# 9.2 Local Bus AC Electrical Specifications

This table describes the general timing parameters of the local bus interface of the device.

Table 40. Local Bus General Timing Parameters—DLL Enabled

| Parameter                                        | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|--------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus cycle time                             | t <sub>LBK</sub>     | 7.5 | _   | ns   | 2     |
| Input setup to local bus clock (except LUPWAIT)  | t <sub>LBIVKH1</sub> | 1.7 | _   | ns   | 3, 4  |
| LUPWAIT input setup to local bus clock           | t <sub>LBIVKH2</sub> | 1.9 | _   | ns   | 3, 4  |
| Input hold from local bus clock (except LUPWAIT) | t <sub>LBIXKH1</sub> | 1.0 | _   | ns   | 3, 4  |

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



#### Local Bus AC Electrical Specifications

Table 41. Local Bus General Timing Parameters—DLL Bypass Mode<sup>9</sup> (continued)

| Parameter                                            | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|------------------------------------------------------|---------------------|-----|-----|------|-------|
| Local bus clock to output valid                      | t <sub>LBKHOV</sub> | _   | 3   | ns   | 3     |
| Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ</sub> | _   | 4   | ns   | 8     |

#### Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
- 2. All timings are in reference to falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs).
- All signals are measured from OV<sub>DD</sub>/2 of the rising/falling edge of LCLK0 to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is not set and when the load on LALE output pin is at least 10 pF less than the load on LAD output pins.
- 6. t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is set and when the load on LALE output pin is at least 10 pF less than the load on LAD output pins.
- 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is set and when the load on LALE output pin equals to the load on LAD output pins.
- 8. For purposes of active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 9. DLL bypass mode is not recommended for use at frequencies above 66 MHz.

This figure provides the AC test load for the local bus.



Figure 22. Local Bus C Test Load



# 10.2 JTAG AC Electrical Characteristics

This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the device.

This table provides the JTAG AC timing specifications as defined in Figure 30 through Figure 33.

#### Table 43. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup>

At recommended operating conditions (see Table 2).

| Parameter                                                             | Symbol <sup>2</sup>                        | Min      | Max      | Unit | Notes |
|-----------------------------------------------------------------------|--------------------------------------------|----------|----------|------|-------|
| JTAG external clock frequency of operation                            | $f_{JTG}$                                  | 0        | 33.3     | MHz  | _     |
| JTAG external clock cycle time                                        | t <sub>JTG</sub>                           | 30       | _        | ns   | _     |
| JTAG external clock duty cycle                                        | t <sub>JTKHKL</sub> /t <sub>JTG</sub>      | 45       | 55       | %    | _     |
| JTAG external clock rise and fall times                               | t <sub>JTGR</sub> & t <sub>JTGF</sub>      | 0        | 2        | ns   | _     |
| TRST assert time                                                      | t <sub>TRST</sub>                          | 25       | _        | ns   | 3     |
| Input setup times:  Boundary-scan data TMS, TDI                       | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4 4      |          | ns   | 4     |
| Input hold times:  Boundary-scan data TMS, TDI                        | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 10<br>10 | _<br>_   | ns   | 4     |
| Valid times:  Boundary-scan data TDO                                  | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> | 2<br>2   | 11<br>11 | ns   | 5     |
| Output hold times:  Boundary-scan data TDO                            | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 2<br>2   |          | ns   | 5     |
| JTAG external clock to output high impedance:  Boundary-scan data TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 2<br>2   | 19<br>9  | ns   | 5, 6  |

#### Notes:

- 1. All outputs are measured from the midpoint voltage of the falling/rising edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50- $\Omega$  load (see Figure 22). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to  $t_{\mbox{\scriptsize TCLK}}$ .
- 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- 6. Guaranteed by design and characterization.



**Timers AC Timing Specifications** 

# 13.2 Timers AC Timing Specifications

This table provides the timer input and output AC timing specifications.

#### Table 50. Timers Input AC Timing Specifications<sup>1</sup>

| Characteristic                    | Symbol <sup>2</sup> | Тур | Unit |
|-----------------------------------|---------------------|-----|------|
| Timers inputs—minimum pulse width | t <sub>TIWID</sub>  | 20  | ns   |

#### Notes:

- 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.
- 2. Timers inputs and outputs are asynchronous to any visible clock. Timers outputs should be synchronized before use by any external synchronous logic. Timers inputs are required to be valid for at least t<sub>TIWID</sub> ns to ensure proper operation.

This figure provides the AC test load for the timers.



Figure 39. Timers AC Test Load

# **14 GPIO**

This section describes the DC and AC electrical specifications for the GPIO of the MPC8360E/58E.

# 14.1 GPIO DC Electrical Characteristics

This table provides the DC electrical characteristics for the device GPIO.

**Table 51. GPIO DC Electrical Characteristics** 

| Characteristic      | Symbol          | Condition                              | Min  | Max                    | Unit | Notes |
|---------------------|-----------------|----------------------------------------|------|------------------------|------|-------|
| Output high voltage | V <sub>OH</sub> | $I_{OH} = -6.0 \text{ mA}$             | 2.4  | _                      | V    | 1     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA               | _    | 0.5                    | V    | 1     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA               | _    | 0.4                    | V    | 1     |
| Input high voltage  | V <sub>IH</sub> | _                                      | 2.0  | OV <sub>DD</sub> + 0.3 | V    | 1     |
| Input low voltage   | V <sub>IL</sub> | _                                      | -0.3 | 0.8                    | V    | _     |
| Input current       | I <sub>IN</sub> | 0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> | _    | ±10                    | μΑ   | _     |

#### Note:

1. This specification applies when operating from 3.3-V supply.

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



# 14.2 GPIO AC Timing Specifications

This table provides the GPIO input and output AC timing specifications.

#### Table 52. GPIO Input AC Timing Specifications<sup>1</sup>

| Characteristic                  | Symbol <sup>2</sup> | Тур | Unit |
|---------------------------------|---------------------|-----|------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub>  | 20  | ns   |

#### Notes:

- 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.
- 2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation.

This figure provides the AC test load for the GPIO.



Figure 40. GPIO AC Test Load

# 15 IPIC

This section describes the DC and AC electrical specifications for the external interrupt pins of the MPC8360E/58E.

### 15.1 IPIC DC Electrical Characteristics

This table provides the DC electrical characteristics for the external interrupt pins of the IPIC.

**Table 53. IPIC DC Electrical Characteristics** 

| Characteristic     | Symbol          | Condition                | Min  | Max                    | Unit |
|--------------------|-----------------|--------------------------|------|------------------------|------|
| Input high voltage | V <sub>IH</sub> | _                        | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage  | V <sub>IL</sub> | _                        | -0.3 | 0.8                    | V    |
| Input current      | I <sub>IN</sub> | _                        | _    | ±10                    | μΑ   |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA | _    | 0.5                    | V    |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _    | 0.4                    | V    |

#### Notes:

- 1. This table applies for pins  $\overline{IRQ}[0:7]$ ,  $\overline{IRQ\_OUT}$ ,  $\overline{MCP\_OUT}$ , and CE ports Interrupts.
- IRQ\_OUT and MCP\_OUT are open drain pins, thus V<sub>OH</sub> is not relevant for those pins.



#### **UTOPIA/POS AC Timing Specifications**

Table 60. UTOPIA AC Timing Specifications<sup>1</sup> (continued)

| Characteristic                               | Symbol <sup>2</sup> | Min | Max | Unit | Notes |
|----------------------------------------------|---------------------|-----|-----|------|-------|
| UTOPIA inputs—Internal clock input hold time | t <sub>UIIXKH</sub> | 2.4 | _   | ns   | _     |
| UTOPIA inputs—External clock input hold time | t <sub>UEIXKH</sub> | 1   | _   | ns   | 3     |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>UIKHOX</sub> symbolizes the UTOPIA outputs internal timing (UI) for the time t<sub>UTOPIA</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
- In rev. 2.0 silicon, due to errata, t<sub>UEIVKH</sub> minimum is 4.3 ns and t<sub>UEIXKH</sub> minimum is 1.4 ns under specific conditions. Refer to Errata QE\_UPC3 in Chip Errata for the MPC8360E, Rev. 1.

This figure provides the AC test load for the UTOPIA.



Figure 46. UTOPIA AC Test Load

These figures represent the AC timing from Table 56. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

This figure shows the UTOPIA timing with external clock.



Figure 47. UTOPIA AC Timing (External Clock) Diagram

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



This figure shows the UTOPIA timing with internal clock.



Figure 48. UTOPIA AC Timing (Internal Clock) Diagram

# 18 HDLC, BISYNC, Transparent, and Synchronous UART

This section describes the DC and AC electrical specifications for the high level data link control (HDLC), BISYNC, transparent, and synchronous UART protocols of the MPC8360E/58E.

# 18.1 HDLC, BISYNC, Transparent, and Synchronous UART DC Electrical Characteristics

This table provides the DC electrical characteristics for the device HDLC, BISYNC, transparent, and synchronous UART protocols.

Table 61. HDLC, BISYNC, Transparent, and Synchronous UART DC Electrical Characteristics

| Characteristic      | Symbol          | Condition                              | Min  | Max                    | Unit |
|---------------------|-----------------|----------------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | $I_{OH} = -2.0 \text{ mA}$             | 2.4  | _                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA               | _    | 0.5                    | V    |
| Input high voltage  | V <sub>IH</sub> | _                                      | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | _                                      | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | 0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> | _    | ±10                    | μΑ   |

# 18.2 HDLC, BISYNC, Transparent, and Synchronous UART AC Timing Specifications

These tables provide the input and output AC timing specifications for HDLC, BISYNC, transparent, and synchronous UART protocols.

Table 62. HDLC, BISYNC, and Transparent AC Timing Specifications<sup>1</sup>

| Characteristic               | Symbol <sup>2</sup> | Min | Max  | Unit |
|------------------------------|---------------------|-----|------|------|
| Outputs—Internal clock delay | t <sub>HIKHOV</sub> | 0   | 11.2 | ns   |
| Outputs—External clock delay | t <sub>HEKHOV</sub> | 1   | 10.8 | ns   |

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



#### HDLC, BISYNC, Transparent, and Synchronous UART AC Timing Specifications

# Table 62. HDLC, BISYNC, and Transparent AC Timing Specifications<sup>1</sup> (continued)

| Characteristic                         | Symbol <sup>2</sup> | Min  | Max | Unit |
|----------------------------------------|---------------------|------|-----|------|
| Outputs—Internal clock high impedance  | t <sub>HIKHOX</sub> | -0.5 | 5.5 | ns   |
| Outputs—External clock high impedance  | t <sub>HEKHOX</sub> | 1    | 8   | ns   |
| Inputs—Internal clock input setup time | t <sub>HIIVKH</sub> | 8.5  | _   | ns   |
| Inputs—External clock input setup time | t <sub>HEIVKH</sub> | 4    | _   | ns   |
| Inputs—Internal clock input hold time  | t <sub>HIIXKH</sub> | 1.4  | _   | ns   |
| Inputs—External clock input hold time  | t <sub>HEIXKH</sub> | 1    |     | ns   |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).

Table 63. Synchronous UART AC Timing Specifications<sup>1</sup>

| Characteristic                         | Symbol <sup>2</sup>  | Min | Max  | Unit |
|----------------------------------------|----------------------|-----|------|------|
| Outputs—Internal clock delay           | t <sub>UAIKHOV</sub> | 0   | 11.3 | ns   |
| Outputs—External clock delay           | t <sub>UAEKHOV</sub> | 1   | 14   | ns   |
| Outputs—Internal clock high impedance  | t <sub>UAIKHOX</sub> | 0   | 11   | ns   |
| Outputs—External clock high impedance  | t <sub>UAEKHOX</sub> | 1   | 14   | ns   |
| Inputs—Internal clock input setup time | t <sub>UAIIVKH</sub> | 6   | _    | ns   |
| Inputs—External clock input setup time | t <sub>UAEIVKH</sub> | 8   | _    | ns   |
| Inputs—Internal clock input hold time  | t <sub>UAIIXKH</sub> | 1   | _    | ns   |
| Inputs—External clock input hold time  | t <sub>UAEIXKH</sub> | 1   | _    | ns   |

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).

This figure provides the AC test load.



Figure 49. AC Test Load

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



# Table 66. MPC8360E TBGA Pinout Listing (continued)

| Signal                                         | Package Pin Number                                                                                                                                                | Pin Type | Power<br>Supply    | Notes |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|-------|
| PCI_DEVSEL/CE_PF[16]                           | E26                                                                                                                                                               | I/O      | $OV_{DD}$          | 5     |
| PCI_IDSEL/CE_PF[17]                            | F22                                                                                                                                                               | I/O      | $OV_{DD}$          | _     |
| PCI_SERR/CE_PF[18]                             | B29                                                                                                                                                               | I/O      | $OV_{DD}$          | 5     |
| PCI_PERR/CE_PF[19]                             | A29                                                                                                                                                               | I/O      | $OV_{DD}$          | 5     |
| PCI_REQ[0]/CE_PF[20]                           | F19                                                                                                                                                               | I/O      | LV <sub>DD</sub> 2 | _     |
| PCI_REQ[1]/CPCI_HS_ES/<br>CE_PF[21]            | A21                                                                                                                                                               | I/O      | LV <sub>DD</sub> 2 | _     |
| PCI_REQ[2]/CE_PF[22]                           | C21                                                                                                                                                               | I/O      | LV <sub>DD</sub> 2 | _     |
| PCI_GNT[0]/CE_PF[23]                           | E20                                                                                                                                                               | I/O      | LV <sub>DD</sub> 2 | _     |
| PCI_GNT[1]/CPCI1_HS_LED/<br>CE_PF[24]          | B20                                                                                                                                                               | I/O      | LV <sub>DD</sub> 2 | _     |
| PCI_GNT[2]/CPCI1_HS_ENUM/<br>CE_PF[25]         | C20                                                                                                                                                               | I/O      | LV <sub>DD</sub> 2 | _     |
| PCI_MODE                                       | D36                                                                                                                                                               | I        | OV <sub>DD</sub>   | _     |
| M66EN/CE_PF[4]                                 | B37                                                                                                                                                               | I/O      | $OV_{DD}$          | _     |
|                                                | Local Bus Controller Interface                                                                                                                                    |          |                    | •     |
| LAD[0:31]                                      | N32, N33, N35, N36, P37, P32, P34, R36, R35, R34, R33, T37, T35, T34, T33, U37, T32, U36, U34, V36, V35, W37, W35, V33, V32, W34, Y36, W32, AA37, Y33, AA35, AA34 | I/O      | OV <sub>DD</sub>   | _     |
| LDP[0]/CKSTOP_OUT                              | AB37                                                                                                                                                              | I/O      | $OV_{DD}$          | _     |
| LDP[1]/CKSTOP_IN                               | AB36                                                                                                                                                              | I/O      | OV <sub>DD</sub>   | _     |
| LDP[2]/LCS[6]                                  | AB35                                                                                                                                                              | I/O      | $OV_{DD}$          | _     |
| LDP[3]/LCS[7]                                  | AA33                                                                                                                                                              | I/O      | $OV_{DD}$          | _     |
| LA[27:31]                                      | AC37, AA32, AC36, AC34, AD36                                                                                                                                      | 0        | $OV_{DD}$          | _     |
| <u>ICS</u> [0:5]                               | AD33, AG37, AF34, AE33, AD32, AH37                                                                                                                                | 0        | $OV_{DD}$          | _     |
| <u>LWE</u> [0:3]/LSDDQM[0:3]/ <u>LBS</u> [0:3] | AG35, AG34, AH36, AE32                                                                                                                                            | 0        | $OV_{DD}$          | _     |
| LBCTL                                          | AD35                                                                                                                                                              | 0        | $OV_{DD}$          | _     |
| LALE                                           | M37                                                                                                                                                               | 0        | $OV_{DD}$          | _     |
| LGPL0/LSDA10/cfg_reset_source0                 | AB32                                                                                                                                                              | I/O      | $OV_{DD}$          | _     |
| LGPL1/LSDWE/cfg_reset_source1                  | AE37                                                                                                                                                              | I/O      | OV <sub>DD</sub>   | _     |
| LGPL2/LSDRAS/LOE                               | AC33                                                                                                                                                              | 0        | $OV_{DD}$          | _     |
| LGPL3/LSDCAS/cfg_reset_source2                 | AD34                                                                                                                                                              | I/O      | $OV_{DD}$          | _     |
| LGPL4/LGTA/LUPWAIT/LPBSE                       | AE35                                                                                                                                                              | I/O      | $OV_{DD}$          | _     |
| LGPL5/cfg_clkin_div                            | AF36                                                                                                                                                              | I/O      | $OV_{DD}$          | _     |
| LCKE                                           | G36                                                                                                                                                               | 0        | OV <sub>DD</sub>   | _     |
| LCLK[0]                                        | J33                                                                                                                                                               | 0        | $OV_{DD}$          | _     |
| LCLK[1]/LCS[6]                                 | J34                                                                                                                                                               | 0        | $OV_{DD}$          | _     |

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



#### **Pinout Listings**

# Table 66. MPC8360E TBGA Pinout Listing (continued)

| Signal             | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Pin Type                                                     | Power<br>Supply    | Notes |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------|-------|
|                    | PMC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                              |                    | 1     |
| QUIESCE            | B36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                            | $OV_DD$            | _     |
|                    | System Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                              |                    |       |
| PORESET            | L37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I                                                            | $OV_DD$            | _     |
| HRESET             | L36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I/O                                                          | OV <sub>DD</sub>   | 1     |
| SRESET             | M33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I/O                                                          | OV <sub>DD</sub>   | 2     |
|                    | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                              |                    |       |
| THERM0             | AP19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I                                                            | GV <sub>DD</sub>   | _     |
| THERM1             | AT31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I                                                            | GV <sub>DD</sub>   | _     |
|                    | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                              |                    |       |
| AV <sub>DD</sub> 1 | K35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for<br>LBIU DLL<br>(1.2 V)                             | AV <sub>DD</sub> 1 | _     |
| AV <sub>DD</sub> 2 | K36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for<br>CE PLL<br>(1.2 V)                               | AV <sub>DD</sub> 2 | _     |
| AV <sub>DD</sub> 5 | AM29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Power for<br>e300 PLL<br>(1.2 V)                             | AV <sub>DD</sub> 5 | _     |
| AV <sub>DD</sub> 6 | K37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for<br>system<br>PLL (1.2 V)                           | AV <sub>DD</sub> 6 | _     |
| GND                | A2, A8, A13, A19, A22, A25, A31, A33, A36, B7, B12, B24, B27, B30, C4, C6, C9, C15, C26, C32, D3, D8, D11, D14, D17, D19, D23, D27, E7, E13, E25, E30, E36, F4, F37, G34, H1, H5, H32, H33, J4, J32, J37, K1, L3, L5, L33, L34, M1, M34, M35, N37, P2, P5, P35, P36, R4, T3, U1, U5, U35, V37, W1, W4, W33, W36, Y34, AA3, AA5, AC3, AC32, AC35, AD1, AD37, AE4, AE34, AE36, AF33, AG4, AG6, AG32, AH35, AJ1, AJ4, AJ32, AJ35, AJ37, AK36, AL3, AL34, AM4, AN6, AN23, AN30, AP8, AP12, AP14, AP16, AP17, AP20, AP25, AR6, AR8, AR9, AR19, AR24, AR31, AR35, AR37, AT4, AT10, AT19, AT20, AT25, AU14, AU22, AU28, AU35 |                                                              | _                  | _     |
| GV <sub>DD</sub>   | AD4, AE3, AF1, AF5, AF35, AF37, AG2, AG36, AH33, AH34, AK5, AM1, AM35, AM37, AN2, AN10, AN11, AN12, AN14, AN32, AN36, AP5, AP23, AP28, AR1, AR7, AR10, AR12, AR21, AR25, AR27, AR33, AT15, AT22, AT28, AT33, AU2, AU5, AU16, AU31, AU36                                                                                                                                                                                                                                                                                                                                                                               | Power for<br>DDR<br>DRAM I/O<br>voltage<br>(2.5 or<br>1.8 V) | GV <sub>DD</sub>   | _     |



# Table 67. MPC8358E TBGA Pinout Listing (continued)

| Signal             | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Pin Type                                                        | Power<br>Supply    | Notes |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------|-------|
| PORESET            | L37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I                                                               | OV <sub>DD</sub>   | _     |
| HRESET             | L36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I/O                                                             | OV <sub>DD</sub>   | 1     |
| SRESET             | M33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I/O                                                             | OV <sub>DD</sub>   | 2     |
|                    | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                 |                    |       |
| THERM0             | AP19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I                                                               | GV <sub>DD</sub>   | _     |
| THERM1             | AT31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I                                                               | GV <sub>DD</sub>   | _     |
|                    | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                 |                    |       |
| AV <sub>DD</sub> 1 | K35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for<br>LBIU DLL<br>(1.2 V)                                | AV <sub>DD</sub> 1 | _     |
| AV <sub>DD</sub> 2 | K36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for<br>CE PLL<br>(1.2 V)                                  | AV <sub>DD</sub> 2 | _     |
| AV <sub>DD</sub> 5 | AM29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Power for<br>e300 PLL<br>(1.2 V)                                | AV <sub>DD</sub> 5 | _     |
| AV <sub>DD</sub> 6 | K37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for<br>system<br>PLL (1.2 V)                              | AV <sub>DD</sub> 6 | _     |
| GND                | A2, A8, A13, A19, A22, A25, A31, A33, A36, B7, B12, B24, B27, B30, C4, C6, C9, C15, C26, C32, D3, D8, D11, D14, D17, D19, D23, D27, E7, E13, E25, E30, E36, F4, F37, G34, H1, H5, H32, H33, J4, J32, J37, K1, L3, L5, L33, L34, M1, M34, M35, N37, P2, P5, P35, P36, R4, T3, U1, U5, U35, V37, W1, W4, W33, W36, Y34, AA3, AA5, AC3, AC32, AC35, AD1, AD37, AE4, AE34, AE36, AF33, AG4, AG6, AG32, AH35, AJ1, AJ4, AJ32, AJ35, AJ37, AK36, AL3, AL34, AM4, AN6, AN23, AN30, AP8, AP12, AP14, AP16, AP17, AP20, AP25, AR6, AR8, AR9, AR19, AR24, AR31, AR35, AR37, AT4, AT10, AT19, AT20, AT25, AU14, AU22, AU28, AU35 | _                                                               | _                  | _     |
| GV <sub>DD</sub>   | AD4, AE3, AF1, AF5, AF35, AF37, AG2, AG36, AH33, AH34, AK5, AM1, AM35, AM37, AN2, AN10, AN11, AN12, AN14, AN32, AN36, AP5, AP23, AP28, AR1, AR7, AR10, AR12, AR21, AR25, AR27, AR33, AT15, AT22, AT28, AT33, AU2, AU5, AU16, AU31, AU36                                                                                                                                                                                                                                                                                                                                                                               | Power for<br>DDR<br>DRAM I/O<br>voltage<br>(2.5 or<br>1.8 V)    | GV <sub>DD</sub>   | _     |
| LV <sub>DD</sub> 0 | D5, D6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Power for<br>UCC1<br>Ethernet<br>interface<br>(2.5 V,<br>3.3 V) | LV <sub>DD</sub> 0 | _     |

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



This figure shows the internal distribution of clocks within the MPC8358E.



Figure 55. MPC8358E Clock Subsystem

The primary clock source for the device can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Note that in PCI host mode, the primary clock input also depends on whether PCI clock outputs are selected with RCWH[PCICKDRV]. When the device is configured as a PCI host device (RCWH[PCIHOST] = 1) and PCI clock output is selected (RCWH[PCICKDRV] = 1), CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCIOENn] parameters enable the PCI\_CLK\_OUTn, respectively.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the device to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



ordered, see Section 24.1, "Part Numbers Fully Addressed by this Document," for part ordering details and contact your Freescale sales representative or authorized distributor for more information.

Table 69. Operating Frequencies for the TBGA Package

| Characteristic <sup>1</sup>                           | 400 MHz         | 533 MHz | 667 MHz <sup>2</sup>  | Unit |         |     |
|-------------------------------------------------------|-----------------|---------|-----------------------|------|---------|-----|
| e300 core frequency (core_clk)                        | 266–400 266–533 |         | 266-400 266-533 266-6 |      | 266–667 | MHz |
| Coherent system bus frequency (csb_clk)               | 133–333         |         |                       | MHz  |         |     |
| QUICC Engine frequency <sup>3</sup> (ce_clk)          |                 | MHz     |                       |      |         |     |
| DDR and DDR2 memory bus frequency (MCLK) <sup>4</sup> |                 | MHz     |                       |      |         |     |
| Local bus frequency (LCLKn) <sup>5</sup>              | 16.67–133       |         |                       | MHz  |         |     |
| PCI input frequency (CLKIN or PCI_CLK)                | 25–66.67        |         |                       | MHz  |         |     |
| Security core maximum internal operating frequency    | 133             | 133     | 166                   | MHz  |         |     |

#### Notes:

- 1. The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen such that the resulting *csb\_clk*, MCLK, LCLK[0:2], and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies.
- 2. The 667 MHz core frequency is based on a 1.3 V V<sub>DD</sub> supply voltage.
- 3. The 500 MHz QE frequency is based on a 1.3 V  $V_{DD}$  supply voltage.
- 4. The DDR data rate is 2x the DDR memory bus frequency.
- 5. The local bus frequency is 1/2, 1/4, or 1/8 of the *lb\_clk* frequency (depending on LCRR[CLKDIV]) which is in turn 1× or 2× the *csb\_clk* frequency (depending on RCWL[LBCM]).

# 21.1 System PLL Configuration

The system PLL is controlled by the RCWL[SPMF] and RCWL[SVCOD] parameters. This table shows the multiplication factor encodings for the system PLL.

Table 70. System PLL Multiplication Factors

| RCWL[SPMF] | System PLL<br>Multiplication Factor |
|------------|-------------------------------------|
| 0000       | × 16                                |
| 0001       | Reserved                            |
| 0010       | × 2                                 |
| 0011       | <b>x</b> 3                          |
| 0100       | × 4                                 |
| 0101       | <b>×</b> 5                          |
| 0110       | × 6                                 |
| 0111       | ×7                                  |
| 1000       | × 8                                 |
| 1001       | <b>×</b> 9                          |
| 1010       | × 10                                |
| 1011       | × 11                                |

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



System Clocking

# 22.3.1 Experimental Determination of the Junction Temperature with a Heat Sink

When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

$$T_J = T_C + (R_{\theta JC} \times P_D)$$

where:

 $T_I$  = junction temperature (°C)

 $T_C$  = case temperature of the package (°C)

 $R_{\theta IC}$  = junction to case thermal resistance (° C/W)

 $P_D$  = power dissipation (W)

# 23 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8360E/58E. Additional information can be found in MPC8360E/MPC8358E PowerQUICC Design Checklist (AN3097).

# 23.1 System Clocking

The device includes two PLLs, as follows.

- The platform PLL (AV<sub>DD</sub>1) generates the platform clock from the externally supplied CLKIN input. The frequency ratio between the platform and CLKIN is selected using the platform PLL ratio configuration bits as described in Section 21.1, "System PLL Configuration."
- The e300 core PLL (AV<sub>DD</sub>2) generates the core clock as a slave to the platform clock. The frequency ratio between
  the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in
  Section 21.2, "Core PLL Configuration."

# 23.2 PLL Power Supply Filtering

Each of the PLLs listed above is provided with power through independent power supply pins ( $AV_{DD}1$ ,  $AV_{DD}2$ , respectively). The  $AV_{DD}$  level should always be equivalent to  $V_{DD}$ , and preferably these voltages are derived directly from  $V_{DD}$  through a low frequency filter scheme such as the following.

There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide five independent filter circuits as illustrated in Figure 56, one to each of the five AV<sub>DD</sub> pins. By providing independent filters to each PLL, the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

Each circuit should be placed as close as possible to the specific  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of package, without the inductance of vias.

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



This figure shows the PLL power supply filter circuit.



Figure 56. PLL Power Supply Filter Circuit

# 23.3 Decoupling Recommendations

Due to large address and data buses as well as high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the device system, and the device itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$ ,  $OV_{DD}$ 

These capacitors should have a value of 0.01 or  $0.1 \,\mu\text{F}$ . Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

Additionally, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ , and  $LV_{DD}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100–330  $\mu$ F (AVX TPS tantalum or Sanyo OSCON).

# 23.4 Connection Recommendations

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to  $OV_{DD}$ ,  $GV_{DD}$ , or  $LV_{DD}$  as required. Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected.

Power and ground connections must be made to all external V<sub>DD</sub>, GV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, and GND pins of the device.

# 23.5 Output Buffer DC Impedance

The device drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $OV_{DD}$  or GND. Then, the value of each resistor is varied until the pad voltage is  $OV_{DD}/2$  (see Figure 57). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and  $R_P$  is trimmed until the voltage at the pad equals  $OV_{DD}/2$ .  $R_P$  then becomes the resistance of the pull-up devices.  $R_P$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .

MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5



Part Numbers Fully Addressed by this Document

Table 81. SVR Settings (continued)

| Device   | Package | SVR<br>(Rev. 2.0) | SVR<br>(Rev. 2.1) |
|----------|---------|-------------------|-------------------|
| MPC8358E | TBGA    | 0x804A_0020       | 0x804A_0021       |
| MPC8358  | TBGA    | 0x804B_0020       | 0x804B_0021       |

# 25 Document Revision History

This table provides a revision history for this document.

**Table 82. Revision History** 

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5              | 09/2011 | <ul> <li>Section 2.2.1, "Power-Up Sequencing", added the current limitation "3A to 5A" for the excessive current.</li> <li>Section 2.1.2, "Power Supply Voltage Specification, Updated the Characteristic for TBGA (MPC8358 &amp; MPC8360 Device) with specific frequency for Core and PLL voltages.</li> <li>Added table footnote 3 to Table 2.</li> <li>Applied table footnotes 1 and 2 to Table 10.</li> <li>Removed table footnotes from Table 19.</li> <li>Applied table footnote 8 to the last row of Table 40.</li> <li>Applied table footnotes 8 and 9 to Table 41.</li> <li>Applied table footnotes 2 and 3 to Table 45.</li> <li>Removed table footnotes from Table 46.</li> <li>Applied table footnote to last three rows of Table 65.</li> </ul> |
| 4              | 01/2011 | <ul> <li>Updated references to the LCRR register throughout</li> <li>Removed references to DDR DLL mode in Section 6.2.2, "DDR and DDR2 SDRAM Output AC Timing Specifications."</li> <li>Changed "Junction-to-Case" to "Junction-to-Ambient" in Section 22.2.4, "Heat Sinks and Junction-to-Ambient Thermal Resistance," and Table 78, "Heat Sinks and Junction-to-Ambient Thermal Resistance of TBGA Package," titles.</li> </ul>                                                                                                                                                                                                                                                                                                                           |