Welcome to **E-XFL.COM** ### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PowerPC e300 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 400MHz | | Co-Processors/DSP | Communications; QUICC Engine | | RAM Controllers | DDR, DDR2 | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (1) | | SATA | - | | USB | USB 1.x (1) | | Voltage - I/O | 1.8V, 2.5V, 3.3V | | Operating Temperature | -40°C ~ 105°C (TA) | | Security Features | - | | Package / Case | 740-LBGA | | Supplier Device Package | 740-TBGA (37.5x37.5) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8358cvvagdga | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Eight TDM interfaces on the MPC8360E and four TDM interfaces on the MPC8358E with 1-bit mode for E3/T3 rates in clear channel - Sixteen independent baud rate generators and 30 input clock pins for supplying clocks to UCC and MCC serial channels (MCC is only available on the MPC8360E) - Four independent 16-bit timers that can be interconnected as four 32-bit timers - Interworking functionality: - Layer 2 10/100-Base T Ethernet switch - ATM-to-ATM switching (AAL0, 2, 5) - Ethernet-to-ATM switching with L3/L4 support - PPP interworking - Security engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP, 802.11i®, iSCSI, and IKE processing. The security engine contains four crypto-channels, a controller, and a set of crypto execution units (EUs). - Public key execution unit (PKEU) supporting the following: - RSA and Diffie-Hellman - Programmable field size up to 2048 bits - Elliptic curve cryptography - F2m and F(p) modes - Programmable field size up to 511 bits - Data encryption standard execution unit (DEU) - DES, 3DES - Two key (K1, K2) or three key (K1, K2, K3) - ECB and CBC modes for both DES and 3DES - Advanced encryption standard unit (AESU) - Implements the Rinjdael symmetric key cipher - Key lengths of 128, 192, and 256 bits, two key - ECB, CBC, CCM, and counter modes - ARC four execution unit (AFEU) - Implements a stream cipher compatible with the RC4 algorithm - 40- to 128-bit programmable key - Message digest execution unit (MDEU) - SHA with 160-, 224-, or 256-bit message digest - MD5 with 128-bit message digest - HMAC with either SHA or MD5 algorithm - Random number generator (RNG) - Four crypto-channels, each supporting multi-command descriptor chains - Static and/or dynamic assignment of crypto-execution units via an integrated controller - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes - Storage/NAS XOR parity generation accelerator for RAID applications - Dual DDR SDRAM memory controllers on the MPC8360E and a single DDR SDRAM memory controller on the MPC8358E - Programmable timing supporting both DDR1 and DDR2 SDRAM - On the MPC8360E, the DDR buses can be configured as two 32-bit buses or one 64-bit bus; on the MPC8358E, the DDR bus can be configured as a 32- or 64-bit bus - 32- or 64-bit data interface, up to 333 MHz (for the MPC8360E) and 266 MHz (for the MPC8358E) data rate - Four banks of memory, each up to 1 Gbyte MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 ### **RESET DC Electrical Characteristics** ### Table 9. GTX\_CLK125 AC Timing Specifications At recommended operating conditions with LV<sub>DD</sub> = $2.5 \pm 0.125$ mV/ 3.3 V $\pm 165$ mV (continued) | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Notes | |----------------------------------------------------------------|----------------------------------------|----------|---------|-------------|------|-------| | GTX_CLK rise and fall time | <sup>t</sup> G125R <sup>/t</sup> G125F | _ | _ | 0.75<br>1.0 | ns | 1 | | GTX_CLK125 duty cycle GMII & TBI 1000Base-T for RGMII & RTBI | <sup>t</sup> G125H <sup>/t</sup> G125 | 45<br>47 | _ | 55<br>53 | % | 2 | | GTX_CLK125 jitter | _ | _ | _ | ±150 | ps | 2 | ### Notes: - 1. Rise and fall times for GTX\_CLK125 are measured from 0.5 and 2.0 V for $LV_{DD}$ = 2.5 V and from 0.6 and 2.7 V for $LV_{DD}$ = 3.3 V. - GTX\_CLK125 is used to generate the GTX clock for the UCC Ethernet transmitter with 2% degradation. The GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by GTX\_CLK. See Section 8.2.2, "MII AC Timing Specifications," Section 8.2.3, "RMII AC Timing Specifications," and Section 8.2.5, "RGMII and RTBI AC Timing Specifications" for the duty cycle for 10Base-T and 100Base-T reference clock. # 5 RESET Initialization This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8360E/58E. ## 5.1 RESET DC Electrical Characteristics This table provides the DC electrical characteristics for the RESET pins of the device. Table 10. RESET Pins DC Electrical Characteristics <sup>1</sup> | Characteristic | Characteristic Symbol | | Min | Max | Unit | |---------------------|------------------------------|----------------------------|------|------------------------|------| | Input high voltage | V <sub>IH</sub> | _ | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | _ | _ | ±10 | μΑ | | Output high voltage | V <sub>OH</sub> <sup>2</sup> | $I_{OH} = -8.0 \text{ mA}$ | 2.4 | _ | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | ### Notes: - 1. This table applies for pins PORESET, HRESET, SRESET, and QUIESCE. - HRESET and SRESET are open drain pins, thus V<sub>OH</sub> is not relevant for those pins. MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 ## 5.2 RESET AC Electrical Characteristics This section describes the AC electrical specifications for the reset initialization timing requirements of the device. This table provides the reset initialization AC timing specifications for the DDR SDRAM component(s). **Table 11. RESET Initialization Timing Specifications** | Parameter/Condition | Min | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------| | Required assertion time of HRESET or SRESET (input) to activate reset flow | 32 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Required assertion time of PORESET with stable clock applied to CLKIN when the device is in PCI host mode | 32 | _ | t <sub>CLKIN</sub> | 2 | | Required assertion time of PORESET with stable clock applied to PCI_SYNC_IN when the device is in PCI agent mode | 32 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | HRESET/SRESET assertion (output) | 512 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | HRESET negation to SRESET negation (output) | 16 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Input setup time for POR config signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI host mode | 4 | _ | <sup>t</sup> CLKIN | 2 | | Input setup time for POR config signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI agent mode | 4 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Input hold time for POR config signals with respect to negation of HRESET | 0 | _ | ns | _ | | Time for the device to turn off POR config signals with respect to the assertion of HRESET | _ | 4 | ns | 3 | | Time for the device to turn on POR config signals with respect to the negation of HRESET | 1 | _ | t <sub>PCI_SYNC_IN</sub> | 1, 3 | ### Notes: - t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. When the device is In PCI host mode the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. Refer MPC8360E PowerQUICC II Pro Integrated Communications Processor Reference Manual for more details. - 2. t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is only valid when the device is in PCI host mode. Refer MPC8360E PowerQUICC II Pro Integrated Communications Processor Reference Manual for more details. - 3. POR config signals consists of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV. This table provides the PLL and DLL lock times. Table 12. PLL and DLL Lock Times | Parameter/Condition | Min | Max | Unit | Notes | |---------------------|------|---------|----------------|-------| | PLL lock times | _ | 100 | μs | _ | | DLL lock times | 7680 | 122,880 | csb_clk cycles | 1, 2 | ### Notes: - 1. DLL lock times are a function of the ratio between the output clock and the coherency system bus clock (csb\_clk). A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum. - 2. The csb\_clk is determined by the CLKIN and system PLL ratio. See Section 21, "Clocking," for more information. MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 GMII, MII, RMII, TBI, RGMII, and RTBI AC Timing Specifications Physical Layer Device Specification Version 1.2a (9/22/2000). The electrical characteristics for the MDIO and MDC are specified in Section 8.3, "Ethernet Management Interface Electrical Characteristics." ## 8.1.1 10/100/1000 Ethernet DC Electrical Characteristics The electrical characteristics specified here apply to media independent interface (MII), reduced gigabit media independent interface (RGMII), reduced ten-bit interface (RTBI), reduced media independent interface (RMII) signals, management data input/output (MDIO) and management data clock (MDC). The MII and RMII interfaces are defined for 3.3 V, while the RGMII and RTBI interfaces can be operated at 2.5 V. The RGMII and RTBI interfaces follow the *Reduced Gigabit Media-Independent Interface (RGMII) Specification Version 1.3*. The RMII interface follows the *RMII Consortium RMII Specification Version 1.2*. Table 25. RGMII/RTBI, GMII, TBI, MII, and RMII DC Electrical Characteristics (when operating at 3.3 V) | Parameter | Symbol | Conditions | | Min | Max | Unit | Notes | |----------------------|------------------|----------------------------------------|------------------------|------|------------------------|------|-------| | Supply voltage 3.3 V | LV <sub>DD</sub> | _ | | 2.97 | 3.63 | V | 1 | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -4.0 \text{ mA}$ | LV <sub>DD</sub> = Min | 2.40 | LV <sub>DD</sub> + 0.3 | V | _ | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 4.0 mA | LV <sub>DD</sub> = Min | GND | 0.50 | V | _ | | Input high voltage | V <sub>IH</sub> | _ | _ | 2.0 | LV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | _ | _ | -0.3 | 0.90 | V | _ | | Input current | I <sub>IN</sub> | 0 V ≤V <sub>IN</sub> ≤LV <sub>DD</sub> | | _ | ±10 | μΑ | _ | #### Note: Table 26. RGMII/RTBI DC Electrical Characteristics (when operating at 2.5 V) | Parameters | Symbol | Conditions | | Min | Max | Unit | |----------------------|------------------|--------------------------------------------|------------------------|-----------|------------------------|------| | Supply voltage 2.5 V | LV <sub>DD</sub> | _ | | 2.37 | 2.63 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -1.0 \text{ mA}$ $LV_{DD} = Min$ | | 2.00 | LV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA | LV <sub>DD</sub> = Min | GND - 0.3 | 0.40 | V | | Input high voltage | V <sub>IH</sub> | _ | LV <sub>DD</sub> = Min | 1.7 | LV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | LV <sub>DD</sub> = Min | -0.3 | 0.70 | V | | Input current | I <sub>IN</sub> | 0 V ≤V <sub>IN</sub> ≤LV <sub>DD</sub> | | _ | ±10 | μΑ | # 8.2 GMII, MII, RMII, TBI, RGMII, and RTBI AC Timing Specifications The AC timing specifications for GMII, MII, TBI, RGMII, and RTBI are presented in this section. # 8.2.1 GMII Timing Specifications This sections describe the GMII transmit and receive AC timing specifications. MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 <sup>1.</sup> GMII/MII pins that are not needed for RGMII, RMII, or RTBI operation are powered by the OV<sub>DD</sub> supply. ## 8.2.2 MII AC Timing Specifications This section describes the MII transmit and receive AC timing specifications. ## 8.2.2.1 MII Transmit AC Timing Specifications This table provides the MII transmit AC timing specifications. ### Table 29. MII Transmit AC Timing Specifications At recommended operating conditions with $LV_{DD}/OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-------------------------------------------------|--------------------------------------------|-----|-----|---------|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> | _ | 400 | _ | ns | | TX_CLK clock period 100 Mbps | t <sub>MTX</sub> | _ | 40 | _ | ns | | TX_CLK duty cycle | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35 | _ | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub><br>t <sub>MTKHDV</sub> | 1 | 5 | —<br>15 | ns | | TX_CLK data clock rise time, (20% to 80%) | t <sub>MTXR</sub> | 1.0 | _ | 4.0 | ns | | TX_CLK data clock fall time, (80% to 20%) | t <sub>MTXF</sub> | 1.0 | _ | 4.0 | ns | #### Note: 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). This figure shows the MII transmit AC timing diagram. Figure 12. MII Transmit AC Timing Diagram # 8.2.3 RMII AC Timing Specifications This section describes the RMII transmit and receive AC timing specifications. ## 8.2.3.1 RMII Transmit AC Timing Specifications This table provides the RMII transmit AC timing specifications. Table 31. RMII Transmit AC Timing Specifications At recommended operating conditions with $LV_{DD}/OV_{DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |--------------------------------------------|-------------------------------------|-----|-----|---------|------| | REF_CLK clock | t <sub>RMX</sub> | _ | 20 | _ | ns | | REF_CLK duty cycle | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35 | _ | 65 | % | | REF_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTKHDX</sub> | 2 | _ | _<br>10 | ns | | REF_CLK data clock rise time | t <sub>RMXR</sub> | 1.0 | _ | 4.0 | ns | | REF_CLK data clock fall time | t <sub>RMXF</sub> | 1.0 | _ | 4.0 | ns | #### Note: 1. The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)</sub>(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>RMTKHDX</sub> symbolizes RMII transmit timing (RMT) for the time t<sub>RMX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII(RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). This figure shows the RMII transmit AC timing diagram. Figure 15. RMII Transmit AC Timing Diagram # 8.2.3.2 RMII Receive AC Timing Specifications This table provides the RMII receive AC timing specifications. ## **Table 32. RMII Receive AC Timing Specifications** At recommended operating conditions with LV $_{\rm DD}/{\rm OV}_{\rm DD}$ of 3.3 V $\pm$ 10%. | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |----------------------|-------------------------------------|-----|-----|-----|------| | REF_CLK clock period | t <sub>RMX</sub> | _ | 20 | _ | ns | | REF_CLK duty cycle | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35 | _ | 65 | % | MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 **Local Bus DC Electrical Characteristics** ## 8.3.3 IEEE 1588 Timer AC Specifications This table provides the IEEE 1588 timer AC specifications. Table 38. IEEE 1588 Timer AC Specifications | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------|---------------------|-----|-----|------|-------| | Timer clock frequency | t <sub>TMRCK</sub> | 0 | 70 | MHz | 1 | | Input setup to timer clock | t <sub>TMRCKS</sub> | _ | _ | _ | 2, 3 | | Input hold from timer clock | t <sub>TMRCKH</sub> | _ | _ | _ | 2, 3 | | Output clock to output valid | t <sub>GCLKNV</sub> | 0 | 6 | ns | _ | | Timer alarm to output valid | t <sub>TMRAL</sub> | _ | _ | _ | 2 | ### Notes: - 1. The timer can operate on rtc\_clock or tmr\_clock. These clocks get muxed and any one of them can be selected. The minimum and maximum requirement for both rtc\_clock and tmr\_clock are the same. - 2. These are asynchronous signals. - 3. Inputs need to be stable at least one TMR clock. ## 9 Local Bus This section describes the DC and AC electrical specifications for the local bus interface of the MPC8360E/58E. ## 9.1 Local Bus DC Electrical Characteristics This table provides the DC electrical characteristics for the local bus interface. Table 39. Local Bus DC Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | |----------------------------------------------------|-----------------|------------------------|------------------------|------| | High-level input voltage | V <sub>IH</sub> | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage | $V_{IL}$ | -0.3 | 0.8 | V | | High-level output voltage, $I_{OH} = -100 \mu A$ | V <sub>OH</sub> | OV <sub>DD</sub> – 0.4 | _ | V | | Low-level output voltage, I <sub>OL</sub> = 100 μA | V <sub>OL</sub> | _ | 0.2 | V | | Input current | I <sub>IN</sub> | _ | ±10 | μΑ | # 9.2 Local Bus AC Electrical Specifications This table describes the general timing parameters of the local bus interface of the device. Table 40. Local Bus General Timing Parameters—DLL Enabled | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |--------------------------------------------------|----------------------|-----|-----|------|-------| | Local bus cycle time | t <sub>LBK</sub> | 7.5 | _ | ns | 2 | | Input setup to local bus clock (except LUPWAIT) | t <sub>LBIVKH1</sub> | 1.7 | _ | ns | 3, 4 | | LUPWAIT input setup to local bus clock | t <sub>LBIVKH2</sub> | 1.9 | _ | ns | 3, 4 | | Input hold from local bus clock (except LUPWAIT) | t <sub>LBIXKH1</sub> | 1.0 | _ | ns | 3, 4 | MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 These figures show the local bus signals. Figure 23. Local Bus Signals, Nonspecial Signals Only (DLL Enabled) Figure 24. Local Bus Signals, Nonspecial Signals Only (DLL Bypass Mode) MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 Figure 28. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 (DLL Enabled) # 10 JTAG This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the MPC8360E/58E. # 10.1 JTAG DC Electrical Characteristics This table provides the DC electrical characteristics for the IEEE 1149.1 (JTAG) interface of the device. Unit Condition Characteristic **Symbol** Min Max Output high voltage ٧ $I_{OH} = -6.0 \text{ mA}$ 2.4 $V_{OH}$ Output low voltage $V_{OL}$ $I_{OL} = 6.0 \text{ mA}$ 0.5 V $I_{OL} = 3.2 \text{ mA}$ Output low voltage 0.4 ٧ $V_{OI}$ Input high voltage $V_{\mathsf{IH}}$ $OV_{DD} + 0.3$ ٧ 2.5 ٧ Input low voltage $V_{IL}$ -0.38.0 $0 \text{ V} \leq \text{V}_{IN} \leq \text{OV}_{DD}$ ±10 Input current μΑ $I_{IN}$ Table 42. JTAG interface DC Electrical Characteristics MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 ## 10.2 JTAG AC Electrical Characteristics This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the device. This table provides the JTAG AC timing specifications as defined in Figure 30 through Figure 33. ## Table 43. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup> At recommended operating conditions (see Table 2). | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |-----------------------------------------------------------------------|--------------------------------------------|----------|----------|------|-------| | JTAG external clock frequency of operation | $f_{JTG}$ | 0 | 33.3 | MHz | | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | | | JTAG external clock duty cycle | t <sub>JTKHKL</sub> /t <sub>JTG</sub> | 45 | 55 | % | _ | | JTAG external clock rise and fall times | t <sub>JTGR</sub> & t <sub>JTGF</sub> | 0 | 2 | ns | _ | | TRST assert time | t <sub>TRST</sub> | 25 | _ | ns | 3 | | Input setup times: Boundary-scan data TMS, TDI | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>4 | _ | ns | 4 | | Input hold times: Boundary-scan data TMS, TDI | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 10<br>10 | | ns | 4 | | Valid times: Boundary-scan data TDO | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> | 2<br>2 | 11<br>11 | ns | 5 | | Output hold times: Boundary-scan data TDO | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 2<br>2 | _ | ns | 5 | | JTAG external clock to output high impedance: Boundary-scan data TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 2<br>2 | 19<br>9 | ns | 5, 6 | ### Notes: - 1. All outputs are measured from the midpoint voltage of the falling/rising edge of $t_{TCLK}$ to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50- $\Omega$ load (see Figure 22). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 4. Non-JTAG signal input timing with respect to $t_{TCLK}$ . - 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>. - 6. Guaranteed by design and characterization. **I2C AC Electrical Specifications** # 11.2 I<sup>2</sup>C AC Electrical Specifications This table provides the AC timing parameters for the I<sup>2</sup>C interface of the device. ### Table 45. I<sup>2</sup>C AC Electrical Specifications All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 44). | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Note | |----------------------------------------------------------------------------------------------|---------------------|--------------------------------------|----------------------|------|------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | 2 | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | _ | μs | _ | | High period of the SCL clock | t <sub>I2CH</sub> | 0.6 | _ | μs | _ | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> | 0.6 | _ | μs | _ | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | _ | μs | _ | | Data setup time | t <sub>I2DVKH</sub> | 100 | _ | ns | 3 | | Data hold time: CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>l2DXKL</sub> | | <br>0.9 <sup>3</sup> | μs | _ | | Rise time of both SDA and SCL signals | t <sub>I2CR</sub> | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300 | ns | _ | | Fall time of both SDA and SCL signals | t <sub>I2CF</sub> | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300 | ns | _ | | Set-up time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | _ | μs | _ | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | _ | μs | _ | | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | $0.1 \times \text{OV}_{\text{DD}}$ | _ | V | _ | | Noise margin at the HIGH level for each connected device (including hysteresis) | $V_{NH}$ | 0.2 × OV <sub>DD</sub> | _ | V | _ | ### Notes: - 1. The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)(reference)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{I2DVKH}$ symbolizes $I^2C$ timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the $t_{I2C}$ clock reference (K) going to the high (H) state or setup time. Also, $t_{I2SXKL}$ symbolizes $I^2C$ timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the $t_{I2C}$ clock reference (K) going to the low (L) state or hold time. Also, $t_{I2PVKH}$ symbolizes $I^2C$ timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the $t_{I2C}$ clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - The device provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH</sub> min of the SCL signal) to bridge the undefined region of the falling edge of SCL. - 3. The maximum t<sub>I2DVKH</sub> has only to be met if the device does not stretch the LOW period (t<sub>I2CL</sub>) of the SCL signal. - 4. $C_B$ = capacitance of one bus line in pF. This figure provides the AC test load for the I<sup>2</sup>C. Figure 34. I<sup>2</sup>C AC Test Load This figure shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 35. I<sup>2</sup>C Bus AC Timing Diagram # **12 PCI** This section describes the DC and AC electrical specifications for the PCI bus of the MPC8360E/58E. ## 12.1 PCI DC Electrical Characteristics This table provides the DC electrical characteristics for the PCI interface of the device. **Symbol Test Condition Parameter** Min Max Unit $0.5 \times \text{OV}_{\text{DD}}$ High-level input voltage $V_{OUT} \ge V_{OH}$ (min) or $OV_{DD} + 0.5$ ٧ $V_{IH}$ $0.3\times\,\text{OV}_\text{DD}$ ٧ Low-level input voltage $V_{IL}$ V<sub>OUT</sub> ≤V<sub>OL</sub> (max) -0.5 $I_{OH} = -500 \, \mu A$ $0.9 \times \, \text{OV}_{\text{DD}}$ High-level output voltage $V_{OH}$ ٧ $I_{OL} = 1500 \, \mu A$ ٧ Low-level output voltage $V_{OL}$ $0.1 \times OV_{DD}$ $0 \text{ V} \leq \text{V}_{IN}^{1} \leq \text{OV}_{DD}$ Input current $I_{IN}$ ±10 μΑ **Table 46. PCI DC Electrical Characteristics** # 12.2 PCI AC Electrical Specifications This section describes the general AC timing parameters of the PCI bus of the device. Note that the PCI\_CLK or PCI\_SYNC\_IN signal is used as the PCI input clock depending on whether the device is configured as a host or agent device. This table provides the PCI AC timing specifications at 66 MHz. Table 47. PCI AC Timing Specifications at 66 MHz | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |------------------------|---------------------|-----|-----|------|-------| | Clock to output valid | t <sub>PCKHOV</sub> | _ | 6.0 | ns | 2, 5 | | Output hold from clock | t <sub>PCKHOX</sub> | 1 | _ | ns | 2 | MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 ### **UTOPIA/POS AC Timing Specifications** Table 60. UTOPIA AC Timing Specifications<sup>1</sup> (continued) | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | Notes | |----------------------------------------------|---------------------|-----|-----|------|-------| | UTOPIA inputs—Internal clock input hold time | t <sub>UIIXKH</sub> | 2.4 | _ | ns | _ | | UTOPIA inputs—External clock input hold time | t <sub>UEIXKH</sub> | 1 | _ | ns | 3 | #### Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>UIKHOX</sub> symbolizes the UTOPIA outputs internal timing (UI) for the time t<sub>UTOPIA</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). - In rev. 2.0 silicon, due to errata, t<sub>UEIVKH</sub> minimum is 4.3 ns and t<sub>UEIXKH</sub> minimum is 1.4 ns under specific conditions. Refer to Errata QE\_UPC3 in Chip Errata for the MPC8360E, Rev. 1. This figure provides the AC test load for the UTOPIA. Figure 46. UTOPIA AC Test Load These figures represent the AC timing from Table 56. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. This figure shows the UTOPIA timing with external clock. Figure 47. UTOPIA AC Timing (External Clock) Diagram MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 ### HDLC, BISYNC, Transparent, and Synchronous UART AC Timing Specifications ## Table 62. HDLC, BISYNC, and Transparent AC Timing Specifications<sup>1</sup> (continued) | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | |----------------------------------------|---------------------|------|-----|------| | Outputs—Internal clock high impedance | t <sub>HIKHOX</sub> | -0.5 | 5.5 | ns | | Outputs—External clock high impedance | t <sub>HEKHOX</sub> | 1 | 8 | ns | | Inputs—Internal clock input setup time | t <sub>HIIVKH</sub> | 8.5 | _ | ns | | Inputs—External clock input setup time | t <sub>HEIVKH</sub> | 4 | _ | ns | | Inputs—Internal clock input hold time | t <sub>HIIXKH</sub> | 1.4 | _ | ns | | Inputs—External clock input hold time | t <sub>HEIXKH</sub> | 1 | | ns | ### Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). Table 63. Synchronous UART AC Timing Specifications<sup>1</sup> | Characteristic | Symbol <sup>2</sup> | Min | Max | Unit | |----------------------------------------|----------------------|-----|------|------| | Outputs—Internal clock delay | t <sub>UAIKHOV</sub> | 0 | 11.3 | ns | | Outputs—External clock delay | t <sub>UAEKHOV</sub> | 1 | 14 | ns | | Outputs—Internal clock high impedance | t <sub>UAIKHOX</sub> | 0 | 11 | ns | | Outputs—External clock high impedance | t <sub>UAEKHOX</sub> | 1 | 14 | ns | | Inputs—Internal clock input setup time | t <sub>UAIIVKH</sub> | 6 | _ | ns | | Inputs—External clock input setup time | t <sub>UAEIVKH</sub> | 8 | _ | ns | | Inputs—Internal clock input hold time | t <sub>UAIIXKH</sub> | 1 | _ | ns | | Inputs—External clock input hold time | t <sub>UAEIXKH</sub> | 1 | _ | ns | ### Notes: - 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. - 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X). This figure provides the AC test load. Figure 49. AC Test Load MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 # 20 Package and Pin Listings This section details package parameters, pin assignments, and dimensions. The MPC8360E/58E is available in a tape ball grid array (TBGA), see Section 20.1, "Package Parameters for the TBGA Package," and Section 20.2, "Mechanical Dimensions of the TBGA Package," for information on the package. # 20.1 Package Parameters for the TBGA Package The package parameters for rev. 2.0 silicon are as provided in the following list. The package type is $37.5 \text{ mm} \times 37.5 \text{ mm}$ , 740 tape ball grid array (TBGA). Package outline $37.5 \text{ mm} \times 37.5 \text{ mm}$ Interconnects 740 Pitch 1.00 mm Module height (typical) 1.46 mm Solder Balls 62 Sn/36 Pb/2 Ag (ZU package) 95.5 Sn/0.5 Cu/4Ag (VV package) Ball diameter (typical) 0.64 mm # 20.3 Pinout Listings Refer to AN3097, "MPC8360/MPC8358E PowerQUICC Design Checklist," for proper pin termination and usage. This table shows the pin list of the MPC8360E TBGA package. Table 66. MPC8360E TBGA Pinout Listing | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------| | | Primary DDR SDRAM Memory Controller Interface | 1 | | 1 | | MEMC1_MDQ[0:31] | AJ34, AK33, AL33, AL35, AJ33, AK34, AK32,<br>AM36, AN37, AN35, AR34, AT34, AP37, AP36,<br>AR36, AT35, AP34, AR32, AP32, AM31, AN33,<br>AM34, AM33, AM30, AP31, AM27, AR30, AT32,<br>AN29, AP29, AN27, AR29 | I/O | GV <sub>DD</sub> | _ | | MEMC1_MDQ[32:63]/<br>MEMC2_MDQ[0:31] | AN8, AN7, AM8, AM6, AP9, AN9, AT7, AP7, AU6, AP6, AR4, AR3, AT6, AT5, AR5, AT3, AP4, AM5, AP3, AN3, AN5, AL5, AN4, AM2, AL2, AH5, AK3, AJ2, AJ3, AH4, AK4, AH3 | I/O | GV <sub>DD</sub> | _ | | MEMC1_MECC[0:4]/<br>MSRCID[0:4] | AP24, AN22, AM19, AN19, AM24 | I/O | GV <sub>DD</sub> | _ | | MEMC1_MECC[5]/<br>MDVAL | AM23 | I/O | GV <sub>DD</sub> | _ | | MEMC1_MECC[6:7] | AM22, AN18 | I/O | GV <sub>DD</sub> | <u> </u> | | MEMC1_MDM[0:3] | AL36, AN34, AP33, AN28 | 0 | GV <sub>DD</sub> | <u> </u> | | MEMC1_MDM[4:7]/<br>MEMC2_MDM[0:3] | AT9, AU4, AM3, AJ6 | 0 | GV <sub>DD</sub> | _ | | MEMC1_MDM[8] | AP27 | 0 | GV <sub>DD</sub> | _ | | MEMC1_MDQS[0:3] | AK35, AP35, AN31, AM26 | I/O | GV <sub>DD</sub> | <u> </u> | | MEMC1_MDQS[4:7]/<br>MEMC2_MDQS[0:3] | AT8, AU3, AL4, AJ5 | I/O | GV <sub>DD</sub> | _ | | MEMC1_MDQS[8] | AP26 | I/O | GV <sub>DD</sub> | _ | | MEMC1_MBA[0:1] | AU29, AU30 | 0 | GV <sub>DD</sub> | _ | | MEMC1_MBA[2] | AT30 | 0 | GV <sub>DD</sub> | _ | | MEMC1_MA[0:14] | AU21, AP22, AP21, AT21, AU25, AU26, AT23,<br>AR26, AU24, AR23, AR28, AU23, AR22, AU20,<br>AR18 | 0 | GV <sub>DD</sub> | _ | | MEMC1_MODT[0:1] | AG33, AJ36 | 0 | GV <sub>DD</sub> | 6 | | MEMC1_MODT[2:3]/<br>MEMC2_MODT[0:1] | AT1, AK2 | 0 | GV <sub>DD</sub> | 6 | | MEMC1_MWE | AT26 | 0 | GV <sub>DD</sub> | _ | | MEMC1_MRAS | AT29 | 0 | GV <sub>DD</sub> | _ | | MEMC1_MCAS | AT24 | 0 | GV <sub>DD</sub> | _ | | MEMC1_MCS[0:1] | AU27, AT27 | 0 | GV <sub>DD</sub> | _ | | MEMC1_MCS[2:3]/<br>MEMC2_MCS[0:1] | AU8, AU7 | 0 | GV <sub>DD</sub> | _ | MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 ## **Pinout Listings** ## Table 67. MPC8358E TBGA Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Notes | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------|-------| | LV <sub>DD</sub> 1 | C17, D16 | Power for<br>UCC2<br>Ethernet<br>interface<br>option 1<br>(2.5 V,<br>3.3 V) | LV <sub>DD</sub> 1 | 9 | | LV <sub>DD</sub> 2 | B18, E21 | Power for<br>UCC2<br>Ethernet<br>interface<br>option 2<br>(2.5 V,<br>3.3 V) | LV <sub>DD</sub> 2 | 9 | | $V_{DD}$ | C36, D29, D35, E16, F9, F12, F15, F17, F18, F20, F21, F23, F25, F26, F29, F31, F32, F33, G6, J6, K32, M32, N6, P33, R6, R32, U32, V6, Y5, Y32, AB6, AB33, AD6, AF32, AK6, AL6, AM7, AM9, AM10, AM11, AM12, AM13, AM14, AM15, AM18, AM21, AM25, AM28, AM32, AN15, AN21, AN26, AU9, AU17 | Power for<br>core<br>(1.2 V) | V <sub>DD</sub> | _ | | OV <sub>DD</sub> | A10, B9, B15, B32, C1, C12, C22, C29, D24, E3, E10, E27, G4, H35, J1, J35, K2, M4, N3, N34, R2, R37, T36, U2, U33, V4, V34, W3, Y35, Y37, AA1, AA36, AB2, AB34 | PCI,<br>10/100<br>Ethernet,<br>and other<br>standard<br>(3.3 V) | OV <sub>DD</sub> | _ | | MVREF1 | AN20 | I | DDR<br>reference<br>voltage | _ | | MVREF2 | AU32 | I | DDR<br>reference<br>voltage | _ | | | T <sub>z</sub> | T | T | | | SPARE1 | B11 | I/O | OV <sub>DD</sub> | 8 | | SPARE3 | AH32 | _ | GV <sub>DD</sub> | 8 | | SPARE4 | AU18 | _ | GV <sub>DD</sub> | 7 | | SPARE5 | AP1 | _ | GV <sub>DD</sub> | 8 | #### **Pinout Listings** clock. When the device is configured as a PCI agent device the CLKIN and the CFG\_CLKIN\_DIV signals should be tied to GND When the device is configured as a PCI host device (RCWH[PCIHOST] = 1) and PCI clock output is disabled (RCWH[PCICKDRV] = 0), clock distribution and balancing done externally on the board. Therefore, PCI\_SYNC\_IN is the primary input clock. As shown in Figure 54 and Figure 55, the primary clock input (frequency) is multiplied by the QUICC Engine block phase-locked loop (PLL), the system PLL, and the clock unit to create the QUICC Engine clock ( $ce\_clk$ ), the coherent system bus clock ( $cs\_clk$ ), the internal DDRC1 controller clock ( $ddr1\_clk$ ), and the internal clock for the local bus interface unit and DDR2 memory controller ( $lb\_clk$ ). The csb\_clk frequency is derived from a complex set of factors that can be simplified into the following equation: $$csb\_clk = \{PCI\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)\} \times SPMF$$ In PCI host mode, PCI\_SYNC\_IN $\times$ (1 + CFG\_CLKIN\_DIV) is the CLKIN frequency; in PCI agent mode, CFG\_CLKIN\_DIV must be pulled down (low), so PCI\_SYNC\_IN $\times$ (1 + CFG\_CLKIN\_DIV) is the PCI\_CLK frequency. The csb\_clk serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies up the csb\_clk frequency to create the internal clock for the e300 core (core\_clk). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL) which is loaded at power-on reset or by one of the hard-coded reset options. See Chapter 4, "Reset, Clocking, and Initialization," in the MPC8360E PowerQUICC II Pro Integrated Communications Processor Reference Manual for more information on the clock subsystem. The *ce\_clk* frequency is determined by the QUICC Engine PLL multiplication factor (RCWL[CEPMF) and the QUICC Engine PLL division factor (RCWL[CEPDF]) according to the following equation: $$ce\_clk = (primary clock input \times CEPMF) \div (1 + CEPDF)$$ The internal *ddr1\_clk* frequency is determined by the following equation: $$ddr1\_clk = csb\_clk \times (1 + RCWL[DDR1CM])$$ Note that the lb\_clk clock frequency (for DDRC2) is determined by RCWL[LBCM]. The *internal ddr1\_clk* frequency is not the external memory bus frequency; $ddr1\_clk$ passes through the DDRC1 clock divider ( $\div$ 2) to create the differential DDRC1 memory bus clock outputs (MEMC1 MCK and $\overline{\text{MEMC}1}$ MCK). However, the data rate is the same frequency as ddr1 clk. The internal *lb\_clk* frequency is determined by the following equation: $$lb\_clk = csb\_clk \times (1 + RCWL[LBCM])$$ Note that $lb\_clk$ is not the external local bus or DDRC2 frequency; $lb\_clk$ passes through the a LB clock divider to create the external local bus clock outputs (LSYNC\_OUT and LCLK[0:2]). The LB clock divider ratio is controlled by LCRR[CLKDIV]. Additionally, some of the internal units may be required to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. This table specifies which units have a configurable clock frequency. **Table 68. Configurable Clock Units** | Unit | Default<br>Frequency | Options | |---------------------|----------------------|--------------------------------------------------| | Security core | csb_clk/3 | Off, csb_clk <sup>1</sup> , csb_clk/2, csb_clk/3 | | PCI and DMA complex | csb_clk | Off, csb_clk | <sup>&</sup>lt;sup>1</sup> With limitation, only for slow csb\_clk rates, up to 166 MHz. This table provides the operating frequencies for the TBGA package under recommended operating conditions (see Table 2). All frequency combinations shown in the table below may not be available. Maximum operating frequencies depend on the part MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 **Table 70. System PLL Multiplication Factors (continued)** | RCWL[SPMF] | System PLL<br>Multiplication Factor | |------------|-------------------------------------| | 1100 | × 12 | | 1101 | × 13 | | 1110 | × 14 | | 1111 | × 15 | The RCWL[SVCOD] denotes the system PLL VCO internal frequency as shown in this table. Table 71. System PLL VCO Divider | RCWL[SVCOD] | VCO Divider | |-------------|-------------| | 00 | 4 | | 01 | 8 | | 10 | 2 | | 11 | Reserved | ### **NOTE** The VCO divider must be set properly so that the system VCO frequency is in the range of 600-1400 MHz. The system VCO frequency is derived from the following equations: - $csb\_clk = \{PCI\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)\} \times SPMF$ - System VCO Frequency = csb\_clk × VCO divider (if both RCWL[DDRCM] and RCWL[LBCM] are cleared) OR - System VCO frequency = $2 \times csb\_clk \times$ VCO divider (if either RCWL[DDRCM] or RCWL[LBCM] are set). As described in Section 21, "Clocking," the LBCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). This table shows the expected frequency values for the CSB frequency for select *csb\_clk* to CLKIN/PCI\_SYNC\_IN ratios. **Table 72. CSB Frequency Options** | CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | Input Clock Frequency (MHz) <sup>2</sup> | | | | |----------------------------------------|------|----------------------------------------------------|------------------------------------------|-----|-------|-------| | | | | 16.67 | 25 | 33.33 | 66.67 | | | | | csb_clk Frequency (MHz) | | | | | Low | 0010 | 2:1 | | | | 133 | | Low | 0011 | 3:1 | | | 100 | 200 | | Low | 0100 | 4:1 | | 100 | 133 | 266 | | Low | 0101 | 5:1 | | 125 | 166 | 333 | MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 **Table 72. CSB Frequency Options (continued)** | CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | csb_clk:<br>Input Clock Ratio <sup>2</sup> | Input Clock Frequency (MHz) <sup>2</sup> | | | | |----------------------------------------|------|--------------------------------------------|------------------------------------------|----------|-------|-------| | | | | 16.67 | 25 | 33.33 | 66.67 | | | | | csb_clk Frequency (MHz) | | | | | Low | 0110 | 6:1 | 100 | 150 | 200 | | | Low | 0111 | 7:1 | 116 | 175 | 233 | | | Low | 1000 | 8:1 | 133 | 200 | 266 | | | Low | 1001 | 9:1 | 150 | 225 | 300 | | | Low | 1010 | 10:1 | 166 | 250 | 333 | | | Low | 1011 | 11:1 | 183 | 275 | | | | Low | 1100 | 12:1 | 200 | 300 | | | | Low | 1101 | 13:1 | 216 | 325 | | | | Low | 1110 | 14:1 | 233 | | _ | | | Low | 1111 | 15:1 | 250 | | | | | Low | 0000 | 16:1 | 266 | | | | | High | 0010 | 2:1 | | <u> </u> | | 133 | | High | 0011 | 3:1 | | | 100 | 200 | | High | 0100 | 4:1 | | | 133 | 266 | | High | 0101 | 5:1 | | | 166 | 333 | | High | 0110 | 6:1 | | | 200 | | | High | 0111 | 7:1 | | | 233 | | | High | 1000 | 8:1 | | | | | | High | 1001 | 9:1 | | | | | | High | 1010 | 10:1 | | | | | | High | 1011 | 11:1 | | | | | | High | 1100 | 12:1 | | | | | | High | 1101 | 13:1 | | | | | | High | 1110 | 14:1 | | | | | | High | 1111 | 15:1 | | | | | | High | 0000 | 16:1 | | | | | <sup>&</sup>lt;sup>1</sup> CFG\_CLKIN\_DIV is only used for host mode; CLKIN must be tied low and CFG\_CLKIN\_DIV must be pulled down (low) in agent mode. MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 5 $<sup>^2\,</sup>$ CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.