



#### Welcome to E-XFL.COM

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 400MHz                                                                |
| Co-Processors/DSP               | Communications; QUICC Engine                                          |
| RAM Controllers                 | DDR, DDR2                                                             |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers |                                                                       |
| Ethernet                        | 10/100/1000Mbps (1)                                                   |
| SATA                            | · ·                                                                   |
| USB                             | USB 1.x (1)                                                           |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | ·                                                                     |
| Package / Case                  | 740-LBGA                                                              |
| Supplier Device Package         | 740-TBGA (37.5x37.5)                                                  |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8358zuagdg |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Programmable highest priority request
- Four groups of interrupts with programmable priority
- External and internal interrupts directed to communication processor
- Redirects interrupts to external INTA pin when in core disable mode
- Unique vector number for each interrupt source
- Dual industry-standard I<sup>2</sup>C interfaces
  - Two-wire interface
  - Multiple master support
  - Master or slave I<sup>2</sup>C mode support
  - On-chip digital filtering rejects spikes on the bus
  - System initialization data is optionally loaded from I<sup>2</sup>C-1 EPROM by boot sequencer embedded hardware
- DMA controller
  - Four independent virtual channels
  - Concurrent execution across multiple channels with programmable bandwidth control
  - All channels accessible by local core and remote PCI masters
  - Misaligned transfer capability
  - Data chaining and direct mode
  - Interrupt on completed segment and chain
  - DMA external handshake signals: DMA\_DREQ[0:3]/DMA\_DACK[0:3]/DMA\_DONE[0:3]. There is one set for each DMA channel. The pins are multiplexed to the parallel IO pins with other QE functions.
- DUART
  - Two 4-wire interfaces (RxD, TxD, RTS, CTS)
  - Programming model compatible with the original 16450 UART and the PC16550D
- System timers
  - Periodic interrupt timer
  - Real-time clock
  - Software watchdog timer
  - Eight general-purpose timers
- IEEE Std. 1149.1<sup>™</sup>-compliant, JTAG boundary scan
- Integrated PCI bus and SDRAM clock generation

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8360E/58E. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

| Characteristic                                                                                          | Symbol           | Recommended<br>Value   | Unit | Notes |
|---------------------------------------------------------------------------------------------------------|------------------|------------------------|------|-------|
| PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, SPI, and JTAG I/O voltage | OV <sub>DD</sub> | 3.3 V ± 330 mV         | V    | Ι     |
| Junction temperature                                                                                    | TJ               | 0 to 105<br>-40 to 105 | °C   | 2     |

### Table 2. Recommended Operating Conditions (continued)

Notes:

- 1. GV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction.
- The operating conditions for junction temperature, T<sub>J</sub>, on the 600/333/400 MHz and 500/333/500 MHz on rev. 2.0 silicon is 0° to 70 °C. Refer to Errata General9 in *Chip Errata for the MPC8360E, Rev. 1*.
- 3. For more information on Part Numbering, refer to Table 80.

This figure shows the undershoot and overshoot voltages at the interfaces of the device.



1. Note that  $t_{\mbox{interface}}$  refers to the clock period associated with the bus clock interface.

Figure 3. Overshoot/Undershoot Voltage for  $GV_{DD}/OV_{DD}/LV_{DD}$ 

**DC Electrical Characteristics** 



# 4.1 DC Electrical Characteristics

This table provides the clock input (CLKIN/PCI\_SYNC\_IN) DC timing specifications for the device.

| Parameter                 | Condition                                                                                   | Symbol          | Min  | Max                    | Unit |
|---------------------------|---------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | —                                                                                           | V <sub>IH</sub> | 2.7  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | —                                                                                           | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| CLKIN input current       | 0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub>                                                      | I <sub>IN</sub> | —    | ±10                    | μA   |
| PCI_SYNC_IN input current | 0 V ≤V <sub>IN</sub> ≤0.5V or<br>OV <sub>DD</sub> – 0.5V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> | I <sub>IN</sub> | _    | ±10                    | μA   |
| PCI_SYNC_IN input current | 0.5 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> – 0.5 V                                            | I <sub>IN</sub> | —    | ±100                   | μA   |

### 4.2 AC Electrical Characteristics

The primary clock source for the device can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the device.

| Table 8. | <b>CLKIN</b> | AC | Timing | Specifications |
|----------|--------------|----|--------|----------------|
|----------|--------------|----|--------|----------------|

| Parameter/Condition              | Symbol                               | Min | Typical | Max   | Unit | Notes |
|----------------------------------|--------------------------------------|-----|---------|-------|------|-------|
| CLKIN/PCI_CLK frequency          | f <sub>CLKIN</sub>                   | —   | _       | 66.67 | MHz  | 1     |
| CLKIN/PCI_CLK cycle time         | t <sub>CLKIN</sub>                   | 15  | —       | _     | ns   | —     |
| CLKIN/PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>    | 0.6 | 1.0     | 2.3   | ns   | 2     |
| CLKIN/PCI_CLK duty cycle         | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40  | —       | 60    | %    | 3     |
| CLKIN/PCI_CLK jitter             | _                                    | —   | —       | ±150  | ps   | 4, 5  |

### Notes:

- 1. **Caution:** The system, core, USB, security, and 10/100/1000 Ethernet must not exceed their respective maximum or minimum operating frequencies.
- 2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 V and 2.7 V.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter-short term and long term-and is guaranteed by design.
- 5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.

# 4.3 Gigabit Reference Clock Input Timing

This table provides the Gigabit reference clocks (GTX\_CLK125) AC timing specifications.

### Table 9. GTX\_CLK125 AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> = 2.5  $\pm$  0.125 mV/ 3.3 V  $\pm$  165 mV

| Parameter/Condition   | Symbol            | Min | Typical | Max | Unit | Notes |
|-----------------------|-------------------|-----|---------|-----|------|-------|
| GTX_CLK125 frequency  | t <sub>G125</sub> | -   | 125     | _   | MHz  | —     |
| GTX_CLK125 cycle time | t <sub>G125</sub> |     | 8       |     | ns   | —     |



# 6.1 DDR and DDR2 SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) of the device when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Parameter/Condition                                     | Symbol            | Min                       | Мах                               | Unit | Notes |
|---------------------------------------------------------|-------------------|---------------------------|-----------------------------------|------|-------|
| I/O supply voltage                                      | GV <sub>DD</sub>  | 1.71                      | 1.89                              | V    | 1     |
| I/O reference voltage                                   | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$      | $0.51 	imes \text{GV}_{	ext{DD}}$ | V    | 2     |
| I/O termination voltage                                 | V <sub>TT</sub>   | MV <sub>REF</sub> - 0.04  | MV <sub>REF</sub> + 0.04          | V    | 3     |
| Input high voltage                                      | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3            | V    | _     |
| Input low voltage                                       | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125         | V    | _     |
| Output leakage current                                  | I <sub>OZ</sub>   | _                         | ±10                               | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.420 V)        | I <sub>OH</sub>   | -13.4                     | —                                 | mA   | _     |
| Output low current (V <sub>OUT</sub> = 0.280 V)         | I <sub>OL</sub>   | 13.4                      | —                                 | mA   | _     |
| MV <sub>REF</sub> input leakage current                 | I <sub>VREF</sub> | _                         | ±10                               | μA   | _     |
| Input current (0 V ≛/ <sub>IN</sub> ≤OV <sub>DD</sub> ) | I <sub>IN</sub>   | _                         | ±10                               | μA   | _     |

### Table 14. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

### Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

 MV<sub>REF</sub> is expected to equal 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> cannot exceed ±2% of the DC value.

 V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to equal MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$ V<sub>OUT</sub>  $\leq$ GV<sub>DD</sub>.

This table provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

### Table 15. DDR2 SDRAM Capacitance for GV<sub>DD</sub>(typ)=1.8 V

| Parameter/Condition                          | Symbol           | Min | Max | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

#### Note:

1. This parameter is sampled.  $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25°C,  $V_{OUT} = GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) of the device when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

### Table 16. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition     | Symbol            | Min                      | Max                               | Unit | Notes |
|-------------------------|-------------------|--------------------------|-----------------------------------|------|-------|
| I/O supply voltage      | GV <sub>DD</sub>  | 2.375                    | 2.625                             | V    | 1     |
| I/O reference voltage   | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes \text{GV}_{	ext{DD}}$ | V    | 2     |
| I/O termination voltage | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04          | V    | 3     |



### DDR and DDR2 SDRAM AC Electrical Characteristics

This figure provides the AC test load for the DDR bus.



### Figure 8. DDR AC Test Load

### Table 22. DDR and DDR2 SDRAM Measurement Conditions

| Symbol           | DDR                                 | DDR2                                | Unit | Notes |
|------------------|-------------------------------------|-------------------------------------|------|-------|
| V <sub>TH</sub>  | MV <sub>REF</sub> ± 0.31 V          | MV <sub>REF</sub> ± 0.25 V          | V    | 1     |
| V <sub>OUT</sub> | $0.5 \times \text{ GV}_{\text{DD}}$ | $0.5 \times \text{ GV}_{\text{DD}}$ | V    | 2     |

### Notes:

1. Data input threshold measurement point.

2. Data output measurement point.

This figure shows the DDR SDRAM output timing diagram for source synchronous mode.



Figure 9. DDR SDRAM Output Timing Diagram for Source Synchronous Mode





This section describes the DC and AC electrical specifications for the DUART interface of the MPC8360E/58E.

# 7.1 DUART DC Electrical Characteristics

This table provides the DC electrical characteristics for the DUART interface of the device.

### Table 23. DUART DC Electrical Characteristics

| Parameter                                               | Symbol          | Min                    | Max                    | Unit | Notes |
|---------------------------------------------------------|-----------------|------------------------|------------------------|------|-------|
| High-level input voltage                                | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    | —     |
| Low-level input voltage OV <sub>DD</sub>                | V <sub>IL</sub> | -0.3                   | 0.8                    | V    | _     |
| High-level output voltage, I <sub>OH</sub> = −100 μA    | V <sub>OH</sub> | OV <sub>DD</sub> - 0.4 | _                      | V    | —     |
| Low-level output voltage, I <sub>OL</sub> = 100 μA      | V <sub>OL</sub> | —                      | 0.2                    | V    | —     |
| Input current (0 V ≰⁄ <sub>IN</sub> ≤OV <sub>DD</sub> ) | I <sub>IN</sub> | —                      | ±10                    | μA   | 1     |

### Note:

1. Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

## 7.2 DUART AC Electrical Specifications

This table provides the AC timing parameters for the DUART interface of the device.

| Parameter         | Value      | Unit | Notes |
|-------------------|------------|------|-------|
| Minimum baud rate | 256        | baud | —     |
| Maximum baud rate | >1,000,000 | baud | 1     |
| Oversample rate   | 16         |      | 2     |

### Notes:

- 1. Actual attainable baud rate is limited by the latency of interrupt processing.
- 2. The middle of a start bit is detected as the eighth sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each sixteenth sample.

# 8 UCC Ethernet Controller: Three-Speed Ethernet, MII Management

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management.

# 8.1 Three-Speed Ethernet Controller (10/100/1000 Mbps)— GMII/MII/RMII/TBI/RGMII/RTBI Electrical Characteristics

The electrical characteristics specified here apply to all GMII (gigabit media independent interface), MII (media independent interface), RMII (reduced media independent interface), TBI (ten-bit interface), RGMII (reduced gigabit media independent interface), and RTBI (reduced ten-bit interface) signals except MDIO (management data input/output) and MDC (management data clock). The MII, RMII, GMII, and TBI interfaces are only defined for 3.3 V, while the RGMII and RTBI interfaces are only defined for 2.5 V. The RGMII and RTBI interfaces follow the Hewlett-Packard reduced pin-count interface for Gigabit Ethernet



### GMII, MII, RMII, TBI, RGMII, and RTBI AC Timing Specifications

Physical Layer Device Specification Version 1.2a (9/22/2000). The electrical characteristics for the MDIO and MDC are specified in Section 8.3, "Ethernet Management Interface Electrical Characteristics."

### 8.1.1 10/100/1000 Ethernet DC Electrical Characteristics

The electrical characteristics specified here apply to media independent interface (MII), reduced gigabit media independent interface (RGMII), reduced ten-bit interface (RTBI), reduced media independent interface (RMII) signals, management data input/output (MDIO) and management data clock (MDC).

The MII and RMII interfaces are defined for 3.3 V, while the RGMII and RTBI interfaces can be operated at 2.5 V. The RGMII and RTBI interfaces follow the *Reduced Gigabit Media-Independent Interface (RGMII) Specification Version 1.3*. The RMII interface follows the *RMII Consortium RMII Specification Version 1.2*.

Table 25. RGMII/RTBI, GMII, TBI, MII, and RMII DC Electrical Characteristics (when operating at 3.3 V)

| Parameter            | Symbol           | Conditions                             |                        | Min  | Max                    | Unit | Notes |
|----------------------|------------------|----------------------------------------|------------------------|------|------------------------|------|-------|
| Supply voltage 3.3 V | LV <sub>DD</sub> | —                                      |                        | 2.97 | 3.63                   | V    | 1     |
| Output high voltage  | V <sub>OH</sub>  | I <sub>OH</sub> = -4.0 mA              | LV <sub>DD</sub> = Min | 2.40 | LV <sub>DD</sub> + 0.3 | V    | _     |
| Output low voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 4.0 mA               | LV <sub>DD</sub> = Min | GND  | 0.50                   | V    | _     |
| Input high voltage   | V <sub>IH</sub>  | _                                      | —                      | 2.0  | LV <sub>DD</sub> + 0.3 | V    | _     |
| Input low voltage    | V <sub>IL</sub>  | _                                      | —                      | -0.3 | 0.90                   | V    | _     |
| Input current        | I <sub>IN</sub>  | 0 V ≤V <sub>IN</sub> ≤LV <sub>DD</sub> |                        | —    | ±10                    | μA   | -     |

### Note:

1. GMII/MII pins that are not needed for RGMII, RMII, or RTBI operation are powered by the OV<sub>DD</sub> supply.

| Table 26. RGMII/RTBI DC Electrical Characteristics | (when operating at 2.5 V) |
|----------------------------------------------------|---------------------------|
|----------------------------------------------------|---------------------------|

| Parameters           | Symbol           | Conditions                                 |                 | Min       | Max                    | Unit |
|----------------------|------------------|--------------------------------------------|-----------------|-----------|------------------------|------|
| Supply voltage 2.5 V | LV <sub>DD</sub> | —                                          |                 | 2.37      | 2.63                   | V    |
| Output high voltage  | V <sub>OH</sub>  | $I_{OH} = -1.0 \text{ mA}$ $LV_{DD} = Min$ |                 | 2.00      | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA                   | $LV_{DD} = Min$ | GND – 0.3 | 0.40                   | V    |
| Input high voltage   | V <sub>IH</sub>  | —                                          | $LV_{DD} = Min$ | 1.7       | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>  | —                                          | $LV_{DD} = Min$ | -0.3      | 0.70                   | V    |
| Input current        | I <sub>IN</sub>  | 0 V ≤V <sub>IN</sub> ≤LV <sub>DD</sub>     |                 | —         | ±10                    | μA   |

# 8.2 GMII, MII, RMII, TBI, RGMII, and RTBI AC Timing Specifications

The AC timing specifications for GMII, MII, TBI, RGMII, and RTBI are presented in this section.

### 8.2.1 GMII Timing Specifications

This sections describe the GMII transmit and receive AC timing specifications.



GMII, MII, RMII, TBI, RGMII, and RTBI AC Timing Specifications

### 8.2.2.2 MII Receive AC Timing Specifications

This table provides the MII receive AC timing specifications.

### Table 30. MII Receive AC Timing Specifications

At recommended operating conditions with LV\_{DD}/OV\_{DD} of 3.3 V  $\pm$  10%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min  | Тур | Max | Unit |
|---------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | _    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | _    | 40  | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise time, (20% to 80%)        | t <sub>MRXR</sub>                   | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time, (80% to 20%)        | t <sub>MRXF</sub>                   | 1.0  | —   | 4.0 | ns   |

### Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

This figure provides the AC test load.





This figure shows the MII receive AC timing diagram.



Figure 14. MII Receive AC Timing Diagram



### **Ethernet Management Interface Electrical Characteristics**

This figure shows the RGMII and RTBI AC timing and multiplexing diagrams.



Figure 20. RGMII and RTBI AC Timing and Multiplexing Diagrams

## 8.3 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for GMII, RGMII, TBI, and RTBI are specified in Section 8.1, "Three-Speed Ethernet Controller (10/100/1000 Mbps)— GMII/MII/RMII/TBI/RGMII/RTBI Electrical Characteristics."

### 8.3.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in this table.

| Parameter              | Symbol           | Conditions                             |                        | Min  | Мах                    | Unit |
|------------------------|------------------|----------------------------------------|------------------------|------|------------------------|------|
| Supply voltage (3.3 V) | OV <sub>DD</sub> | —                                      |                        | 2.97 | 3.63                   | V    |
| Output high voltage    | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA              | $OV_{DD} = Min$        | 2.10 | OV <sub>DD</sub> + 0.3 | V    |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA               | OV <sub>DD</sub> = Min | GND  | 0.50                   | V    |
| Input high voltage     | V <sub>IH</sub>  | -                                      | —                      |      | _                      | V    |
| Input low voltage      | V <sub>IL</sub>  | —                                      |                        | _    | 0.80                   | V    |
| Input current          | I <sub>IN</sub>  | 0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> |                        | _    | ±10                    | μA   |

| able 36. MII Management DC Electrical Characteristics When Powered at 3.3 V |
|-----------------------------------------------------------------------------|
|-----------------------------------------------------------------------------|

#### Local Bus AC Electrical Specifications

| Parameter                                            | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|------------------------------------------------------|---------------------|-----|-----|------|-------|
| Local bus clock to output valid                      | t <sub>LBKHOV</sub> | —   | 3   | ns   | 3     |
| Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ</sub> | —   | 4   | ns   | 8     |

### Table 41. Local Bus General Timing Parameters—DLL Bypass Mode<sup>9</sup> (continued)

Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs).
- 3. All signals are measured from OV<sub>DD</sub>/2 of the rising/falling edge of LCLK0 to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is not set and when the load on LALE output pin is at least 10 pF less than the load on LAD output pins.
- t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is set and when the load on LALE output pin is at least 10 pF less than the load on LAD output pins.
- 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is set and when the load on LALE output pin equals to the load on LAD output pins.
- 8. For purposes of active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 9. DLL bypass mode is not recommended for use at frequencies above 66 MHz.

This figure provides the AC test load for the local bus.



Figure 22. Local Bus C Test Load



These figures show the local bus signals.



Figure 24. Local Bus Signals, Nonspecial Signals Only (DLL Bypass Mode)



#### Local Bus AC Electrical Specifications



Figure 25. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 2 (DLL Enabled)





**JTAG DC Electrical Characteristics** 



Figure 28. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 (DLL Enabled)

# 10 JTAG

This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the MPC8360E/58E.

# **10.1 JTAG DC Electrical Characteristics**

This table provides the DC electrical characteristics for the IEEE 1149.1 (JTAG) interface of the device.

| Characteristic      | Symbol          | Condition                      | Min  | Мах                    | Unit |
|---------------------|-----------------|--------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA      | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA       | _    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA       | _    | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                              | 2.5  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0 V \leq V_{IN} \leq OV_{DD}$ | _    | ±10                    | μA   |



**TDM/SI DC Electrical Characteristics** 

# 17 TDM/SI

This section describes the DC and AC electrical specifications for the time-division-multiplexed and serial interface of the MPC8360E/58E.

# 17.1 TDM/SI DC Electrical Characteristics

This table provides the DC electrical characteristics for the device TDM/SI.

Table 57. TDM/SI DC Electrical Characteristics

| Characteristic      | Symbol          | Condition                              | Min  | Мах                    | Unit |
|---------------------|-----------------|----------------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2.0 mA              | 2.4  | _                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA               | _    | 0.5                    | V    |
| Input high voltage  | V <sub>IH</sub> | _                                      | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | _                                      | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | 0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> | —    | ±10                    | μA   |

# 17.2 TDM/SI AC Timing Specifications

This table provides the TDM/SI input and output AC timing specifications.

| Table 58. | TDM/SI | AC | Timina                                | S | pecifications <sup>1</sup> | l |
|-----------|--------|----|---------------------------------------|---|----------------------------|---|
| 14010 001 |        |    | · · · · · · · · · · · · · · · · · · · | - | o o o ni o dano no         |   |

| Characteristic                                | Symbol <sup>2</sup> | Min | Max <sup>3</sup> | Unit |
|-----------------------------------------------|---------------------|-----|------------------|------|
| TDM/SI outputs—External clock delay           | t <sub>SEKHOV</sub> | 2   | 10               | ns   |
| TDM/SI outputs—External clock high impedance  | t <sub>SEKHOX</sub> | 2   | 10               | ns   |
| TDM/SI inputs—External clock input setup time | t <sub>SEIVKH</sub> | 5   | —                | ns   |
| TDM/SI inputs—External clock input hold time  | t <sub>SEIXKH</sub> | 2   | —                | ns   |

Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>SEKHOX</sub> symbolizes the TDM/SI outputs external timing (SE) for the time t<sub>TDM/SI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
  </sub>
- 3. Timings are measured from the positive or negative edge of the clock, according to SIxMR [CE] and SITXCEI[TXCEIx]. Refer *MPC8360E Integrated Communications Processor Reference Manual* for more details.

This figure provides the AC test load for the TDM/SI.



Figure 44. TDM/SI AC Test Load

Figure 45 represents the AC timing from Table 56. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.



### Table 66. MPC8360E TBGA Pinout Listing (continued)

| Signal                                 | Package Pin Number                                                                                                                                                         | Pin Type | Power<br>Supply    | Notes |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|-------|
| PCI_DEVSEL/CE_PF[16]                   | E26                                                                                                                                                                        | I/O      | OV <sub>DD</sub>   | 5     |
| PCI_IDSEL/CE_PF[17]                    | F22                                                                                                                                                                        | I/O      | OV <sub>DD</sub>   | —     |
| PCI_SERR/CE_PF[18]                     | B29                                                                                                                                                                        | I/O      | OV <sub>DD</sub>   | 5     |
| PCI_PERR/CE_PF[19]                     | A29                                                                                                                                                                        | I/O      | OV <sub>DD</sub>   | 5     |
| PCI_REQ[0]/CE_PF[20]                   | F19                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 | —     |
| PCI_REQ[1]/CPCI_HS_ES/<br>CE_PF[21]    | A21                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 | —     |
| PCI_REQ[2]/CE_PF[22]                   | C21                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 | —     |
| PCI_GNT[0]/CE_PF[23]                   | E20                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 | —     |
| PCI_GNT[1]/CPCI1_HS_LED/<br>CE_PF[24]  | B20                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 |       |
| PCI_GNT[2]/CPCI1_HS_ENUM/<br>CE_PF[25] | C20                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 | _     |
| PCI_MODE                               | D36                                                                                                                                                                        | I        | OV <sub>DD</sub>   | —     |
| M66EN/CE_PF[4]                         | B37                                                                                                                                                                        | I/O      | OV <sub>DD</sub>   | —     |
|                                        | Local Bus Controller Interface                                                                                                                                             |          |                    |       |
| LAD[0:31]                              | N32, N33, N35, N36, P37, P32, P34, R36, R35,<br>R34, R33, T37, T35, T34, T33, U37, T32, U36, U34,<br>V36, V35, W37, W35, V33, V32, W34, Y36, W32,<br>AA37, Y33, AA35, AA34 | I/O      | OV <sub>DD</sub>   | —     |
| LDP[0]/CKSTOP_OUT                      | AB37                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   | —     |
| LDP[1]/CKSTOP_IN                       | AB36                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   | - I   |
| LDP[2]/LCS[6]                          | AB35                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   | —     |
| LDP[3]/LCS[7]                          | AA33                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   | —     |
| LA[27:31]                              | AC37, AA32, AC36, AC34, AD36                                                                                                                                               | 0        | OV <sub>DD</sub>   | —     |
| LCS[0:5]                               | AD33, AG37, AF34, AE33, AD32, AH37                                                                                                                                         | 0        | OV <sub>DD</sub>   | —     |
| LWE[0:3]/LSDDQM[0:3]/LBS[0:3]          | AG35, AG34, AH36, AE32                                                                                                                                                     | 0        | OV <sub>DD</sub>   | —     |
| LBCTL                                  | AD35                                                                                                                                                                       | 0        | OV <sub>DD</sub>   | —     |
| LALE                                   | M37                                                                                                                                                                        | 0        | OV <sub>DD</sub>   | —     |
| LGPL0/LSDA10/cfg_reset_source0         | AB32                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   | —     |
| LGPL1/LSDWE/cfg_reset_source1          | AE37                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   | —     |
| LGPL2/LSDRAS/LOE                       | AC33                                                                                                                                                                       | 0        | OV <sub>DD</sub>   | —     |
| LGPL3/LSDCAS/cfg_reset_source2         | AD34                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   | —     |
| LGPL4/LGTA/LUPWAIT/LPBSE               | AE35                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   | -     |
| LGPL5/cfg_clkin_div                    | AF36                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   | —     |
| LCKE                                   | G36                                                                                                                                                                        | 0        | OV <sub>DD</sub>   | —     |
| LCLK[0]                                | J33                                                                                                                                                                        | 0        | OV <sub>DD</sub>   | —     |
| LCLK[1]/LCS[6]                         | J34                                                                                                                                                                        | 0        | OV <sub>DD</sub>   | —     |



**Pinout Listings** 

### Table 66. MPC8360E TBGA Pinout Listing (continued)

| Signal                                         | Package Pin Number                | Pin Type | Power<br>Supply    | Notes |  |
|------------------------------------------------|-----------------------------------|----------|--------------------|-------|--|
| LCLK[2]/LCS[7]                                 | G37                               | 0        | OV <sub>DD</sub>   | —     |  |
| LSYNC_OUT                                      | F34                               | 0        | OV <sub>DD</sub>   | —     |  |
| LSYNC_IN                                       | G35                               | I        | OV <sub>DD</sub>   | —     |  |
|                                                | Programmable Interrupt Controller |          |                    |       |  |
| MCP_OUT                                        | E34                               | 0        | OV <sub>DD</sub>   | 2     |  |
| IRQ0/MCP_IN                                    | C37                               | I        | OV <sub>DD</sub>   | _     |  |
| IRQ[1]/M1SRCID[4]/M2SRCID[4]/<br>LSRCID[4]     | F35                               | I/O      | OV <sub>DD</sub>   | -     |  |
| IRQ[2]/M1DVAL/M2DVAL/LDVAL                     | F36                               | I/O      | OV <sub>DD</sub>   | —     |  |
| IRQ[3]/CORE_SRESET                             | H34                               | I/O      | OV <sub>DD</sub>   | —     |  |
| IRQ[4:5]                                       | G33, G32                          | I/O      | OV <sub>DD</sub>   | —     |  |
| IRQ[6]/LCS[6]/CKSTOP_OUT                       | E35                               | I/O      | OV <sub>DD</sub>   | —     |  |
| IRQ[7]/LCS[7]/CKSTOP_IN                        | H36                               | I/O      | OV <sub>DD</sub>   | —     |  |
|                                                | DUART                             |          |                    | 1     |  |
| UART1_SOUT/M1SRCID[0]/<br>M2SRCID[0]/LSRCID[0] | E32                               | 0        | OV <sub>DD</sub>   | -     |  |
| UART1_SIN/M1SRCID[1]/<br>M2SRCID[1]/LSRCID[1]  | B34                               | I/O      | OV <sub>DD</sub>   | _     |  |
| UART1_CTS/M1SRCID[2]/<br>M2SRCID[2]/LSRCID[2]  | C34                               | I/O      | OV <sub>DD</sub>   | _     |  |
| UART1_RTS/M1SRCID[3]/<br>M2SRCID[3]/LSRCID[3]  | A35                               | 0        | OV <sub>DD</sub>   | —     |  |
|                                                | I <sup>2</sup> C Interface        |          |                    |       |  |
| IIC1_SDA                                       | D34                               | I/O      | OV <sub>DD</sub>   | 2     |  |
| IIC1_SCL                                       | B35                               | I/O      | OV <sub>DD</sub>   | 2     |  |
| IIC2_SDA                                       | E33                               | I/O      | OV <sub>DD</sub>   | 2     |  |
| IIC2_SCL                                       | C35                               | I/O      | OV <sub>DD</sub>   | 2     |  |
|                                                | QUICC Engine Block                |          |                    |       |  |
| CE_PA[0]                                       | F8                                | I/O      | LV <sub>DD0</sub>  | —     |  |
| CE_PA[1:2]                                     | AH1, AG5                          | I/O      | OV <sub>DD</sub>   |       |  |
| CE_PA[3:7]                                     | F6, D4, C3, E5, A3                | I/O      | LV <sub>DD</sub> 0 |       |  |
| CE_PA[8]                                       | AG3                               | I/O      | OV <sub>DD</sub>   |       |  |
| CE_PA[9:12]                                    | F7, B3, E6, B4                    | I/O      | LV <sub>DD</sub> 0 | —     |  |
| CE_PA[13:14]                                   | AG1, AF6                          | I/O      | OV <sub>DD</sub>   | —     |  |
| CE_PA[15]                                      | B2                                | I/O      | LV <sub>DD</sub> 0 | —     |  |
| CE_PA[16]                                      | AF4                               | I/O      | OV <sub>DD</sub>   | _     |  |
| CE_PA[17:21]                                   | B16, A16, E17, A17, B17           | I/O      | LV <sub>DD</sub> 1 | _     |  |



**Pinout Listings** 

| Signal                        | Package Pin Number                                                                                                                       | Pin Type | Power<br>Supply    | Notes    |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|----------|
| CE_PB[0:27]                   | AE2, AE1, AD5, AD3, AD2, AC6, AC5, AC4, AC2,<br>AC1, AB5, AB4, AB3, AB1, AA6, AA4, AA2, Y6, Y4,<br>Y3, Y2, Y1, W6, W5, W2, V5, V3, V2    | I/O      | OV <sub>DD</sub>   | -        |
| CE_PC[0:1]                    | V1, U6                                                                                                                                   | I/O      | OV <sub>DD</sub>   |          |
| CE_PC[2:3]                    | C16, A15                                                                                                                                 | I/O      | LV <sub>DD</sub> 1 | —        |
| CE_PC[4:6]                    | U4, U3, T6                                                                                                                               | I/O      | OV <sub>DD</sub>   | —        |
| CE_PC[7]                      | C19                                                                                                                                      | I/O      | LV <sub>DD</sub> 2 | —        |
| CE_PC[8:9]                    | A4, C5                                                                                                                                   | I/O      | LV <sub>DD</sub> 0 | -        |
| CE_PC[10:30]                  | T5, T4, T2, T1, R5, R3, R1, C11, D12, F13, B10,<br>C10, E12, A9, B8, D10, A14, E15, B14, D15, AH2                                        | I/O      | OV <sub>DD</sub>   | _        |
| CE_PD[0:27]                   | E11, D9, C8, F11, A7, E9, C7, A6, F10, B6, D7, E8,<br>B5, A5, C2, E4, F5, B1, D2, G5, D1, E2, H6, F3, E1,<br>F2, G3, H4                  | I/O      | OV <sub>DD</sub>   | -        |
| CE_PE[0:31]                   | K3, J2, F1, G2, J5, H3, G1, H2, K6, J3, K5, K4, L6,<br>P6, P4, P3, P1, N4, N5, N2, N1, M2, M3, M5, M6,<br>L1, L2, L4, E14, C13, C14, B13 | I/O      | OV <sub>DD</sub>   | -        |
| CE_PF[0:3]                    | F14, D13, A12, A11                                                                                                                       | I/O      | OV <sub>DD</sub>   | _        |
|                               | Clocks                                                                                                                                   |          |                    | •        |
| PCI_CLK_OUT[0]/CE_PF[26]      | B22                                                                                                                                      | I/O      | LV <sub>DD</sub> 2 | _        |
| PCI_CLK_OUT[1:2]/CE_PF[27:28] | D22, A23                                                                                                                                 | I/O      | OV <sub>DD</sub>   | _        |
| CLKIN                         | E37                                                                                                                                      | I        | OV <sub>DD</sub>   | _        |
| PCI_CLOCK/PCI_SYNC_IN         | M36                                                                                                                                      | I        | OV <sub>DD</sub>   | _        |
| PCI_SYNC_OUT/CE_PF[29]        | D37                                                                                                                                      | I/O      | OV <sub>DD</sub>   | 3        |
|                               | JTAG                                                                                                                                     | •        |                    | 1        |
| тск                           | К33                                                                                                                                      | I        | OV <sub>DD</sub>   | _        |
| TDI                           | K34                                                                                                                                      | I        | OV <sub>DD</sub>   | 4        |
| TDO                           | H37                                                                                                                                      | 0        | OV <sub>DD</sub>   | 3        |
| TMS                           | J36                                                                                                                                      | I        | OV <sub>DD</sub>   | 4        |
| TRST                          | L32                                                                                                                                      | I        | OV <sub>DD</sub>   | 4        |
|                               | Test                                                                                                                                     |          |                    | <u>ı</u> |
| TEST                          | L35                                                                                                                                      | I        | OV <sub>DD</sub>   | 7        |
| TEST_SEL                      | AU34                                                                                                                                     | I        | GV <sub>DD</sub>   | 10       |
|                               | РМС                                                                                                                                      | 1        |                    | 1        |
| QUIESCE                       | B36                                                                                                                                      | 0        | OV <sub>DD</sub>   | _        |
|                               | System Control                                                                                                                           |          |                    | 1        |

### Table 67. MPC8358E TBGA Pinout Listing (continued)



### Pinout Listings

clock. When the device is configured as a PCI agent device the CLKIN and the CFG\_CLKIN\_DIV signals should be tied to GND.

When the device is configured as a PCI host device (RCWH[PCIHOST] = 1) and PCI clock output is disabled (RCWH[PCICKDRV] = 0), clock distribution and balancing done externally on the board. Therefore, PCI\_SYNC\_IN is the primary input clock.

As shown in Figure 54 and Figure 55, the primary clock input (frequency) is multiplied by the QUICC Engine block phase-locked loop (PLL), the system PLL, and the clock unit to create the QUICC Engine clock ( $ce_clk$ ), the coherent system bus clock ( $csb_clk$ ), the internal DDRC1 controller clock ( $ddr1_clk$ ), and the internal clock for the local bus interface unit and DDR2 memory controller ( $lb_clk$ ).

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

$$csb\_clk = \{PCI\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)\} \times SPMF$$

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 + CFG\_CLKIN\_DIV) is the CLKIN frequency; in PCI agent mode, CFG\_CLKIN\_DIV must be pulled down (low), so PCI\_SYNC\_IN  $\times$  (1 + CFG\_CLKIN\_DIV) is the PCI\_CLK frequency.

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies up the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL) which is loaded at power-on reset or by one of the hard-coded reset options. See Chapter 4, "Reset, Clocking, and Initialization," in the *MPC8360E PowerQUICC II Pro Integrated Communications Processor Reference Manual* for more information on the clock subsystem.

The *ce\_clk* frequency is determined by the QUICC Engine PLL multiplication factor (RCWL[CEPMF) and the QUICC Engine PLL division factor (RCWL[CEPDF]) according to the following equation:

 $ce_clk = (primary clock input \times CEPMF) \div (1 + CEPDF)$ 

The internal *ddr1\_clk* frequency is determined by the following equation:

 $ddr1_clk = csb_clk \times (1 + RCWL[DDR1CM])$ 

Note that the lb\_clk clock frequency (for DDRC2) is determined by RCWL[LBCM]. The *internal ddr1\_clk* frequency is not the external memory bus frequency; *ddr1\_clk* passes through the DDRC1 clock divider ( $\div$ 2) to create the differential DDRC1 memory bus clock outputs (MEMC1\_MCK and MEMC1\_MCK). However, the data rate is the same frequency as *ddr1\_clk*.

The internal *lb\_clk* frequency is determined by the following equation:

 $lb\_clk = csb\_clk \times (1 + \text{RCWL[LBCM]})$ 

Note that *lb\_clk* is not the external local bus or DDRC2 frequency; *lb\_clk* passes through the a LB clock divider to create the external local bus clock outputs (LSYNC\_OUT and LCLK[0:2]). The LB clock divider ratio is controlled by LCRR[CLKDIV].

Additionally, some of the internal units may be required to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. This table specifies which units have a configurable clock frequency.

| Unit                | Default<br>Frequency | Options                                             |
|---------------------|----------------------|-----------------------------------------------------|
| Security core       | csb_clk/3            | Off, csb_clk <sup>1</sup> , csb_clk/2,<br>csb_clk/3 |
| PCI and DMA complex | csb_clk              | Off, <i>csb_clk</i>                                 |

| Table 68 | Configurable | <b>Clock Units</b> |
|----------|--------------|--------------------|
|----------|--------------|--------------------|

<sup>1</sup> With limitation, only for slow csb\_clk rates, up to 166 MHz.

This table provides the operating frequencies for the TBGA package under recommended operating conditions (see Table 2). All frequency combinations shown in the table below may not be available. Maximum operating frequencies depend on the part



# 21.3 QUICC Engine Block PLL Configuration

The QUICC Engine block PLL is controlled by the RCWL[CEPMF], RCWL[CEPDF], and RCWL[CEVCOD] parameters. This table shows the multiplication factor encodings for the QUICC Engine block PLL.

| RCWL[CEPMF] | RCWL[CEPDF] | QUICC Engine PLL<br>Multiplication Factor = RCWL[CEPMF]/<br>(1 + RCWL[CEPDF]) |
|-------------|-------------|-------------------------------------------------------------------------------|
| 00000       | 0           | × 16                                                                          |
| 00001       | 0           | Reserved                                                                      |
| 00010       | 0           | × 2                                                                           |
| 00011       | 0           | × 3                                                                           |
| 00100       | 0           | × 4                                                                           |
| 00101       | 0           | × 5                                                                           |
| 00110       | 0           | × 6                                                                           |
| 00111       | 0           | × 7                                                                           |
| 01000       | 0           | × 8                                                                           |
| 01001       | 0           | × 9                                                                           |
| 01010       | 0           | × 10                                                                          |
| 01011       | 0           | × 11                                                                          |
| 01100       | 0           | × 12                                                                          |
| 01101       | 0           | × 13                                                                          |
| 01110       | 0           | × 14                                                                          |
| 01111       | 0           | × 15                                                                          |
| 10000       | 0           | × 16                                                                          |
| 10001       | 0           | × 17                                                                          |
| 10010       | 0           | × 18                                                                          |
| 10011       | 0           | × 19                                                                          |
| 10100       | 0           | × 20                                                                          |
| 10101       | 0           | × 21                                                                          |
| 10110       | 0           | × 22                                                                          |
| 10111       | 0           | × 23                                                                          |
| 11000       | 0           | × 24                                                                          |
| 11001       | 0           | × 25                                                                          |
| 11010       | 0           | × 26                                                                          |
| 11011       | 0           | × 27                                                                          |
| 11100       | 0           | × 28                                                                          |

Table 74. QUICC Engine Block PLL Multiplication Factors



## 23.7 Pull-Up Resistor Requirements

The device requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open drain type pins including I<sup>2</sup>C pins, Ethernet Management MDIO pin, and EPIC interrupt pins.

For more information on required pull-up resistors and the connections required for the JTAG interface, see *MPC8360E/MPC8358E PowerQUICC Design Checklist* (AN3097).

# 24 Ordering Information

# 24.1 Part Numbers Fully Addressed by this Document

This table provides the Freescale part numbering nomenclature for the MPC8360E/58E. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. Additionally to the processor frequency, the part numbering scheme also includes an application modifier, which may specify special application conditions. Each part number also contains a revision code that refers to the die mask revision number.

| MPC                                  | nnnn               | е                                       | t                                                                            | рр                                  | aa                                                              | а                          | а                            | Α                       |
|--------------------------------------|--------------------|-----------------------------------------|------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------|----------------------------|------------------------------|-------------------------|
| Product<br>Code                      | Part<br>Identifier | Encryption<br>Acceleration              | Temperature<br>Range                                                         | Package <sup>2</sup>                | Processor<br>Frequency <sup>3</sup>                             | Platform<br>Frequency      | QUICC<br>Engine<br>Frequency | Die<br>Revision         |
| MPC                                  | 8358               | Blank = not<br>included<br>E = included | Blank = $0^{\circ}$ C<br>T <sub>A</sub> to $105^{\circ}$ C<br>T <sub>J</sub> | ZU = TBGA<br>VV = TBGA<br>(no lead) | e300 core speed<br>AD = 266 MHz<br>AG = 400 MHz                 | D = 266 MHz                | E = 300 MHz<br>G = 400 MHz   | A = rev. 2.1<br>silicon |
|                                      | 8360               |                                         | C= -40° C T <sub>A</sub><br>to 105° C T <sub>J</sub>                         |                                     | e300 core speed<br>AG = 400 MHz<br>AJ = 533 MHz<br>AL = 667 MHz | D = 266 MHz<br>F = 333 MHz | G = 400 MHz<br>H = 500 MHz   | A = rev. 2.1<br>silicon |
| MPC<br>(rev. 2.0<br>silicon<br>only) | 8360               | Blank = not<br>included<br>E = included | 0° C T <sub>A</sub> to<br>70° C T <sub>J</sub>                               | ZU = TBGA<br>VV = TBGA<br>(no lead) | e300 core speed<br>AH = 500 MHz<br>AL = 667 MHz                 | F = 333 MHz                | G = 400 MHz<br>H = 500 MHz   | —                       |

### Table 80. Part Numbering Nomenclature<sup>1</sup>

### Notes:

1. Not all processor, platform, and QUICC Engine block frequency combinations are supported. For available frequency combinations, contact your local Freescale sales office or authorized distributor.

2. See Section 20, "Package and Pin Listings," for more information on available package types.

 Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.

This table shows the SVR settings by device and package type.

| Table 8 <sup>-</sup> | 1. SVR | Settings |
|----------------------|--------|----------|
|----------------------|--------|----------|

| Device   | Package | SVR<br>(Rev. 2.0) | SVR<br>(Rev. 2.1) |
|----------|---------|-------------------|-------------------|
| MPC8360E | TBGA    | 0x8048_0020       | 0x8048_0021       |
| MPC8360  | TBGA    | 0x8049_0020       | 0x8049_0021       |