### NXP USA Inc. - MPC8360ECVVADDH Datasheet





#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                            |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 266MHz                                                                  |
| Co-Processors/DSP               | Communications; QUICC Engine, Security; SEC                             |
| RAM Controllers                 | DDR, DDR2                                                               |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100/1000Mbps (1)                                                     |
| SATA                            | -                                                                       |
| USB                             | USB 1.x (1)                                                             |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                        |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                      |
| Security Features               | Cryptography, Random Number Generator                                   |
| Package / Case                  | 740-LBGA                                                                |
| Supplier Device Package         | 740-TBGA (37.5x37.5)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8360ecvvaddh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This figure shows the MPC8358E block diagram.



Figure 2. MPC8358E Block Diagram

Major features of the MPC8360E/58E are as follows:

- e300 PowerPC processor core (enhanced version of the MPC603e core)
  - Operates at up to 667 MHz (for the MPC8360E) and 400 MHz (for the MPC8358E)
  - High-performance, superscalar processor core
  - Floating-point, integer, load/store, system register, and branch processing units
  - 32-Kbyte instruction cache, 32-Kbyte data cache
  - Lockable portion of L1 cache
  - Dynamic power management
  - Software-compatible with the Freescale processor families implementing the Power Architecture<sup>™</sup> technology
- QUICC Engine unit
  - Two 32-bit RISC controllers for flexible support of the communications peripherals, each operating up to 500 MHz (for the MPC8360E) and 400 MHz (for the MPC8358E)
  - Serial DMA channel for receive and transmit on all serial channels
  - QUICC Engine module peripheral request interface (for SEC, PCI, IEEE Std. 1588<sup>TM</sup>)
  - Eight universal communication controllers (UCCs) on the MPC8360E and six UCCs on the MPC8358E supporting the following protocols and interfaces (not all of them simultaneously):
    - IEEE 1588 protocol supported



- Eight TDM interfaces on the MPC8360E and four TDM interfaces on the MPC8358E with 1-bit mode for E3/T3 rates in clear channel
- Sixteen independent baud rate generators and 30 input clock pins for supplying clocks to UCC and MCC serial channels (MCC is only available on the MPC8360E)
- Four independent 16-bit timers that can be interconnected as four 32-bit timers
- Interworking functionality:
  - Layer 2 10/100-Base T Ethernet switch
  - ATM-to-ATM switching (AAL0, 2, 5)
  - Ethernet-to-ATM switching with L3/L4 support
  - PPP interworking
- Security engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP, 802.11i®, iSCSI, and IKE processing. The security engine contains four crypto-channels, a controller, and a set of crypto execution units (EUs).
  - Public key execution unit (PKEU) supporting the following:
    - RSA and Diffie-Hellman
    - Programmable field size up to 2048 bits
    - Elliptic curve cryptography
    - F2m and F(p) modes
    - Programmable field size up to 511 bits
  - Data encryption standard execution unit (DEU)
    - DES, 3DES
    - Two key (K1, K2) or three key (K1, K2, K3)
    - ECB and CBC modes for both DES and 3DES
  - Advanced encryption standard unit (AESU)
  - Implements the Rinjdael symmetric key cipher
  - Key lengths of 128, 192, and 256 bits, two key
  - ECB, CBC, CCM, and counter modes
  - ARC four execution unit (AFEU)
    - Implements a stream cipher compatible with the RC4 algorithm
    - 40- to 128-bit programmable key
  - Message digest execution unit (MDEU)
    - SHA with 160-, 224-, or 256-bit message digest
    - MD5 with 128-bit message digest
    - HMAC with either SHA or MD5 algorithm
  - Random number generator (RNG)
  - Four crypto-channels, each supporting multi-command descriptor chains
    - Static and/or dynamic assignment of crypto-execution units via an integrated controller
    - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
  - Storage/NAS XOR parity generation accelerator for RAID applications
- Dual DDR SDRAM memory controllers on the MPC8360E and a single DDR SDRAM memory controller on the MPC8358E
  - Programmable timing supporting both DDR1 and DDR2 SDRAM
  - On the MPC8360E, the DDR buses can be configured as two 32-bit buses or one 64-bit bus; on the MPC8358E, the DDR bus can be configured as a 32- or 64-bit bus
  - 32- or 64-bit data interface, up to 333 MHz (for the MPC8360E) and 266 MHz (for the MPC8358E) data rate
  - Four banks of memory, each up to 1 Gbyte



| Table 1. | Absolute | Maximum | Ratings <sup>1</sup> | (continued) |
|----------|----------|---------|----------------------|-------------|
|----------|----------|---------|----------------------|-------------|

| Characteristic            | Symbol           | Max Value  | Unit | Notes |
|---------------------------|------------------|------------|------|-------|
| Storage temperature range | T <sub>STG</sub> | -55 to 150 | °C   | _     |

Notes:

- 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 100 ms during power-on reset and power-down sequences.
- 3. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 100 ms during power-on reset and power-down sequences.
- 4. **Caution:** LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 100 ms during power-on reset and power-down sequences.
- 5. (M,L,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 3.
- 6. OV<sub>IN</sub> on the PCI interface may overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 4.

### 2.1.2 Power Supply Voltage Specification

This table provides the recommended operating conditions for the device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Table 2. | Recommended | Operating | Conditions |
|----------|-------------|-----------|------------|
|----------|-------------|-----------|------------|

| Characteristic                                                                                                                                   | Symbol                             | Recommended<br>Value             | Unit | Notes |
|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------|------|-------|
| Core and PLL supply voltage for                                                                                                                  | V <sub>DD</sub> & AV <sub>DD</sub> | 1.2 V ± 60 mV                    | V    | 1, 3  |
| MPC8358 Device Part Number with<br>Processor Frequency label of AD=266MHz and AG=400MHz &<br>QUICC Engine Frequency label of E=300MHz & G=400MHz |                                    |                                  |      |       |
| MPC8360 Device Part Number with<br>Processor Frequency label of AG=400MHz and AJ=533MHz &<br>QUICC Engine Frequency label of G=400MHz            |                                    |                                  |      |       |
| Core and PLL supply voltage for                                                                                                                  | V <sub>DD</sub> & AV <sub>DD</sub> | 1.3 V ± 50 mV                    | V    | 1, 3  |
| MPC8360 Device Part Number with<br>Processor Frequency label of AL=667MHz and QUICC Engine<br>Frequency label of H=500MHz                        |                                    |                                  |      |       |
| DDR and DDR2 DRAM I/O supply voltage<br>DDR<br>DDR2                                                                                              | GV <sub>DD</sub>                   | 2.5 V ± 125 mV<br>1.8 V ± 90 mV  | V    | _     |
| Three-speed Ethernet I/O supply voltage                                                                                                          | LV <sub>DD</sub> 0                 | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | _     |
| Three-speed Ethernet I/O supply voltage                                                                                                          | LV <sub>DD</sub> 1                 | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | _     |
| Three-speed Ethernet I/O supply voltage                                                                                                          | LV <sub>DD</sub> 2                 | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | —     |



## 6.1 DDR and DDR2 SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR2 SDRAM component(s) of the device when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Parameter/Condition                                     | Symbol            | Min                                | Max                       | Unit | Notes |
|---------------------------------------------------------|-------------------|------------------------------------|---------------------------|------|-------|
| I/O supply voltage                                      | GV <sub>DD</sub>  | 1.71                               | 1.89                      | V    | 1     |
| I/O reference voltage                                   | MV <sub>REF</sub> | $0.49 	imes \text{GV}_{\text{DD}}$ | $0.51 	imes GV_{DD}$      | V    | 2     |
| I/O termination voltage                                 | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04           | MV <sub>REF</sub> + 0.04  | V    | 3     |
| Input high voltage                                      | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125          | GV <sub>DD</sub> + 0.3    | V    | _     |
| Input low voltage                                       | V <sub>IL</sub>   | -0.3                               | MV <sub>REF</sub> – 0.125 | V    | _     |
| Output leakage current                                  | I <sub>OZ</sub>   | _                                  | ±10                       | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.420 V)        | I <sub>OH</sub>   | -13.4                              | —                         | mA   |       |
| Output low current (V <sub>OUT</sub> = 0.280 V)         | I <sub>OL</sub>   | 13.4                               | —                         | mA   |       |
| MV <sub>REF</sub> input leakage current                 | I <sub>VREF</sub> | _                                  | ±10                       | μA   | -     |
| Input current (0 V ≰⁄ <sub>IN</sub> ≤OV <sub>DD</sub> ) | I <sub>IN</sub>   | —                                  | ±10                       | μA   | _     |

### Table 14. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

### Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

 MV<sub>REF</sub> is expected to equal 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> cannot exceed ±2% of the DC value.

 V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to equal MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$ V<sub>OUT</sub>  $\leq$ GV<sub>DD</sub>.

This table provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

### Table 15. DDR2 SDRAM Capacitance for GV<sub>DD</sub>(typ)=1.8 V

| Parameter/Condition                          | Symbol           | Min | Мах | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

#### Note:

1. This parameter is sampled.  $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25°C,  $V_{OUT} = GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) of the device when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

### Table 16. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition     | Symbol            | Min                      | Мах                      | Unit | Notes |
|-------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage      | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage   | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2     |
| I/O termination voltage | V <sub>TT</sub>   | MV <sub>REF</sub> - 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |



#### DDR and DDR2 SDRAM AC Electrical Characteristics

| Parameter/Condition                                     | Symbol            | Min                      | Мах                      | Unit | Notes |
|---------------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| Input high voltage                                      | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    | —     |
| Input low voltage                                       | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.18 | V    | —     |
| Output leakage current                                  | I <sub>OZ</sub>   | —                        | ±10                      | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V)         | I <sub>ОН</sub>   | -15.2                    | -                        | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.35 V)          | I <sub>OL</sub>   | 15.2                     | _                        | mA   | —     |
| MV <sub>REF</sub> input leakage current                 | I <sub>VREF</sub> | —                        | ±10                      | μA   | —     |
| Input current (0 V ≰⁄ <sub>IN</sub> ≤OV <sub>DD</sub> ) | I <sub>IN</sub>   | —                        | ±10                      | μA   | _     |

### Table 16. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V (continued)

### Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

- 2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.
- 4. Output leakage is measured with all outputs disabled, 0 V  $\leq$ V<sub>OUT</sub>  $\leq$ GV<sub>DD</sub>.

This table provides the DDR capacitance when  $GV_{DD}(typ) = 2.5$  V.

### Table 17. DDR SDRAM Capacitance for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 2.5 V ± 0.125 V, f = 1 MHz, T<sub>A</sub> = 25° C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

## 6.2 DDR and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR and DDR2 SDRAM interface.

### 6.2.1 DDR and DDR2 SDRAM Input AC Timing Specifications

This table provides the input AC timing specifications for the DDR2 SDRAM interface when  $GV_{DD}(typ) = 1.8 V$ .

### Table 18. DDR2 SDRAM Input AC Timing Specifications for GV<sub>DD</sub>(typ) = 1.8 V

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.25 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 | _                        | V    | _     |



#### **DDR and DDR2 SDRAM AC Electrical Characteristics**

This table provides the input AC timing specifications for the DDR SDRAM interface when  $GV_{DD}(typ) = 2.5 \text{ V}$ .

### Table 19. DDR SDRAM Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 2.5 V ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.31 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | _                        | V    | _     |

### Table 20. DDR and DDR2 SDRAM Input AC Timing Specifications Mode

At recommended operating conditions with  $GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                                                          | Symbol              | Min                    | Мах                 | Unit | Notes |
|--------------------------------------------------------------------|---------------------|------------------------|---------------------|------|-------|
| MDQS—MDQ/MECC input skew per byte<br>333 MHz<br>266 MHz<br>200 MHz | t <sub>DISKEW</sub> | -750<br>-1125<br>-1250 | 750<br>1125<br>1250 | ps   | 1, 2  |

### Notes:

1. AC timing values are based on the DDR data rate, which is twice the DDR memory bus frequency.

Maximum possible skew between a data strobe (MDQS[n]) and any corresponding bit of data (MDQ[8n + {0...7}] if 0 ≤n ≤7) or ECC (MECC[{0...7}] if n = 8).

This figure shows the input timing diagram for the DDR controller.



Figure 6. DDR Input Timing Diagram



DDR and DDR2 SDRAM AC Electrical Characteristics

### 6.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

Table 21 and Table 22 provide the output AC timing specifications and measurement conditions for the DDR and DDR2 SDRAM interface.

## Table 21. DDR and DDR2 SDRAM Output AC Timing Specifications for Source Synchronous Mode

At recommended operating conditions with  $\text{GV}_{\text{DD}}$  of (1.8 V or 2.5 V) ± 5%.

| Parameter <sup>8</sup>                                                                         | Symbol <sup>1</sup>                          | Min                      | Мах                                   | Unit | Notes |
|------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------|---------------------------------------|------|-------|
| MCK[n] cycle time, (MCK[n]/MCK[n] crossing)                                                    | t <sub>MCK</sub>                             | 6                        | 10                                    | ns   | 2     |
| Skew between any MCK to ADDR/CMD<br>333 MHz<br>266 MHz<br>200 MHz                              | t <sub>AOSKEW</sub>                          | -1.0<br>-1.1<br>-1.2     | 0.2<br>0.3<br>0.4                     | ns   | 3     |
| ADDR/CMD output setup with respect to MCK<br>333 MHz<br>266 MHz<br>200 MHz                     | <sup>t</sup> DDKHAS                          | 2.1<br>2.8<br>3.5        | _                                     | ns   | 4     |
| ADDR/CMD output hold with respect to MCK<br>333 MHz<br>266 MHz—DDR1<br>266 MHz—DDR2<br>200 MHz | t <sub>DDKHAX</sub>                          | 2.0<br>2.7<br>2.8<br>3.5 |                                       | ns   | 4     |
| MCS(n) output setup with respect to MCK<br>333 MHz<br>266 MHz<br>200 MHz                       | t <sub>DDKHCS</sub>                          | 2.1<br>2.8<br>3.5        | _                                     | ns   | 4     |
| MCS(n) output hold with respect to MCK<br>333 MHz<br>266 MHz<br>200 MHz                        | t <sub>DDKHCX</sub>                          | 2.0<br>2.7<br>3.5        | _                                     | ns   | 4     |
| MCK to MDQS                                                                                    | t <sub>DDKHMH</sub>                          | -0.8                     | 0.7                                   | ns   | 5, 9  |
| MDQ/MECC/MDM output setup with respect to MDQS<br>333 MHz<br>266 MHz<br>200 MHz                | t <sub>DDKHDS</sub> ,<br>t <sub>DDKLDS</sub> | 0.7<br>1.0<br>1.2        | _                                     | ns   | 6     |
| MDQ/MECC/MDM output hold with respect to MDQS<br>333 MHz<br>266 MHz<br>200 MHz                 | t <sub>DDKHDX</sub> ,<br>t <sub>DDKLDX</sub> | 0.7<br>1.0<br>1.2        | _                                     | ns   | 6     |
| MDQS preamble start                                                                            | t <sub>DDKHMP</sub>                          | $-0.5\timest_{MCK}-0.6$  | $-0.5\timest_{\text{MCK}}\text{+}0.6$ | ns   | 7     |



**JTAG DC Electrical Characteristics** 



Figure 28. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 (DLL Enabled)

## 10 JTAG

This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the MPC8360E/58E.

## **10.1 JTAG DC Electrical Characteristics**

This table provides the DC electrical characteristics for the IEEE 1149.1 (JTAG) interface of the device.

| Characteristic      | Symbol          | Condition                      | Min  | Max                    | Unit |
|---------------------|-----------------|--------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA      | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA       | —    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA       | _    | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                              | 2.5  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0 V \leq V_{IN} \leq OV_{DD}$ | _    | ±10                    | μA   |



### **SPI AC Timing Specifications**

| Table 56. | SPI AC | Timing | Specifications <sup>1</sup> |
|-----------|--------|--------|-----------------------------|
|-----------|--------|--------|-----------------------------|

| Characteristic                                         | Symbol <sup>2</sup> | Min | Мах | Unit |
|--------------------------------------------------------|---------------------|-----|-----|------|
| SPI inputs—Slave mode (external clock) input hold time | t <sub>NEIXKH</sub> | 2   | —   | ns   |

Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).

This figure provides the AC test load for the SPI.



Figure 41. SPI AC Test Load

These figures represent the AC timing from Table 56. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

This figure shows the SPI timing in slave mode (external clock).



Note: The clock edge is selectable on SPI.

### Figure 42. SPI AC Timing in Slave Mode (External Clock) Diagram

This figure shows the SPI timing in Master mode (internal clock).







Mechanical Dimensions of the TBGA Package

## 20.2 Mechanical Dimensions of the TBGA Package

This figure depicts the mechanical dimensions and bottom surface nomenclature of the device, 740-TBGA package.



Figure 53. Mechanical Dimensions and Bottom Surface Nomenclature of the TBGA Package



**Pinout Listings** 

### Table 66. MPC8360E TBGA Pinout Listing (continued)

| Signal                                         | Package Pin Number                | Pin Type | Power<br>Supply    | Notes |
|------------------------------------------------|-----------------------------------|----------|--------------------|-------|
| LCLK[2]/LCS[7]                                 | G37                               | 0        | OV <sub>DD</sub>   | —     |
| LSYNC_OUT                                      | F34                               | 0        | OV <sub>DD</sub>   | —     |
| LSYNC_IN                                       | G35                               | I        | OV <sub>DD</sub>   | —     |
|                                                | Programmable Interrupt Controller |          |                    | •     |
| MCP_OUT                                        | E34                               | 0        | OV <sub>DD</sub>   | 2     |
| IRQ0/MCP_IN                                    | C37                               | I        | OV <sub>DD</sub>   | —     |
| IRQ[1]/M1SRCID[4]/M2SRCID[4]/<br>LSRCID[4]     | F35                               | I/O      | OV <sub>DD</sub>   |       |
| IRQ[2]/M1DVAL/M2DVAL/LDVAL                     | F36                               | I/O      | OV <sub>DD</sub>   | —     |
| IRQ[3]/CORE_SRESET                             | H34                               | I/O      | OV <sub>DD</sub>   | —     |
| IRQ[4:5]                                       | G33, G32                          | I/O      | OV <sub>DD</sub>   | —     |
| IRQ[6]/LCS[6]/CKSTOP_OUT                       | E35                               | I/O      | OV <sub>DD</sub>   | —     |
| IRQ[7]/LCS[7]/CKSTOP_IN                        | H36                               | I/O      | OV <sub>DD</sub>   | —     |
|                                                | DUART                             |          |                    | •     |
| UART1_SOUT/M1SRCID[0]/<br>M2SRCID[0]/LSRCID[0] | E32                               | 0        | OV <sub>DD</sub>   | _     |
| UART1_SIN/M1SRCID[1]/<br>M2SRCID[1]/LSRCID[1]  | B34                               | I/O      | OV <sub>DD</sub>   | _     |
| UART1_CTS/M1SRCID[2]/<br>M2SRCID[2]/LSRCID[2]  | C34                               | I/O      | OV <sub>DD</sub>   | _     |
| UART1_RTS/M1SRCID[3]/<br>M2SRCID[3]/LSRCID[3]  | A35                               | 0        | OV <sub>DD</sub>   | —     |
|                                                | I <sup>2</sup> C Interface        |          |                    |       |
| IIC1_SDA                                       | D34                               | I/O      | OV <sub>DD</sub>   | 2     |
| IIC1_SCL                                       | B35                               | I/O      | OV <sub>DD</sub>   | 2     |
| IIC2_SDA                                       | E33                               | I/O      | OV <sub>DD</sub>   | 2     |
| IIC2_SCL                                       | C35                               | I/O      | OV <sub>DD</sub>   | 2     |
|                                                | QUICC Engine Block                |          |                    |       |
| CE_PA[0]                                       | F8                                | I/O      | LV <sub>DD0</sub>  | —     |
| CE_PA[1:2]                                     | AH1, AG5                          | I/O      | OV <sub>DD</sub>   | _     |
| CE_PA[3:7]                                     | F6, D4, C3, E5, A3                | I/O      | LV <sub>DD</sub> 0 |       |
| CE_PA[8]                                       | AG3                               | I/O      | OV <sub>DD</sub>   | —     |
| CE_PA[9:12]                                    | F7, B3, E6, B4                    | I/O      | LV <sub>DD</sub> 0 | —     |
| CE_PA[13:14]                                   | AG1, AF6                          | I/O      | OV <sub>DD</sub>   | —     |
| CE_PA[15]                                      | B2                                | I/O      | LV <sub>DD</sub> 0 | _     |
| CE_PA[16]                                      | AF4                               | I/O      | OV <sub>DD</sub>   | _     |
| CE_PA[17:21]                                   | B16, A16, E17, A17, B17           | I/O      | LV <sub>DD</sub> 1 |       |



| able 66. MPC8360E TBGA | Pinout Listing | (continued) |
|------------------------|----------------|-------------|
|------------------------|----------------|-------------|

-

| Signal                        | Package Pin Number                                                                                                                       | Pin Type | Power<br>Supply    | Notes |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|-------|
| CE_PA[22]                     | AF3                                                                                                                                      | I/O      | OV <sub>DD</sub>   | —     |
| CE_PA[23:26]                  | C18, D18, E18, A18                                                                                                                       | I/O      | LV <sub>DD</sub> 1 | —     |
| CE_PA[27:28]                  | AF2, AE6                                                                                                                                 | I/O      | OV <sub>DD</sub>   | —     |
| CE_PA[29]                     | B19                                                                                                                                      | I/O      | LV <sub>DD</sub> 1 | —     |
| CE_PA[30]                     | AE5                                                                                                                                      | I/O      | OV <sub>DD</sub>   | —     |
| CE_PA[31]                     | F16                                                                                                                                      | I/O      | LV <sub>DD</sub> 1 | —     |
| CE_PB[0:27]                   | AE2, AE1, AD5, AD3, AD2, AC6, AC5, AC4, AC2,<br>AC1, AB5, AB4, AB3, AB1, AA6, AA4, AA2, Y6, Y4,<br>Y3, Y2, Y1, W6, W5, W2, V5, V3, V2    | I/O      | OV <sub>DD</sub>   | _     |
| CE_PC[0:1]                    | V1, U6                                                                                                                                   | I/O      | OV <sub>DD</sub>   | —     |
| CE_PC[2:3]                    | C16, A15                                                                                                                                 | I/O      | LV <sub>DD</sub> 1 |       |
| CE_PC[4:6]                    | U4, U3, T6                                                                                                                               | I/O      | OV <sub>DD</sub>   | —     |
| CE_PC[7]                      | C19                                                                                                                                      | I/O      | LV <sub>DD</sub> 2 | _     |
| CE_PC[8:9]                    | A4, C5                                                                                                                                   | I/O      | LV <sub>DD</sub> 0 | _     |
| CE_PC[10:30]                  | T5, T4, T2, T1, R5, R3, R1, C11, D12, F13, B10,<br>C10, E12, A9, B8, D10, A14, E15, B14, D15, AH2                                        | I/O      | OV <sub>DD</sub>   |       |
| CE_PD[0:27]                   | E11, D9, C8, F11, A7, E9, C7, A6, F10, B6, D7, E8,<br>B5, A5, C2, E4, F5, B1, D2, G5, D1, E2, H6, F3, E1,<br>F2, G3, H4                  | I/O      | OV <sub>DD</sub>   | _     |
| CE_PE[0:31]                   | K3, J2, F1, G2, J5, H3, G1, H2, K6, J3, K5, K4, L6,<br>P6, P4, P3, P1, N4, N5, N2, N1, M2, M3, M5, M6,<br>L1, L2, L4, E14, C13, C14, B13 | I/O      | OV <sub>DD</sub>   | _     |
| CE_PF[0:3]                    | F14, D13, A12, A11                                                                                                                       | I/O      | OV <sub>DD</sub>   | —     |
|                               | Clocks                                                                                                                                   |          |                    |       |
| PCI_CLK_OUT[0]/CE_PF[26]      | B22                                                                                                                                      | I/O      | LV <sub>DD</sub> 2 |       |
| PCI_CLK_OUT[1:2]/CE_PF[27:28] | D22, A23                                                                                                                                 | I/O      | OV <sub>DD</sub>   |       |
| CLKIN                         | E37                                                                                                                                      | I        | OV <sub>DD</sub>   |       |
| PCI_CLOCK/PCI_SYNC_IN         | M36                                                                                                                                      | I        | OV <sub>DD</sub>   | _     |
| PCI_SYNC_OUT/CE_PF[29]        | D37                                                                                                                                      | I/O      | OV <sub>DD</sub>   | 3     |
|                               | JTAG                                                                                                                                     |          |                    |       |
| тск                           | K33                                                                                                                                      | I        | OV <sub>DD</sub>   | _     |
| TDI                           | K34                                                                                                                                      | I        | OV <sub>DD</sub>   | 4     |
| TDO                           | H37                                                                                                                                      | 0        | OV <sub>DD</sub>   | 3     |
| TMS                           | J36                                                                                                                                      | I        | OV <sub>DD</sub>   | 4     |
| TRST                          | L32                                                                                                                                      | I        | OV <sub>DD</sub>   | 4     |
|                               | Test                                                                                                                                     |          | 1                  |       |
| TEST                          | L35                                                                                                                                      | I        | OV <sub>DD</sub>   | 7     |
| TEST_SEL                      | AU34                                                                                                                                     | I        | GV <sub>DD</sub>   | 7     |



| Signal             | Package Pin Number                                                                                                                                                                                                                                                                                       | Pin Type                                                                    | Power<br>Supply             | Notes |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------|-------|
| LV <sub>DD</sub> 0 | D5, D6                                                                                                                                                                                                                                                                                                   | Power for<br>UCC1<br>Ethernet<br>interface<br>(2.5 V,<br>3.3 V)             | LV <sub>DD</sub> 0          |       |
| LV <sub>DD</sub> 1 | C17, D16                                                                                                                                                                                                                                                                                                 | Power for<br>UCC2<br>Ethernet<br>interface<br>option 1<br>(2.5 V,<br>3.3 V) | LV <sub>DD</sub> 1          | 9     |
| LV <sub>DD</sub> 2 | B18, E21                                                                                                                                                                                                                                                                                                 | Power for<br>UCC2<br>Ethernet<br>interface<br>option 2<br>(2.5 V,<br>3.3 V) | LV <sub>DD</sub> 2          | 9     |
| V <sub>DD</sub>    | C36, D29, D35, E16, F9, F12, F15, F17, F18, F20,<br>F21, F23, F25, F26, F29, F31, F32, F33, G6, J6,<br>K32, M32, N6, P33, R6, R32, U32, V6, Y5, Y32,<br>AB6, AB33, AD6, AF32, AK6, AL6, AM7, AM9,<br>AM10, AM11, AM12, AM13, AM14, AM15, AM18,<br>AM21, AM25, AM28, AM32, AN15, AN21, AN26,<br>AU9, AU17 | Power for<br>core<br>(1.2 V)                                                | V <sub>DD</sub>             | _     |
| OV <sub>DD</sub>   | A10, B9, B15, B32, C1, C12, C22, C29, D24, E3,<br>E10, E27, G4, H35, J1, J35, K2, M4, N3, N34, R2,<br>R37, T36, U2, U33, V4, V34, W3, Y35, Y37, AA1,<br>AA36, AB2, AB34                                                                                                                                  | PCI,<br>10/100<br>Ethernet,<br>and other<br>standard<br>(3.3 V)             | OV <sub>DD</sub>            | _     |
| MVREF1             | AN20                                                                                                                                                                                                                                                                                                     | I                                                                           | DDR<br>reference<br>voltage | —     |
| MVREF2             | AU32                                                                                                                                                                                                                                                                                                     | I                                                                           | DDR<br>reference<br>voltage | _     |
|                    |                                                                                                                                                                                                                                                                                                          |                                                                             |                             |       |
| SPARE1             | B11                                                                                                                                                                                                                                                                                                      | I/O                                                                         | OV <sub>DD</sub>            | 8     |
| SPARE3             | AH32                                                                                                                                                                                                                                                                                                     |                                                                             | GV <sub>DD</sub>            | 8     |
| SPARE4             | AU18                                                                                                                                                                                                                                                                                                     | _                                                                           | GV <sub>DD</sub>            | 7     |
| SPARE5             | AP1                                                                                                                                                                                                                                                                                                      | _                                                                           | GV <sub>DD</sub>            | 8     |

### Table 66. MPC8360E TBGA Pinout Listing (continued)



**Pinout Listings** 

### Table 66. MPC8360E TBGA Pinout Listing (continued)

| Signal     | Package Pin Number | Pin Type | Power<br>Supply | Notes |  |
|------------|--------------------|----------|-----------------|-------|--|
| No Connect |                    |          |                 |       |  |
| NC         | AM20, AU19         | —        | —               | —     |  |

Notes:

- 1. This pin is an open drain signal. A weak pull-up resistor (1 kΩ) should be placed on this pin to OV<sub>DD</sub>
- 2. This pin is an open drain signal. A weak pull-up resistor (2–10 kΩ) should be placed on this pin to OV<sub>DD</sub>.
- 3. This output is actively driven during reset rather than being three-stated during reset.
- 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 5. This pin should have a weak pull up if the chip is in PCI host mode. Follow PCI specifications recommendation.
- 6. These are On Die Termination pins, used to control DDR2 memories internal termination resistance.
- 7. This pin must always be tied to GND.
- 8. This pin must always be left not connected.
- 9. Refer to MPC8360E PowerQUICC II Pro Integrated Communications Processor Reference Manual section on "RGMII Pins," for information about the two UCC2 Ethernet interface options.
- 10.It is recommended that MDIC0 be tied to GND using an 18.2  $\Omega$  resistor and MDIC1 be tied to DDR power using an 18.2  $\Omega$  resistor for DDR2.

This table shows the pin list of the MPC8358E TBGA package.

### Table 67. MPC8358E TBGA Pinout Listing

| Signal                                | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                     | Pin Type | Power<br>Supply  | Notes |  |  |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|--|--|
| DDR SDRAM Memory Controller Interface |                                                                                                                                                                                                                                                                                                                                                                                        |          |                  |       |  |  |
| MEMC1_MDQ[0:63]                       | AJ34, AK33, AL33, AL35, AJ33, AK34, AK32,<br>AM36, AN37, AN35, AR34, AT34, AP37, AP36,<br>AR36, AT35, AP34, AR32, AP32, AM31, AN33,<br>AM34, AM33, AM30, AP31, AM27, AR30, AT32,<br>AN29, AP29, AN27, AR29, AN8, AN7, AM8, AM6,<br>AP9, AN9, AT7, AP7, AU6, AP6, AR4, AR3, AT6,<br>AT5, AR5, AT3, AP4, AM5, AP3, AN3, AN5, AL5,<br>AN4, AM2, AL2, AH5, AK3, AJ2, AJ3, AH4, AK4,<br>AH3 | I/O      | GV <sub>DD</sub> |       |  |  |
| MEMC_MECC[0:4]/MSRCID[0:4]            | AP24, AN22, AM19, AN19, AM24                                                                                                                                                                                                                                                                                                                                                           | I/O      | GV <sub>DD</sub> | —     |  |  |
| MEMC_MECC[5]/MDVAL                    | AM23                                                                                                                                                                                                                                                                                                                                                                                   | I/O      | GV <sub>DD</sub> | —     |  |  |
| MEMC_MECC[6:7]                        | AM22, AN18                                                                                                                                                                                                                                                                                                                                                                             | I/O      | GV <sub>DD</sub> | —     |  |  |
| MEMC_MDM[0:8]                         | AL36, AN34, AP33, AN28,AT9, AU4, AM3,<br>AJ6,AP27                                                                                                                                                                                                                                                                                                                                      | 0        | GV <sub>DD</sub> | Ι     |  |  |
| MEMC_MDQS[0:8]                        | AK35, AP35, AN31, AM26,AT8, AU3, AL4, AJ5,<br>AP26                                                                                                                                                                                                                                                                                                                                     | I/O      | GV <sub>DD</sub> | Ι     |  |  |
| MEMC_MBA[0:1]                         | AU29, AU30                                                                                                                                                                                                                                                                                                                                                                             | 0        | GV <sub>DD</sub> |       |  |  |
| MEMC_MBA[2]                           | AT30                                                                                                                                                                                                                                                                                                                                                                                   | 0        | GV <sub>DD</sub> | _     |  |  |
| MEMC_MA[0:14]                         | AU21, AP22, AP21, AT21, AU25, AU26, AT23,<br>AR26, AU24, AR23, AR28, AU23, AR22, AU20,<br>AR18                                                                                                                                                                                                                                                                                         | 0        | GV <sub>DD</sub> |       |  |  |
| MEMC_MODT[0:3]                        | AG33, AJ36, AT1, AK2                                                                                                                                                                                                                                                                                                                                                                   | 0        | GV <sub>DD</sub> | 6     |  |  |

### Table 67. MPC8358E TBGA Pinout Listing (continued)

| Signal             | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pin Type                                                        | Power<br>Supply    | Notes |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------|-------|
| PORESET            | L37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I                                                               | OV <sub>DD</sub>   | —     |
| HRESET             | L36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I/O                                                             | OV <sub>DD</sub>   | 1     |
| SRESET             | M33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I/O                                                             | OV <sub>DD</sub>   | 2     |
|                    | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                 |                    |       |
| THERM0             | AP19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                               | GV <sub>DD</sub>   | —     |
| THERM1             | AT31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I                                                               | GV <sub>DD</sub>   | —     |
|                    | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                 |                    |       |
| AV <sub>DD</sub> 1 | K35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Power for<br>LBIU DLL<br>(1.2 V)                                | AV <sub>DD</sub> 1 | _     |
| AV <sub>DD</sub> 2 | К36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Power for<br>CE PLL<br>(1.2 V)                                  | AV <sub>DD</sub> 2 | _     |
| AV <sub>DD</sub> 5 | AM29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Power for<br>e300 PLL<br>(1.2 V)                                | AV <sub>DD</sub> 5 | —     |
| AV <sub>DD</sub> 6 | К37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Power for<br>system<br>PLL (1.2 V)                              | AV <sub>DD</sub> 6 | _     |
| GND                | A2, A8, A13, A19, A22, A25, A31, A33, A36, B7,<br>B12, B24, B27, B30, C4, C6, C9, C15, C26, C32,<br>D3, D8, D11, D14, D17, D19, D23, D27, E7, E13,<br>E25, E30, E36, F4, F37, G34, H1, H5, H32, H33, J4,<br>J32, J37, K1, L3, L5, L33, L34, M1, M34, M35, N37,<br>P2, P5, P35, P36, R4, T3, U1, U5, U35, V37, W1,<br>W4, W33, W36, Y34, AA3, AA5, AC3, AC32, AC35,<br>AD1, AD37, AE4, AE34, AE36, AF33, AG4, AG6,<br>AG32, AH35, AJ1, AJ4, AJ32, AJ35, AJ37, AK36,<br>AL3, AL34, AM4, AN6, AN23, AN30, AP8, AP12,<br>AP14, AP16, AP17, AP20, AP25, AR6, AR8, AR9,<br>AR19, AR24, AR31, AR35, AR37, AT4, AT10, AT19,<br>AT20, AT25, AU14, AU22, AU28, AU35 | _                                                               | _                  | _     |
| GV <sub>DD</sub>   | AD4, AE3, AF1, AF5, AF35, AF37, AG2, AG36,<br>AH33, AH34, AK5, AM1, AM35, AM37, AN2, AN10,<br>AN11, AN12, AN14, AN32, AN36, AP5, AP23,<br>AP28, AR1, AR7, AR10, AR12, AR21, AR25, AR27,<br>AR33, AT15, AT22, AT28, AT33, AU2, AU5, AU16,<br>AU31, AU36                                                                                                                                                                                                                                                                                                                                                                                                    | Power for<br>DDR<br>DRAM I/O<br>voltage<br>(2.5 or<br>1.8 V)    | GV <sub>DD</sub>   |       |
| LV <sub>DD</sub> 0 | D5, D6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Power for<br>UCC1<br>Ethernet<br>interface<br>(2.5 V,<br>3.3 V) | LV <sub>DD</sub> 0 |       |



**Pinout Listings** 

## 21 Clocking

This figure shows the internal distribution of clocks within the MPC8360E.



Figure 54. MPC8360E Clock Subsystem





ordered, see Section 24.1, "Part Numbers Fully Addressed by this Document," for part ordering details and contact your Freescale sales representative or authorized distributor for more information.

| Characteristic <sup>1</sup>                           | 400 MHz | 533 MHz  | 667 MHz <sup>2</sup> | Unit |
|-------------------------------------------------------|---------|----------|----------------------|------|
| e300 core frequency ( <i>core_clk</i> )               | 266–400 | 266–533  | 266–667              | MHz  |
| Coherent system bus frequency ( <i>csb_clk</i> )      |         | MHz      |                      |      |
| QUICC Engine frequency <sup>3</sup> ( <i>ce_clk</i> ) |         | MHz      |                      |      |
| DDR and DDR2 memory bus frequency (MCLK) <sup>4</sup> |         | MHz      |                      |      |
| Local bus frequency (LCLK <i>n</i> ) <sup>5</sup>     |         |          | MHz                  |      |
| PCI input frequency (CLKIN or PCI_CLK)                |         | 25-66.67 |                      | MHz  |
| Security core maximum internal operating frequency    | 133     | 133      | 166                  | MHz  |

### Table 69. Operating Frequencies for the TBGA Package

### Notes:

- 1. The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen such that the resulting *csb\_clk*, MCLK, LCLK[0:2], and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies.
- 2. The 667 MHz core frequency is based on a 1.3 V V<sub>DD</sub> supply voltage.
- 3. The 500 MHz QE frequency is based on a 1.3 V V<sub>DD</sub> supply voltage.
- 4. The DDR data rate is 2x the DDR memory bus frequency.
- 5. The local bus frequency is 1/2, 1/4, or 1/8 of the *lb\_clk* frequency (depending on LCRR[CLKDIV]) which is in turn 1× or 2× the *csb\_clk* frequency (depending on RCWL[LBCM]).

## 21.1 System PLL Configuration

The system PLL is controlled by the RCWL[SPMF] and RCWL[SVCOD] parameters. This table shows the multiplication factor encodings for the system PLL.

| RCWL[SPMF] | System PLL<br>Multiplication Factor |  |  |  |  |
|------------|-------------------------------------|--|--|--|--|
| 0000       | × 16                                |  |  |  |  |
| 0001       | Reserved                            |  |  |  |  |
| 0010       | × 2                                 |  |  |  |  |
| 0011       | × 3                                 |  |  |  |  |
| 0100       | × 4                                 |  |  |  |  |
| 0101       | × 5                                 |  |  |  |  |
| 0110       | × 6                                 |  |  |  |  |
| 0111       | × 7                                 |  |  |  |  |
| 1000       | × 8                                 |  |  |  |  |
| 1001       | × 9                                 |  |  |  |  |
| 1010       | × 10                                |  |  |  |  |
| 1011       | × 11                                |  |  |  |  |
|            |                                     |  |  |  |  |

### Table 70. System PLL Multiplication Factors



The QUICC Engine block VCO frequency is derived from the following equations:

 $ce_clk = (primary clock input \times CEPMF) \div (1 + CEPDF)$ 

QE VCO Frequency =  $ce_clk \times VCO$  divider  $\times (1 + CEPDF)$ 

### 21.4 Suggested PLL Configurations

To simplify the PLL configurations, the device might be separated into two clock domains. The first domain contains the CSB PLL and the core PLL. The core PLL is connected serially to the CSB PLL, and has the csb\_clk as its input clock. The second clock domain has the QUICC Engine block PLL. The clock domains are independent, and each of their PLLs are configured separately. Both of the domains has one common input clock. This table shows suggested PLL configurations for 33 and 66 MHz input clocks and illustrates each of the clock domains separately. Any combination of clock domains setting with same input clock are valid. Refer to Section 21, "Clocking," for the appropriate operating frequencies for your device.

| Conf<br>No. <sup>1</sup> | SPMF                             | CORE<br>PLL | CEPMF | CEPDF | Input<br>Clock Freq<br>(MHz) | CSB Freq<br>(MHz) | Core Freq<br>(MHz) | QUICC<br>Engine<br>Freq (MHz) | 400<br>(MHz) | 533<br>(MHz) | 667<br>(MHz) |
|--------------------------|----------------------------------|-------------|-------|-------|------------------------------|-------------------|--------------------|-------------------------------|--------------|--------------|--------------|
|                          | 33 MHz CLKIN/PCI_SYNC_IN Options |             |       |       |                              |                   |                    |                               |              |              |              |
| s1                       | 0100                             | 0000100     | æ     | æ     | 33                           | 133               | 266                | —                             | 8            | 8            | 8            |
| s2                       | 0100                             | 0000101     | æ     | æ     | 33                           | 133               | 333                | _                             | 8            | ∞            | 8            |
| s3                       | 0101                             | 0000100     | æ     | æ     | 33                           | 166               | 333                | _                             | 8            | 8            | 8            |
| s4                       | 0101                             | 0000101     | æ     | æ     | 33                           | 166               | 416                |                               |              | 8            | 8            |
| s5                       | 0110                             | 0000100     | æ     | æ     | 33                           | 200               | 400                |                               | 8            | 8            | 8            |
| s6                       | 0110                             | 0000110     | æ     | æ     | 33                           | 200               | 600                |                               |              | —            | 8            |
| s7                       | 0111                             | 0000011     | æ     | æ     | 33                           | 233               | 350                |                               | 8            | 8            | 8            |
| s8                       | 0111                             | 0000100     | æ     | æ     | 33                           | 233               | 466                |                               |              | 8            | 8            |
| s9                       | 0111                             | 0000101     | æ     | æ     | 33                           | 233               | 583                |                               |              | _            | 8            |
| s10                      | 1000                             | 0000011     | æ     | æ     | 33                           | 266               | 400                |                               | 8            | 8            | 8            |
| s11                      | 1000                             | 0000100     | æ     | æ     | 33                           | 266               | 533                |                               |              | 8            | 8            |
| s12                      | 1000                             | 0000101     | æ     | æ     | 33                           | 266               | 667                |                               |              | _            | 8            |
| s13                      | 1001                             | 0000010     | æ     | æ     | 33                           | 300               | 300                |                               | 8            | 8            | 8            |
| s14                      | 1001                             | 0000011     | æ     | æ     | 33                           | 300               | 450                | _                             |              | 8            | 8            |
| s15                      | 1001                             | 0000100     | æ     | æ     | 33                           | 300               | 600                | _                             |              | —            | 8            |
| s16                      | 1010                             | 0000010     | æ     | æ     | 33                           | 333               | 333                | _                             | 8            | 8            | 8            |
| s17                      | 1010                             | 0000011     | æ     | æ     | 33                           | 333               | 500                | _                             |              | 8            | 8            |
| s18                      | 1010                             | 0000100     | æ     | æ     | 33                           | 333               | 667                | _                             |              | —            | 8            |
| c1                       | æ                                | æ           | 01001 | 0     | 33                           |                   |                    | 300                           | 8            | 8            | 8            |
| c2                       | æ                                | æ           | 01100 | 0     | 33                           | _                 | _                  | 400                           | 8            | 8            | 8            |
| c3                       | æ                                | æ           | 01110 | 0     | 33                           | _                 | _                  | 466                           | _            | 8            | 8            |
| c4                       | æ                                | æ           | 01111 | 0     | 33                           |                   |                    | 500                           | _            | 8            | 8            |

Table 76. Suggested PLL Configurations





| Index | SPMF | CORE<br>PLL | CEPMF | CEPDF | Input Clock<br>(MHz) | CSB Freq<br>(MHz) | Core Freq<br>(MHz) | QUICC<br>Engine Freq<br>(MHz) | 400<br>(MHz) | 533<br>(MHz) | 667<br>(MHz) |
|-------|------|-------------|-------|-------|----------------------|-------------------|--------------------|-------------------------------|--------------|--------------|--------------|
| Α     | 1000 | 0000011     | 01001 | 0     | 33                   | 266               | 400                | 300                           | 8            | 8            | 8            |
| В     | 0100 | 0000100     | 00110 | 0     | 66                   | 266               | 533                | 400                           | 8            | 8            | 8            |

Example 1. Sample Table Use

- **Example A.** To configure the device with CSB clock rate of 266 MHz, core rate of 400 MHz, and QUICC Engine clock rate 300 MHz while the input clock rate is 33 MHz. Conf No. 's10' and 'c1' are selected from Table 76. SPMF is 1000, CORPLL is 0000011, CEPMF is 01001, and CEPDF is 0.
- **Example B.** To configure the device with CSBCSB clock rate of 266 MHz, core rate of 533 MHz and QUICC Engine clock rate 400 MHz while the input clock rate is 66 MHz. Conf No. 's5h' and 'c2h' are selected from Table 76. SPMF is 0100, CORPLL is 0000100, CEPMF is 00110, and CEPDF is 0.

## 22 Thermal

This section describes the thermal specifications of the MPC8360E/58E.

## 22.1 Thermal Characteristics

This table provides the package thermal characteristics for the 37.5 mm  $\times$  37.5 mm 740-TBGA package.

 Table 77. Package Thermal Characteristics for the TBGA Package

| Characteristic                                                    | Symbol            | Value | Unit  | Notes |
|-------------------------------------------------------------------|-------------------|-------|-------|-------|
| Junction-to-ambient natural convection on single-layer board (1s) | R <sub>θJA</sub>  | 15    | ° C/W | 1, 2  |
| Junction-to-ambient natural convection on four-layer board (2s2p) | R <sub>θJA</sub>  | 11    | ° C/W | 1, 3  |
| Junction-to-ambient (@1 m/s) on single-layer board (1s)           | R <sub>θJMA</sub> | 10    | ° C/W | 1, 3  |
| Junction-to-ambient (@ 1 m/s) on four-layer board (2s2p)          | R <sub>θJMA</sub> | 8     | ° C/W | 1, 3  |
| Junction-to-ambient (@ 2 m/s) on single-layer board (1s)          | R <sub>θJMA</sub> | 9     | ° C/W | 1, 3  |
| Junction-to-ambient (@ 2 m/s) on four-layer board (2s2p)          | R <sub>θJMA</sub> | 7     | ° C/W | 1, 3  |
| Junction-to-board thermal                                         | $R_{\theta JB}$   | 4.5   | ° C/W | 4     |
| Junction-to-case thermal                                          | R <sub>θJC</sub>  | 1.1   | ° C/W | 5     |



# 22.3.1 Experimental Determination of the Junction Temperature with a Heat Sink

When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

$$T_J = T_C + (R_{\theta JC} \times P_D)$$

where:

 $T_I$  = junction temperature (° C)

 $T_C$  = case temperature of the package (° C)

 $R_{\theta JC}$  = junction to case thermal resistance (° C/W)

 $P_D$  = power dissipation (W)

## 23 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8360E/58E. Additional information can be found in *MPC8360E/MPC8358E PowerQUICC Design Checklist* (AN3097).

## 23.1 System Clocking

The device includes two PLLs, as follows.

- The platform PLL (AV<sub>DD</sub>1) generates the platform clock from the externally supplied CLKIN input. The frequency ratio between the platform and CLKIN is selected using the platform PLL ratio configuration bits as described in Section 21.1, "System PLL Configuration."
- The e300 core PLL (AV<sub>DD</sub>2) generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in Section 21.2, "Core PLL Configuration."

## 23.2 PLL Power Supply Filtering

Each of the PLLs listed above is provided with power through independent power supply pins ( $AV_{DD}$ 1,  $AV_{DD}$ 2, respectively). The  $AV_{DD}$  level should always be equivalent to  $V_{DD}$ , and preferably these voltages are derived directly from  $V_{DD}$  through a low frequency filter scheme such as the following.

There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide five independent filter circuits as illustrated in Figure 56, one to each of the five  $AV_{DD}$  pins. By providing independent filters to each PLL, the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

Each circuit should be placed as close as possible to the specific  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of package, without the inductance of vias.