



#### Welcome to E-XFL.COM

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

## Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

| Product Status                  | Active                                                      |
|---------------------------------|-------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                              |
| Speed                           | 533MHz                                                      |
| Co-Processors/DSP               | Communications; QUICC Engine                                |
| RAM Controllers                 | DDR, DDR2                                                   |
| Graphics Acceleration           | No                                                          |
| Display & Interface Controllers | -                                                           |
| Ethernet                        | 10/100/1000Mbps (1)                                         |
| SATA                            | -                                                           |
| USB                             | USB 1.x (1)                                                 |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                            |
| Operating Temperature           | 0°C ~ 105°C (TA)                                            |
| Security Features               | -                                                           |
| Package / Case                  | 740-LBGA                                                    |
| Supplier Device Package         | 740-TBGA (37.5x37.5)                                        |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8360vvajdga |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### **Power Sequencing**

This figure shows the undershoot and overshoot voltage of the PCI interface of the device for the 3.3-V signals, respectively.



Figure 4. Maximum AC Waveforms on PCI interface for 3.3-V Signaling

# 2.1.3 Output Driver Characteristics

This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                                        | Output Impedance (Ω)                       | Supply Voltage                                           |
|----------------------------------------------------|--------------------------------------------|----------------------------------------------------------|
| Local bus interface utilities signals              | 42                                         | OV <sub>DD</sub> = 3.3 V                                 |
| PCI signals                                        | 25                                         |                                                          |
| PCI output clocks (including PCI_SYNC_OUT)         | 42                                         |                                                          |
| DDR signal                                         | 20<br>36 (half-strength mode) <sup>1</sup> | GV <sub>DD</sub> = 2.5 V                                 |
| DDR2 signal                                        | 18<br>36 (half-strength mode) <sup>1</sup> | GV <sub>DD</sub> = 1.8 V                                 |
| 10/100/1000 Ethernet signals                       | 42                                         | LV <sub>DD</sub> = 2.5/3.3 V                             |
| DUART, system control, I <sup>2</sup> C, SPI, JTAG | 42                                         | OV <sub>DD</sub> = 3.3 V                                 |
| GPIO signals                                       | 42                                         | OV <sub>DD</sub> = 3.3 V<br>LV <sub>DD</sub> = 2.5/3.3 V |

Note:

1. DDR output impedance values for half strength mode are verified by design and not tested.

# 2.2 Power Sequencing

This section details the power sequencing considerations for the MPC8360E/58E.





| Table 4. MPC8360E TBGA Core Power Dissipation <sup>1</sup> | (continued) |
|------------------------------------------------------------|-------------|
|------------------------------------------------------------|-------------|

| Core<br>Frequency (MHz) | CSB<br>Frequency (MHz) | QUICC Engine<br>Frequency (MHz) | Typical | Maximum | Unit | Notes      |
|-------------------------|------------------------|---------------------------------|---------|---------|------|------------|
| 667                     | 333                    | 500                             | 6.1     | 6.8     | W    | 2, 3, 5, 9 |

### Notes:

- 1. The values do not include I/O supply power (OV<sub>DD</sub>, LV<sub>DD</sub>, GV<sub>DD</sub>) or AV<sub>DD</sub>. For I/O power values, see Table 6.
- 2. Typical power is based on a voltage of V<sub>DD</sub> = 1.2 V or 1.3 V, a junction temperature of T<sub>J</sub> = 105°C, and a Dhrystone benchmark application.
- 3. Thermal solutions need to design to a value higher than typical power on the end application, T<sub>A</sub> target, and I/O power.
- 4. Maximum power is based on a voltage of V<sub>DD</sub> = 1.2 V, WC process, a junction T<sub>J</sub> = 105°C, and an artificial smoke test.
- Maximum power is based on a voltage of V<sub>DD</sub> = 1.3 V for applications that use 667 MHz (CPU)/500 (QE) with WC process, a junction T<sub>1</sub> = 105° C, and an artificial smoke test.
- 6. Typical power is based on a voltage of  $V_{DD}$  = 1.3 V, a junction temperature of  $T_J$  = 70° C, and a Dhrystone benchmark application.
- Maximum power is based on a voltage of V<sub>DD</sub> = 1.3 V for applications that use 667 MHz (CPU) or 500 (QE) with WC process, a junction T<sub>J</sub> = 70° C, and an artificial smoke test.
- 8. This frequency combination is only available for rev. 2.0 silicon.
- 9. This frequency combination is not available for rev. 2.0 silicon.

# Table 5. MPC8358E TBGA Core Power Dissipation<sup>1</sup>

| Core<br>Frequency (MHz) | CSB<br>Frequency (MHz) | QUICC Engine<br>Frequency (MHz) | Typical | Maximum | Unit | Notes   |
|-------------------------|------------------------|---------------------------------|---------|---------|------|---------|
| 266                     | 266                    | 300                             | 4.1     | 4.5     | W    | 2, 3, 4 |
| 400                     | 266                    | 400                             | 4.5     | 5.0     | W    | 2, 3, 4 |

### Notes:

- 1. The values do not include I/O supply power (OV<sub>DD</sub>,  $LV_{DD}$ ,  $GV_{DD}$ ) or  $AV_{DD}$ . For I/O power values, see Table 6.
- Typical power is based on a voltage of V<sub>DD</sub> = 1.2 V, a junction temperature of T<sub>J</sub> = 105°C, and a Dhrystone benchmark application.
- 3. Thermal solutions need to design to a value higher than typical power on the end application, T<sub>A</sub> target, and I/O power.
- 4. Maximum power is based on a voltage of V<sub>DD</sub> = 1.2 V, WC process, a junction T<sub>J</sub> = 105°C, and an artificial smoke test.



## **Power Sequencing**

This table shows the estimated typical I/O power dissipation for the device.

| Interface                                   | Parameter                   | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments         |
|---------------------------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------|------------------|
| DDR I/O                                     | 200 MHz, 1 $\times$ 32 bits | 0.3                         | 0.46                        | _                           | _                           | —                           | W    | —                |
| 65% utilization<br>R <sub>s</sub> = 20 Ω    | 200 MHz, 1 $\times$ 64 bits | 0.4                         | 0.58                        |                             |                             | —                           | W    | —                |
| $R_t = 50 \Omega$                           | 200 MHz, $2 \times 32$ bits | 0.6                         | 0.92                        | _                           | _                           | —                           | W    | _                |
|                                             | 266 MHz, 1 $\times$ 32 bits | 0.35                        | 0.56                        | _                           | _                           | —                           | W    | _                |
|                                             | 266 MHz, 1 $\times$ 64 bits | 0.46                        | 0.7                         | _                           | _                           | —                           | W    | _                |
|                                             | 266 MHz, $2 \times 32$ bits | 0.7                         | 1.11                        |                             | —                           | —                           | W    | _                |
|                                             | 333 MHz, 1 $\times$ 32 bits | 0.4                         | 0.65                        | _                           | _                           | —                           | W    | _                |
|                                             | 333 MHz, 1 $\times$ 64 bits | 0.53                        | 0.82                        |                             | —                           | —                           | W    | _                |
|                                             | 333 MHz, $2 \times 32$ bits | 0.81                        | 1.3                         |                             | —                           | —                           | W    | _                |
| Local Bus I/O                               | 133 MHz, 32 bits            | —                           | —                           | 0.22                        | _                           | _                           | W    | _                |
| 3 pairs of clocks                           | 83 MHz, 32 bits             | —                           | —                           | 0.14                        | —                           | —                           | W    | —                |
|                                             | 66 MHz, 32 bits             | —                           | —                           | 0.12                        | —                           | —                           | W    | _                |
|                                             | 50 MHz, 32 bits             | —                           | —                           | 0.09                        | —                           | —                           | W    | _                |
| PCI I/O                                     | 33 MHz, 32 bits             | —                           | —                           | 0.05                        | —                           | —                           | W    | _                |
| Load = 30 pF                                | 66 MHz, 32 bits             | —                           | —                           | 0.07                        | —                           | —                           | W    | —                |
| 10/100/1000<br>Ethernet I/O<br>Load = 20 pF | MII or RMII                 | —                           | —                           | _                           | 0.01                        | —                           | W    | Multiply by      |
|                                             | GMII or TBI                 | —                           | —                           | _                           | 0.04                        | —                           | W    | interfaces used. |
|                                             | RGMII or RTBI               | —                           | —                           | —                           | —                           | 0.04                        | W    |                  |
| Other I/O                                   | _                           | —                           | _                           | 0.1                         | —                           | —                           | W    | _                |

Table 6. Estimated Typical I/O Power Dissipation

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the MPC8360E/58E.

# NOTE

The rise/fall time on QUICC Engine block input pins should not exceed 5 ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of  $V_{DD}$ ; fall time refers to transitions from 90% to 10% of  $V_{DD}$ .



### DDR and DDR2 SDRAM AC Electrical Characteristics

| Parameter/Condition                                     | Symbol            | Min                      | Мах                      | Unit | Notes |
|---------------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| Input high voltage                                      | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    | —     |
| Input low voltage                                       | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.18 | V    | —     |
| Output leakage current                                  | I <sub>OZ</sub>   | —                        | ±10                      | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V)         | I <sub>ОН</sub>   | -15.2                    | -                        | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.35 V)          | I <sub>OL</sub>   | 15.2                     | _                        | mA   | —     |
| MV <sub>REF</sub> input leakage current                 | I <sub>VREF</sub> | —                        | ±10                      | μA   | —     |
| Input current (0 V ≰⁄ <sub>IN</sub> ≤OV <sub>DD</sub> ) | I <sub>IN</sub>   | —                        | ±10                      | μA   | _     |

# Table 16. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V (continued)

### Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

- 2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.
- 4. Output leakage is measured with all outputs disabled, 0 V  $\leq$ V<sub>OUT</sub>  $\leq$ GV<sub>DD</sub>.

This table provides the DDR capacitance when  $GV_{DD}(typ) = 2.5$  V.

## Table 17. DDR SDRAM Capacitance for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 2.5 V ± 0.125 V, f = 1 MHz, T<sub>A</sub> = 25° C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

# 6.2 DDR and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR and DDR2 SDRAM interface.

# 6.2.1 DDR and DDR2 SDRAM Input AC Timing Specifications

This table provides the input AC timing specifications for the DDR2 SDRAM interface when  $GV_{DD}(typ) = 1.8 V$ .

## Table 18. DDR2 SDRAM Input AC Timing Specifications for GV<sub>DD</sub>(typ) = 1.8 V

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.25 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 | _                        | V    | _     |



### **DDR and DDR2 SDRAM AC Electrical Characteristics**

This table provides the input AC timing specifications for the DDR SDRAM interface when  $GV_{DD}(typ) = 2.5 \text{ V}$ .

## Table 19. DDR SDRAM Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of 2.5 V ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.31 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | _                        | V    | _     |

## Table 20. DDR and DDR2 SDRAM Input AC Timing Specifications Mode

At recommended operating conditions with  $GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                                                          | Symbol              | Min                    | Мах                 | Unit | Notes |
|--------------------------------------------------------------------|---------------------|------------------------|---------------------|------|-------|
| MDQS—MDQ/MECC input skew per byte<br>333 MHz<br>266 MHz<br>200 MHz | t <sub>DISKEW</sub> | -750<br>-1125<br>-1250 | 750<br>1125<br>1250 | ps   | 1, 2  |

### Notes:

1. AC timing values are based on the DDR data rate, which is twice the DDR memory bus frequency.

Maximum possible skew between a data strobe (MDQS[n]) and any corresponding bit of data (MDQ[8n + {0...7}] if 0 ≤n ≤7) or ECC (MECC[{0...7}] if n = 8).

This figure shows the input timing diagram for the DDR controller.



Figure 6. DDR Input Timing Diagram



### GMII, MII, RMII, TBI, RGMII, and RTBI AC Timing Specifications

## Table 32. RMII Receive AC Timing Specifications (continued)

At recommended operating conditions with  $\text{LV}_{\text{DD}}/\text{OV}_{\text{DD}}$  of 3.3 V ± 10%.

| Parameter/Condition                           | Symbol <sup>1</sup>  | Min | Тур | Мах | Unit |
|-----------------------------------------------|----------------------|-----|-----|-----|------|
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK | t <sub>RMRDVKH</sub> | 4.0 | _   | —   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK  | t <sub>RMRDXKH</sub> | 2.0 | _   | —   | ns   |
| REF_CLK clock rise time                       | t <sub>RMXR</sub>    | 1.0 | _   | 4.0 | ns   |
| REF_CLK clock fall time                       | t <sub>RMXF</sub>    | 1.0 | _   | 4.0 | ns   |

Note:

1. The symbols used for timing specifications follow the pattern of t<sub>(first three letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>RMRDVKH</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) relative to the t<sub>RMX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII (RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>

This figure provides the AC test load.



Figure 16. AC Test Load

This figure shows the RMII receive AC timing diagram.



Figure 17. RMII Receive AC Timing Diagram

# 8.2.4 TBI AC Timing Specifications

This section describes the TBI transmit and receive AC timing specifications.



### **Ethernet Management Interface Electrical Characteristics**

This figure shows the RGMII and RTBI AC timing and multiplexing diagrams.



Figure 20. RGMII and RTBI AC Timing and Multiplexing Diagrams

# 8.3 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for GMII, RGMII, TBI, and RTBI are specified in Section 8.1, "Three-Speed Ethernet Controller (10/100/1000 Mbps)— GMII/MII/RMII/TBI/RGMII/RTBI Electrical Characteristics."

# 8.3.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in this table.

| Parameter              | Symbol           | Conditions                             |                 | Min  | Мах                    | Unit |
|------------------------|------------------|----------------------------------------|-----------------|------|------------------------|------|
| Supply voltage (3.3 V) | OV <sub>DD</sub> | —                                      |                 | 2.97 | 3.63                   | V    |
| Output high voltage    | V <sub>OH</sub>  | $I_{OH} = -1.0 \text{ mA}$             | $OV_{DD} = Min$ | 2.10 | OV <sub>DD</sub> + 0.3 | V    |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA               | $OV_{DD} = Min$ | GND  | 0.50                   | V    |
| Input high voltage     | V <sub>IH</sub>  | —                                      |                 | 2.00 | —                      | V    |
| Input low voltage      | V <sub>IL</sub>  | —                                      |                 | —    | 0.80                   | V    |
| Input current          | I <sub>IN</sub>  | 0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> |                 | —    | ±10                    | μA   |

| Table 36. MII Management DC Electrica | I Characteristics When Powered at 3.3 V |
|---------------------------------------|-----------------------------------------|
|---------------------------------------|-----------------------------------------|

### Local Bus AC Electrical Specifications

| Parameter                                            | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|------------------------------------------------------|---------------------|-----|-----|------|-------|
| Local bus clock to output valid                      | t <sub>LBKHOV</sub> | —   | 3   | ns   | 3     |
| Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ</sub> |     | 4   | ns   | 8     |

### Table 41. Local Bus General Timing Parameters—DLL Bypass Mode<sup>9</sup> (continued)

Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs).
- 3. All signals are measured from OV<sub>DD</sub>/2 of the rising/falling edge of LCLK0 to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is not set and when the load on LALE output pin is at least 10 pF less than the load on LAD output pins.
- t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is set and when the load on LALE output pin is at least 10 pF less than the load on LAD output pins.
- 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is set and when the load on LALE output pin equals to the load on LAD output pins.
- 8. For purposes of active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 9. DLL bypass mode is not recommended for use at frequencies above 66 MHz.

This figure provides the AC test load for the local bus.



Figure 22. Local Bus C Test Load



HDLC, BISYNC, Transparent, and Synchronous UART DC Electrical Characteristics

This figure shows the UTOPIA timing with internal clock.





# 18 HDLC, BISYNC, Transparent, and Synchronous UART

This section describes the DC and AC electrical specifications for the high level data link control (HDLC), BISYNC, transparent, and synchronous UART protocols of the MPC8360E/58E.

# 18.1 HDLC, BISYNC, Transparent, and Synchronous UART DC Electrical Characteristics

This table provides the DC electrical characteristics for the device HDLC, BISYNC, transparent, and synchronous UART protocols.

| Table 61. HDLC, BISYNC, | Transparent, and Synchronous UART DC Electrical Characteristics |
|-------------------------|-----------------------------------------------------------------|
|-------------------------|-----------------------------------------------------------------|

| Characteristic      | Symbol          | Condition                              | Min  | Мах                    | Unit |
|---------------------|-----------------|----------------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2.0 mA              | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA               | —    | 0.5                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                                      | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                                      | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | 0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> | —    | ±10                    | μA   |

# 18.2 HDLC, BISYNC, Transparent, and Synchronous UART AC Timing Specifications

These tables provide the input and output AC timing specifications for HDLC, BISYNC, transparent, and synchronous UART protocols.

# Table 62. HDLC, BISYNC, and Transparent AC Timing Specifications<sup>1</sup>

| Characteristic               | Symbol <sup>2</sup> | Min | Мах  | Unit |
|------------------------------|---------------------|-----|------|------|
| Outputs—Internal clock delay | t <sub>HIKHOV</sub> | 0   | 11.2 | ns   |
| Outputs—External clock delay | t <sub>HEKHOV</sub> | 1   | 10.8 | ns   |



### HDLC, BISYNC, Transparent, and Synchronous UART AC Timing Specifications

| Characteristic                         | Symbol <sup>2</sup> | Min  | Мах | Unit |
|----------------------------------------|---------------------|------|-----|------|
| Outputs—Internal clock high impedance  | t <sub>нікнох</sub> | -0.5 | 5.5 | ns   |
| Outputs—External clock high impedance  | t <sub>НЕКНОХ</sub> | 1    | 8   | ns   |
| Inputs—Internal clock input setup time | t <sub>HIIVKH</sub> | 8.5  | _   | ns   |
| Inputs—External clock input setup time | t <sub>HEIVKH</sub> | 4    | -   | ns   |
| Inputs—Internal clock input hold time  | t <sub>HIIXKH</sub> | 1.4  | _   | ns   |
| Inputs—External clock input hold time  | t <sub>HEIXKH</sub> | 1    | _   | ns   |

# Table 62. HDLC, BISYNC, and Transparent AC Timing Specifications<sup>1</sup> (continued)

Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
  </sub>

| Characteristic                         | Symbol <sup>2</sup>  | Min | Мах  | Unit |
|----------------------------------------|----------------------|-----|------|------|
| Outputs—Internal clock delay           | t <sub>UAIKHOV</sub> | 0   | 11.3 | ns   |
| Outputs—External clock delay           | t <sub>UAEKHOV</sub> | 1   | 14   | ns   |
| Outputs—Internal clock high impedance  | t <sub>UAIKHOX</sub> | 0   | 11   | ns   |
| Outputs—External clock high impedance  | t <sub>UAEKHOX</sub> | 1   | 14   | ns   |
| Inputs—Internal clock input setup time | t <sub>UAIIVKH</sub> | 6   | —    | ns   |
| Inputs—External clock input setup time | t <sub>UAEIVKH</sub> | 8   | —    | ns   |
| Inputs—Internal clock input hold time  | t <sub>UAIIXKH</sub> | 1   | —    | ns   |
| Inputs—External clock input hold time  | t <sub>UAEIXKH</sub> | 1   | —    | ns   |

Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
  </sub></sub>

This figure provides the AC test load.



Figure 49. AC Test Load



# Table 66. MPC8360E TBGA Pinout Listing (continued)

| Signal                                 | Package Pin Number                                                                                                                                                         | Pin Type | Power<br>Supply    | Notes |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|-------|
| PCI_DEVSEL/CE_PF[16]                   | E26                                                                                                                                                                        | I/O      | OV <sub>DD</sub>   | 5     |
| PCI_IDSEL/CE_PF[17]                    | F22                                                                                                                                                                        | I/O      | OV <sub>DD</sub>   |       |
| PCI_SERR/CE_PF[18]                     | B29                                                                                                                                                                        | I/O      | OV <sub>DD</sub>   | 5     |
| PCI_PERR/CE_PF[19]                     | A29                                                                                                                                                                        | I/O      | OV <sub>DD</sub>   | 5     |
| PCI_REQ[0]/CE_PF[20]                   | F19                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 | —     |
| PCI_REQ[1]/CPCI_HS_ES/<br>CE_PF[21]    | A21                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 | —     |
| PCI_REQ[2]/CE_PF[22]                   | C21                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 |       |
| PCI_GNT[0]/CE_PF[23]                   | E20                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 |       |
| PCI_GNT[1]/CPCI1_HS_LED/<br>CE_PF[24]  | B20                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 | _     |
| PCI_GNT[2]/CPCI1_HS_ENUM/<br>CE_PF[25] | C20                                                                                                                                                                        | I/O      | LV <sub>DD</sub> 2 |       |
| PCI_MODE                               | D36                                                                                                                                                                        | Ι        | OV <sub>DD</sub>   | —     |
| M66EN/CE_PF[4]                         | B37                                                                                                                                                                        | I/O      | OV <sub>DD</sub>   |       |
|                                        | Local Bus Controller Interface                                                                                                                                             |          |                    |       |
| LAD[0:31]                              | N32, N33, N35, N36, P37, P32, P34, R36, R35,<br>R34, R33, T37, T35, T34, T33, U37, T32, U36, U34,<br>V36, V35, W37, W35, V33, V32, W34, Y36, W32,<br>AA37, Y33, AA35, AA34 | I/O      | OV <sub>DD</sub>   | _     |
| LDP[0]/CKSTOP_OUT                      | AB37                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   |       |
| LDP[1]/CKSTOP_IN                       | AB36                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   |       |
| LDP[2]/LCS[6]                          | AB35                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   |       |
| LDP[3]/LCS[7]                          | AA33                                                                                                                                                                       | I/O      | OV <sub>DD</sub>   |       |
| LA[27:31]                              | AC37, AA32, AC36, AC34, AD36                                                                                                                                               | 0        | OV <sub>DD</sub>   |       |
| LCS[0:5]                               | AD33, AG37, AF34, AE33, AD32, AH37                                                                                                                                         | 0        | $OV_{DD}$          |       |
| LWE[0:3]/LSDDQM[0:3]/LBS[0:3]          | AG35, AG34, AH36, AE32                                                                                                                                                     | 0        | $OV_{DD}$          |       |
| LBCTL                                  | AD35                                                                                                                                                                       | 0        | $OV_{DD}$          |       |
| LALE                                   | M37                                                                                                                                                                        | 0        | $OV_{DD}$          |       |
| LGPL0/LSDA10/cfg_reset_source0         | AB32                                                                                                                                                                       | I/O      | $OV_{DD}$          |       |
| LGPL1/LSDWE/cfg_reset_source1          | AE37                                                                                                                                                                       | I/O      | $OV_{DD}$          |       |
| LGPL2/LSDRAS/LOE                       | AC33                                                                                                                                                                       | 0        | $OV_{DD}$          |       |
| LGPL3/LSDCAS/cfg_reset_source2         | AD34                                                                                                                                                                       | I/O      | $OV_{DD}$          |       |
| LGPL4/LGTA/LUPWAIT/LPBSE               | AE35                                                                                                                                                                       | I/O      | $OV_{DD}$          |       |
| LGPL5/cfg_clkin_div                    | AF36                                                                                                                                                                       | I/O      | $OV_{DD}$          |       |
| LCKE                                   | G36                                                                                                                                                                        | 0        | OV <sub>DD</sub>   | —     |
| LCLK[0]                                | J33                                                                                                                                                                        | 0        | OV <sub>DD</sub>   | —     |
| LCLK[1]/LCS[6]                         | J34                                                                                                                                                                        | 0        | OV <sub>DD</sub>   | —     |



**Pinout Listings** 

# Table 66. MPC8360E TBGA Pinout Listing (continued)

| Signal                                         | Package Pin Number                | Pin Type | Power<br>Supply    | Notes |
|------------------------------------------------|-----------------------------------|----------|--------------------|-------|
| LCLK[2]/LCS[7]                                 | G37                               | 0        | OV <sub>DD</sub>   | —     |
| LSYNC_OUT                                      | F34                               | 0        | OV <sub>DD</sub>   | —     |
| LSYNC_IN                                       | G35                               | I        | OV <sub>DD</sub>   | —     |
|                                                | Programmable Interrupt Controller |          |                    | •     |
| MCP_OUT                                        | E34                               | 0        | OV <sub>DD</sub>   | 2     |
| IRQ0/MCP_IN                                    | C37                               | I        | OV <sub>DD</sub>   | —     |
| IRQ[1]/M1SRCID[4]/M2SRCID[4]/<br>LSRCID[4]     | F35                               | I/O      | OV <sub>DD</sub>   |       |
| IRQ[2]/M1DVAL/M2DVAL/LDVAL                     | F36                               | I/O      | OV <sub>DD</sub>   | —     |
| IRQ[3]/CORE_SRESET                             | H34                               | I/O      | OV <sub>DD</sub>   | —     |
| IRQ[4:5]                                       | G33, G32                          | I/O      | OV <sub>DD</sub>   | —     |
| IRQ[6]/LCS[6]/CKSTOP_OUT                       | E35                               | I/O      | OV <sub>DD</sub>   | —     |
| IRQ[7]/LCS[7]/CKSTOP_IN                        | H36                               | I/O      | OV <sub>DD</sub>   | —     |
|                                                | DUART                             |          |                    | •     |
| UART1_SOUT/M1SRCID[0]/<br>M2SRCID[0]/LSRCID[0] | E32                               | 0        | OV <sub>DD</sub>   | _     |
| UART1_SIN/M1SRCID[1]/<br>M2SRCID[1]/LSRCID[1]  | B34                               | I/O      | OV <sub>DD</sub>   | _     |
| UART1_CTS/M1SRCID[2]/<br>M2SRCID[2]/LSRCID[2]  | C34                               | I/O      | OV <sub>DD</sub>   | _     |
| UART1_RTS/M1SRCID[3]/<br>M2SRCID[3]/LSRCID[3]  | A35                               | 0        | OV <sub>DD</sub>   | —     |
|                                                | I <sup>2</sup> C Interface        |          |                    |       |
| IIC1_SDA                                       | D34                               | I/O      | OV <sub>DD</sub>   | 2     |
| IIC1_SCL                                       | B35                               | I/O      | OV <sub>DD</sub>   | 2     |
| IIC2_SDA                                       | E33                               | I/O      | OV <sub>DD</sub>   | 2     |
| IIC2_SCL                                       | C35                               | I/O      | OV <sub>DD</sub>   | 2     |
|                                                | QUICC Engine Block                |          |                    |       |
| CE_PA[0]                                       | F8                                | I/O      | LV <sub>DD0</sub>  | —     |
| CE_PA[1:2]                                     | AH1, AG5                          | I/O      | OV <sub>DD</sub>   | _     |
| CE_PA[3:7]                                     | F6, D4, C3, E5, A3                | I/O      | LV <sub>DD</sub> 0 |       |
| CE_PA[8]                                       | AG3                               | I/O      | OV <sub>DD</sub>   | —     |
| CE_PA[9:12]                                    | F7, B3, E6, B4                    | I/O      | LV <sub>DD</sub> 0 | —     |
| CE_PA[13:14]                                   | AG1, AF6                          | I/O      | OV <sub>DD</sub>   | —     |
| CE_PA[15]                                      | B2                                | I/O      | LV <sub>DD</sub> 0 | _     |
| CE_PA[16]                                      | AF4                               | I/O      | OV <sub>DD</sub>   | _     |
| CE_PA[17:21]                                   | B16, A16, E17, A17, B17           | I/O      | LV <sub>DD</sub> 1 |       |



| Signal             | Pin Type                                                                                                                                                                                                                                                                                                 | Power<br>Supply                                                             | Notes                       |   |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------|---|
| LV <sub>DD</sub> 0 | D5, D6                                                                                                                                                                                                                                                                                                   | Power for<br>UCC1<br>Ethernet<br>interface<br>(2.5 V,<br>3.3 V)             | LV <sub>DD</sub> 0          |   |
| LV <sub>DD</sub> 1 | C17, D16                                                                                                                                                                                                                                                                                                 | Power for<br>UCC2<br>Ethernet<br>interface<br>option 1<br>(2.5 V,<br>3.3 V) | LV <sub>DD</sub> 1          | 9 |
| LV <sub>DD</sub> 2 | B18, E21                                                                                                                                                                                                                                                                                                 | Power for<br>UCC2<br>Ethernet<br>interface<br>option 2<br>(2.5 V,<br>3.3 V) | LV <sub>DD</sub> 2          | 9 |
| V <sub>DD</sub>    | C36, D29, D35, E16, F9, F12, F15, F17, F18, F20,<br>F21, F23, F25, F26, F29, F31, F32, F33, G6, J6,<br>K32, M32, N6, P33, R6, R32, U32, V6, Y5, Y32,<br>AB6, AB33, AD6, AF32, AK6, AL6, AM7, AM9,<br>AM10, AM11, AM12, AM13, AM14, AM15, AM18,<br>AM21, AM25, AM28, AM32, AN15, AN21, AN26,<br>AU9, AU17 | Power for<br>core<br>(1.2 V)                                                | V <sub>DD</sub>             | _ |
| OV <sub>DD</sub>   | A10, B9, B15, B32, C1, C12, C22, C29, D24, E3,<br>E10, E27, G4, H35, J1, J35, K2, M4, N3, N34, R2,<br>R37, T36, U2, U33, V4, V34, W3, Y35, Y37, AA1,<br>AA36, AB2, AB34                                                                                                                                  | PCI,<br>10/100<br>Ethernet,<br>and other<br>standard<br>(3.3 V)             | OV <sub>DD</sub>            | _ |
| MVREF1             | AN20                                                                                                                                                                                                                                                                                                     | I                                                                           | DDR<br>reference<br>voltage | — |
| MVREF2             | AU32                                                                                                                                                                                                                                                                                                     | I                                                                           | DDR<br>reference<br>voltage | _ |
|                    |                                                                                                                                                                                                                                                                                                          |                                                                             |                             |   |
| SPARE1             | B11                                                                                                                                                                                                                                                                                                      | I/O                                                                         | OV <sub>DD</sub>            | 8 |
| SPARE3             | AH32                                                                                                                                                                                                                                                                                                     |                                                                             | GV <sub>DD</sub>            | 8 |
| SPARE4             | AU18                                                                                                                                                                                                                                                                                                     | _                                                                           | GV <sub>DD</sub>            | 7 |
| SPARE5             | AP1                                                                                                                                                                                                                                                                                                      | _                                                                           | GV <sub>DD</sub>            | 8 |

# Table 66. MPC8360E TBGA Pinout Listing (continued)



**Pinout Listings** 

| Signal                        | Package Pin Number                                                                                                                       | Pin Type | Power<br>Supply    | Notes |  |  |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|-------|--|--|
| CE_PB[0:27]                   | AE2, AE1, AD5, AD3, AD2, AC6, AC5, AC4, AC2,<br>AC1, AB5, AB4, AB3, AB1, AA6, AA4, AA2, Y6, Y4,<br>Y3, Y2, Y1, W6, W5, W2, V5, V3, V2    | I/O      | OV <sub>DD</sub>   | _     |  |  |
| CE_PC[0:1]                    | V1, U6                                                                                                                                   | I/O      | OV <sub>DD</sub>   |       |  |  |
| CE_PC[2:3]                    | C16, A15                                                                                                                                 | I/O      | LV <sub>DD</sub> 1 | —     |  |  |
| CE_PC[4:6]                    | U4, U3, T6                                                                                                                               | I/O      | OV <sub>DD</sub>   | —     |  |  |
| CE_PC[7]                      | C19                                                                                                                                      | I/O      | LV <sub>DD</sub> 2 | —     |  |  |
| CE_PC[8:9]                    | A4, C5                                                                                                                                   | I/O      | LV <sub>DD</sub> 0 | —     |  |  |
| CE_PC[10:30]                  | T5, T4, T2, T1, R5, R3, R1, C11, D12, F13, B10,<br>C10, E12, A9, B8, D10, A14, E15, B14, D15, AH2                                        | I/O      | OV <sub>DD</sub>   | _     |  |  |
| CE_PD[0:27]                   | E11, D9, C8, F11, A7, E9, C7, A6, F10, B6, D7, E8,<br>B5, A5, C2, E4, F5, B1, D2, G5, D1, E2, H6, F3, E1,<br>F2, G3, H4                  | I/O      | OV <sub>DD</sub>   | —     |  |  |
| CE_PE[0:31]                   | K3, J2, F1, G2, J5, H3, G1, H2, K6, J3, K5, K4, L6,<br>P6, P4, P3, P1, N4, N5, N2, N1, M2, M3, M5, M6,<br>L1, L2, L4, E14, C13, C14, B13 | I/O      | OV <sub>DD</sub>   | —     |  |  |
| CE_PF[0:3]                    | F14, D13, A12, A11                                                                                                                       | I/O      | OV <sub>DD</sub>   | —     |  |  |
|                               | Clocks                                                                                                                                   |          |                    |       |  |  |
| PCI_CLK_OUT[0]/CE_PF[26]      | B22                                                                                                                                      | I/O      | LV <sub>DD</sub> 2 | —     |  |  |
| PCI_CLK_OUT[1:2]/CE_PF[27:28] | F[27:28] D22, A23                                                                                                                        |          | OV <sub>DD</sub>   | —     |  |  |
| CLKIN E37                     |                                                                                                                                          | I        | OV <sub>DD</sub>   | —     |  |  |
| PCI_CLOCK/PCI_SYNC_IN M36     |                                                                                                                                          | I        | OV <sub>DD</sub>   | —     |  |  |
| PCI_SYNC_OUT/CE_PF[29]        | D37                                                                                                                                      | I/O      | OV <sub>DD</sub>   | 3     |  |  |
|                               | JTAG                                                                                                                                     |          |                    |       |  |  |
| ТСК                           | K33                                                                                                                                      | I        | OV <sub>DD</sub>   | _     |  |  |
| TDI                           | К34                                                                                                                                      | I        | OV <sub>DD</sub>   | 4     |  |  |
| TDO                           | H37                                                                                                                                      | 0        | OV <sub>DD</sub>   | 3     |  |  |
| TMS                           | J36                                                                                                                                      | I        | OV <sub>DD</sub>   | 4     |  |  |
| TRST                          | L32                                                                                                                                      | I        | OV <sub>DD</sub>   | 4     |  |  |
| Test                          |                                                                                                                                          |          |                    |       |  |  |
| TEST                          | L35                                                                                                                                      | I        | OV <sub>DD</sub>   | 7     |  |  |
| TEST_SEL                      | AU34                                                                                                                                     | I        | GV <sub>DD</sub>   | 10    |  |  |
|                               | PMC                                                                                                                                      |          |                    |       |  |  |
| QUIESCE                       | B36                                                                                                                                      | 0        | OV <sub>DD</sub>   | —     |  |  |
| System Control                |                                                                                                                                          |          |                    |       |  |  |

# Table 67. MPC8358E TBGA Pinout Listing (continued)

System PLL Configuration

| RCWL[SPMF] | System PLL<br>Multiplication Factor |
|------------|-------------------------------------|
| 1100       | × 12                                |
| 1101       | × 13                                |
| 1110       | × 14                                |
| 1111       | × 15                                |

The RCWL[SVCOD] denotes the system PLL VCO internal frequency as shown in this table.

| -           |             |
|-------------|-------------|
| RCWL[SVCOD] | VCO Divider |
| 00          | 4           |
| 01          | 8           |
| 10          | 2           |
| 11          | Reserved    |

# Table 71. System PLL VCO Divider

# NOTE

The VCO divider must be set properly so that the system VCO frequency is in the range of 600-1400 MHz.

The system VCO frequency is derived from the following equations:

- $csb_clk = \{PCI_SYNC_IN \times (1 + CFG_CLKIN_DIV)\} \times SPMF$
- System VCO Frequency = *csb\_clk* × VCO divider (if both RCWL[DDRCM] and RCWL[LBCM] are cleared) OR
- System VCO frequency =  $2 \times csb_clk \times$  VCO divider (if either RCWL[DDRCM] or RCWL[LBCM] are set).

As described in Section 21, "Clocking," the LBCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). This table shows the expected frequency values for the CSB frequency for select *csb\_clk* to CLKIN/PCI\_SYNC\_IN ratios.

|                                        |      |                                                    | Input Clock Frequency (MHz) <sup>2</sup> |     |       |       |
|----------------------------------------|------|----------------------------------------------------|------------------------------------------|-----|-------|-------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67                                    | 25  | 33.33 | 66.67 |
|                                        |      |                                                    | csb_clk Frequency (MHz)                  |     |       |       |
| Low                                    | 0010 | 2:1                                                |                                          |     |       | 133   |
| Low                                    | 0011 | 3:1                                                |                                          |     | 100   | 200   |
| Low                                    | 0100 | 4:1                                                |                                          | 100 | 133   | 266   |
| Low                                    | 0101 | 5:1                                                |                                          | 125 | 166   | 333   |

## Table 72. CSB Frequency Options



System PLL Configuration

|                                        |      |                                                    | Ir    | Input Clock Frequency (MHz) <sup>2</sup> |              |       |  |  |
|----------------------------------------|------|----------------------------------------------------|-------|------------------------------------------|--------------|-------|--|--|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67 | 25                                       | 33.33        | 66.67 |  |  |
|                                        |      |                                                    |       | csb_clk Freq                             | juency (MHz) |       |  |  |
| Low                                    | 0110 | 6:1                                                | 100   | 150                                      | 200          |       |  |  |
| Low                                    | 0111 | 7:1                                                | 116   | 175                                      | 233          |       |  |  |
| Low                                    | 1000 | 8:1                                                | 133   | 200                                      | 266          |       |  |  |
| Low                                    | 1001 | 9:1                                                | 150   | 225                                      | 300          |       |  |  |
| Low                                    | 1010 | 10:1                                               | 166   | 250                                      | 333          |       |  |  |
| Low                                    | 1011 | 11:1                                               | 183   | 275                                      |              |       |  |  |
| Low                                    | 1100 | 12:1                                               | 200   | 300                                      |              |       |  |  |
| Low                                    | 1101 | 13:1                                               | 216   | 325                                      |              |       |  |  |
| Low                                    | 1110 | 14:1                                               | 233   |                                          | -            |       |  |  |
| Low                                    | 1111 | 15:1                                               | 250   |                                          |              |       |  |  |
| Low                                    | 0000 | 16:1                                               | 266   |                                          |              |       |  |  |
| High                                   | 0010 | 2:1                                                |       | -                                        |              | 133   |  |  |
| High                                   | 0011 | 3:1                                                |       |                                          | 100          | 200   |  |  |
| High                                   | 0100 | 4:1                                                |       |                                          | 133          | 266   |  |  |
| High                                   | 0101 | 5:1                                                |       |                                          | 166          | 333   |  |  |
| High                                   | 0110 | 6:1                                                |       |                                          | 200          |       |  |  |
| High                                   | 0111 | 7:1                                                |       |                                          | 233          |       |  |  |
| High                                   | 1000 | 8:1                                                |       |                                          |              |       |  |  |
| High                                   | 1001 | 9:1                                                |       |                                          |              |       |  |  |
| High                                   | 1010 | 10:1                                               |       |                                          |              |       |  |  |
| High                                   | 1011 | 11:1                                               |       |                                          |              |       |  |  |
| High                                   | 1100 | 12:1                                               |       |                                          |              |       |  |  |
| High                                   | 1101 | 13:1                                               |       |                                          |              |       |  |  |
| High                                   | 1110 | 14:1                                               |       |                                          |              |       |  |  |
| High                                   | 1111 | 15:1                                               |       |                                          |              |       |  |  |
| High                                   | 0000 | 16:1                                               |       |                                          |              |       |  |  |

## Table 72. CSB Frequency Options (continued)

<sup>1</sup> CFG\_CLKIN\_DIV is only used for host mode; CLKIN must be tied low and CFG\_CLKIN\_DIV must be pulled down (low) in agent mode.

 $^2\,$  CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.



The QUICC Engine block VCO frequency is derived from the following equations:

 $ce_clk = (primary clock input \times CEPMF) \div (1 + CEPDF)$ 

QE VCO Frequency =  $ce_clk \times VCO$  divider  $\times (1 + CEPDF)$ 

# 21.4 Suggested PLL Configurations

To simplify the PLL configurations, the device might be separated into two clock domains. The first domain contains the CSB PLL and the core PLL. The core PLL is connected serially to the CSB PLL, and has the csb\_clk as its input clock. The second clock domain has the QUICC Engine block PLL. The clock domains are independent, and each of their PLLs are configured separately. Both of the domains has one common input clock. This table shows suggested PLL configurations for 33 and 66 MHz input clocks and illustrates each of the clock domains separately. Any combination of clock domains setting with same input clock are valid. Refer to Section 21, "Clocking," for the appropriate operating frequencies for your device.

| Conf<br>No. <sup>1</sup> | SPMF | CORE<br>PLL | CEPMF | CEPDF  | Input<br>Clock Freq<br>(MHz) | CSB Freq<br>(MHz) | Core Freq<br>(MHz) | QUICC<br>Engine<br>Freq (MHz) | 400<br>(MHz) | 533<br>(MHz) | 667<br>(MHz) |
|--------------------------|------|-------------|-------|--------|------------------------------|-------------------|--------------------|-------------------------------|--------------|--------------|--------------|
|                          |      |             |       | 33 MH: | z CLKIN/PCI                  | SYNC_IN           | Options            |                               |              |              |              |
| s1                       | 0100 | 0000100     | æ     | æ      | 33                           | 133               | 266                | —                             | 8            | 8            | 8            |
| s2                       | 0100 | 0000101     | æ     | æ      | 33                           | 133               | 333                | _                             | 8            | ∞            | 8            |
| s3                       | 0101 | 0000100     | æ     | æ      | 33                           | 166               | 333                | _                             | 8            | 8            | 8            |
| s4                       | 0101 | 0000101     | æ     | æ      | 33                           | 166               | 416                |                               |              | 8            | 8            |
| s5                       | 0110 | 0000100     | æ     | æ      | 33                           | 200               | 400                |                               | 8            | 8            | 8            |
| s6                       | 0110 | 0000110     | æ     | æ      | 33                           | 200               | 600                |                               |              | —            | 8            |
| s7                       | 0111 | 0000011     | æ     | æ      | 33                           | 233               | 350                |                               | 8            | 8            | 8            |
| s8                       | 0111 | 0000100     | æ     | æ      | 33                           | 233               | 466                |                               |              | 8            | 8            |
| s9                       | 0111 | 0000101     | æ     | æ      | 33                           | 233               | 583                |                               |              | _            | 8            |
| s10                      | 1000 | 0000011     | æ     | æ      | 33                           | 266               | 400                |                               | 8            | 8            | 8            |
| s11                      | 1000 | 0000100     | æ     | æ      | 33                           | 266               | 533                |                               |              | 8            | 8            |
| s12                      | 1000 | 0000101     | æ     | æ      | 33                           | 266               | 667                |                               |              | _            | 8            |
| s13                      | 1001 | 0000010     | æ     | æ      | 33                           | 300               | 300                |                               | 8            | 8            | 8            |
| s14                      | 1001 | 0000011     | æ     | æ      | 33                           | 300               | 450                | _                             |              | 8            | 8            |
| s15                      | 1001 | 0000100     | æ     | æ      | 33                           | 300               | 600                | _                             |              | —            | 8            |
| s16                      | 1010 | 0000010     | æ     | æ      | 33                           | 333               | 333                | _                             | 8            | 8            | 8            |
| s17                      | 1010 | 0000011     | æ     | æ      | 33                           | 333               | 500                | _                             |              | 8            | 8            |
| s18                      | 1010 | 0000100     | æ     | æ      | 33                           | 333               | 667                | _                             |              | —            | 8            |
| c1                       | æ    | æ           | 01001 | 0      | 33                           |                   |                    | 300                           | 8            | 8            | 8            |
| c2                       | æ    | æ           | 01100 | 0      | 33                           | _                 | _                  | 400                           | 8            | 8            | 8            |
| c3                       | æ    | æ           | 01110 | 0      | 33                           | _                 | _                  | 466                           | _            | 8            | 8            |
| c4                       | æ    | æ           | 01111 | 0      | 33                           |                   |                    | 500                           | _            | 8            | 8            |

Table 76. Suggested PLL Configurations



# 22.3.1 Experimental Determination of the Junction Temperature with a Heat Sink

When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

$$T_J = T_C + (R_{\theta JC} \times P_D)$$

where:

 $T_I$  = junction temperature (° C)

 $T_C$  = case temperature of the package (° C)

 $R_{\theta JC}$  = junction to case thermal resistance (° C/W)

 $P_D$  = power dissipation (W)

# 23 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8360E/58E. Additional information can be found in *MPC8360E/MPC8358E PowerQUICC Design Checklist* (AN3097).

# 23.1 System Clocking

The device includes two PLLs, as follows.

- The platform PLL (AV<sub>DD</sub>1) generates the platform clock from the externally supplied CLKIN input. The frequency ratio between the platform and CLKIN is selected using the platform PLL ratio configuration bits as described in Section 21.1, "System PLL Configuration."
- The e300 core PLL (AV<sub>DD</sub>2) generates the core clock as a slave to the platform clock. The frequency ratio between the e300 core clock and the platform clock is selected using the e300 PLL ratio configuration bits as described in Section 21.2, "Core PLL Configuration."

# 23.2 PLL Power Supply Filtering

Each of the PLLs listed above is provided with power through independent power supply pins ( $AV_{DD}$ 1,  $AV_{DD}$ 2, respectively). The  $AV_{DD}$  level should always be equivalent to  $V_{DD}$ , and preferably these voltages are derived directly from  $V_{DD}$  through a low frequency filter scheme such as the following.

There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide five independent filter circuits as illustrated in Figure 56, one to each of the five  $AV_{DD}$  pins. By providing independent filters to each PLL, the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

Each circuit should be placed as close as possible to the specific  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of package, without the inductance of vias.



| Table 82. | Revision | History | (continued) |
|-----------|----------|---------|-------------|
|-----------|----------|---------|-------------|

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3              | 03/2010 | <ul> <li>Changed references to RCWH[PCICKEN] to RCWH[PCICKDRV].</li> <li>In Table 2, added extended temperature characteristics.</li> <li>Added Figure 6, "DDR Input Timing Diagram."</li> <li>In Figure 53, "Mechanical Dimensions and Bottom Surface Nomenclature of the TBGA Package," removed watermark.</li> <li>Updated the title of Table 19,"DDR SDRAM Input AC Timing Specifications."</li> <li>In Table 20, "DDR and DDR2 SDRAM Input AC Timing Specifications Mode," changed table subtitle.</li> <li>In Table 20, "DDR and DDR2 SDRAM Input AC Timing Specifications Mode," changed table subtitle.</li> <li>In Table 27–Table 30, and Table 33—Table 34, changed the rise and fall time specifications to reference 20–80% and 80–20% of the voltage supply, respectively.</li> <li>In Table 38, "IEEE 1588 Timer AC Specifications," changed units to "ns" for t<sub>I2DVKH</sub>.</li> <li>In Table 45, "I2C AC Electrical Specifications," changed units to "ns" for t<sub>I2DVKH</sub>.</li> <li>In Table 66, "MPC8360E TBGA Pinout Listing," and Table 67 "MPC8358E TBGA Pinout Listing, added note 7: "This pin must always be tied to GND" to the TEST pin and added a note to SPARE1 stating: "This pin must always be left not connected."</li> <li>In Section 4, "Clock Input Timing," added note regarding rise/fall time on QUICC Engine block input pins.</li> <li>Added Section 4.1, "injol/100/1000 Ethernet DC Electrical Characteristics."</li> <li>In Section 2.1, "Pinout Listing," added sentence stating "Refer to AN3097, 'MPC8360/MPC8358E PowerQUICC Design Checklist,' for proper pin termination and usage."</li> <li>In Section 21, "Clocking," removed statement: "The OCCR[PCICDn] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI_CLK_OUTn signals."</li> <li>In Section 21.1, "System PLL Configuration," updated the system VCO frequency conditions.</li> <li>In Table 80, added extended temperature characteristics.</li> </ul> |
| 2              | 12/2007 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, and PowerQUICC are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2011 Freescale Semiconductor, Inc.

Document Number: MPC8360EEC Rev. 5 09/2011



