# E·XFL

### NXP USA Inc. - MPC8360ZUALFH Datasheet



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Package / Case<br>Supplier Device Package | 740-LBGA<br>740-TBGA (37.5x37.5) |
|-------------------------------------------|----------------------------------|
| Security Features                         | -                                |
| Operating Temperature                     | 0°C ~ 105°C (TA)                 |
| Voltage - I/O                             | 1.8V, 2.5V, 3.3V                 |
| USB                                       | USB 1.x (1)                      |
| SATA                                      | -                                |
| Ethernet                                  | 10/100/1000Mbps (1)              |
| Display & Interface Controllers           | -                                |
| Graphics Acceleration                     | No                               |
| RAM Controllers                           | DDR, DDR2                        |
| Co-Processors/DSP                         | Communications; QUICC Engine     |
| Speed                                     | 667MHz                           |
| Number of Cores/Bus Width                 | 1 Core, 32-Bit                   |
| Core Processor                            | PowerPC e300                     |
| Product Status                            | Obsolete                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- 10/100 Mbps Ethernet/IEEE Std. 802.3<sup>TM</sup> CDMA/CS interface through a media-independent interface (MII, RMII, RGMII)<sup>1</sup>
- 1000 Mbps Ethernet/IEEE 802.3 CDMA/CS interface through a media-independent interface (GMII, RGMII, TBI, RTBI) on UCC1 and UCC2
- 9.6-Kbyte jumbo frames
- ATM full-duplex SAR, up to 622 Mbps (OC-12/STM-4), AAL0, AAL1, and AAL5 in accordance ITU-T I.363.5
- ATM AAL2 CPS, SSSAR, and SSTED up to 155 Mbps (OC-3/STM-1) Mbps full duplex (with 4 CPS packets per cell) in accordance ITU-T I.366.1 and I.363.2
- ATM traffic shaping for CBR, VBR, UBR, and GFR traffic types compatible with ATM forum TM4.1 for up to 64-Kbyte simultaneous ATM channels
- ATM AAL1 structured and unstructured circuit emulation service (CES 2.0) in accordance with ITU-T I.163.1 and ATM Forum af-vtoa-00-0078.000
- IMA (Inverse Multiplexing over ATM) for up to 31 IMA links over 8 IMA groups in accordance with the ATM forum AF-PHY-0086.000 (Version 1.0) and AF-PHY-0086.001 (Version 1.1)
- ATM Transmission Convergence layer support in accordance with ITU-T I.432
- ATM OAM handling features compatible with ITU-T I.610
- PPP, Multi-Link (ML-PPP), Multi-Class (MC-PPP) and PPP mux in accordance with the following RFCs: 1661, 1662, 1990, 2686, and 3153
- IP support for IPv4 packets including TOS, TTL, and header checksum processing
- Ethernet over first mile IEEE 802.3ah
- Shim header
- Ethernet-to-Ethernet/AAL5/AAL2 inter-working
- L2 Ethernet switching using MAC address or IEEE Std. 802.1P/Q<sup>™</sup> VLAN tags
- ATM (AAL2/AAL5) to Ethernet (IP) interworking in accordance with RFC2684 including bridging of ATM ports to Ethernet ports
- Extensive support for ATM statistics and Ethernet RMON/MIB statistics
- AAL2 protocol rate up to 4 CPS at OC-3/STM-1 rate
- Packet over Sonet (POS) up to 622-Mbps full-duplex 124 MultiPHY
- POS hardware; microcode must be loaded as an IRAM package
- Transparent up to 70-Mbps full-duplex
- HDLC up to 70-Mbps full-duplex
- HDLC BUS up to 10 Mbps
- Asynchronous HDLC
- UART
- BISYNC up to 2 Mbps
- User-programmable Virtual FIFO size
- QUICC multichannel controller (QMC) for 64 TDM channels
- One multichannel communication controller (MCC) only on the MPC8360E supporting the following:
  - 256 HDLC or transparent channels
  - 128 SS7 channels
  - Almost any combination of subgroups can be multiplexed to single or multiple TDM interfaces
- Two UTOPIA/POS interfaces on the MPC8360E supporting 124 MultiPHY each (optional 2\*128 MultiPHY with extended address) and one UTOPIA/POS interface on the MPC8358E supporting 31/124 MultiPHY
- Two serial peripheral interfaces (SPI); SPI2 is dedicated to Ethernet PHY management

1.SMII or SGMII media-independent interface is not currently supported.



**Overall DC Electrical Characteristics** 

## 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

## 2.1.1 Absolute Maximum Ratings

This table provides the absolute maximum ratings.

### Table 1. Absolute Maximum Ratings<sup>1</sup>

|                                                                         | Characteristic                                                                                              | Symbol                             | Max Value                        | Unit | Notes |
|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------|------|-------|
| Core and PLL supply                                                     | voltage for                                                                                                 | V <sub>DD</sub> & AV <sub>DD</sub> | -0.3 to 1.32                     | V    | —     |
|                                                                         | t Number with<br>label of AD=266MHz and AG=400MHz &<br>ency label of E=300MHz & G=400MHz                    |                                    |                                  |      |       |
|                                                                         | t Number with<br>label of AG=400MHz and AJ=533MHz &<br>ency label of G=400MHz                               |                                    |                                  |      |       |
| Core and PLL supply                                                     | voltage for                                                                                                 | V <sub>DD</sub> & AV <sub>DD</sub> | -0.3 to 1.37                     | V    | —     |
| MPC8360 device Part<br>Processor Frequency<br>Frequency label of H=     | label of AL=667MHz and QUICC Engine                                                                         |                                    |                                  |      |       |
| DDR and DDR2 DRA                                                        | M I/O voltage<br>DDR<br>DDR2                                                                                | GV <sub>DD</sub>                   | -0.3 to 2.75<br>-0.3 to 1.89     | V    | —     |
| Three-speed Ethernet                                                    | I/O, MII management voltage                                                                                 | LV <sub>DD</sub>                   | -0.3 to 3.63                     | V    | —     |
| PCI, local bus, DUAR <sup>-</sup><br>I <sup>2</sup> C, SPI, and JTAG I/ | Γ, system control and power management,<br>) voltage                                                        | OV <sub>DD</sub>                   | -0.3 to 3.63                     | V    | —     |
| Input voltage                                                           | DDR DRAM signals                                                                                            | MV <sub>IN</sub>                   | -0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5  |
|                                                                         | DDR DRAM reference                                                                                          | MV <sub>REF</sub>                  | -0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5  |
|                                                                         | Three-speed Ethernet signals                                                                                | LV <sub>IN</sub>                   | -0.3 to (LV <sub>DD</sub> + 0.3) | V    | 4, 5  |
|                                                                         | Local bus, DUART, CLKIN, system<br>control and power management, I <sup>2</sup> C, SPI,<br>and JTAG signals | OV <sub>IN</sub>                   | -0.3 to (OV <sub>DD</sub> + 0.3) | V    | 3, 5  |
|                                                                         | PCI                                                                                                         | OV <sub>IN</sub>                   | -0.3 to (OV <sub>DD</sub> + 0.3) | V    | 6     |



Power Sequencing

## 2.2.1 Power-Up Sequencing

MPC8360E/58E does not require the core supply voltage ( $V_{DD}$  and  $AV_{DD}$ ) and I/O supply voltages ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) to be applied in any particular order. During the power ramp up, before the power supplies are stable and if the I/O voltages are supplied before the core voltage, there may be a period of time that all input and output pins are actively be driven and cause contention and excessive current from 3A to 5A. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltage ( $V_{DD}$ ) before the I/O voltage ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) and assert PORESET before the power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V, see this figure.



Figure 5. Power Sequencing Example

I/O voltage supplies (GV<sub>DD</sub>, LV<sub>DD</sub>, and OV<sub>DD</sub>) do not have any ordering requirements with respect to one another.

### 2.2.2 Power-Down Sequencing

The MPC8360E/58E does not require the core supply voltage and I/O supply voltages to be powered down in any particular order.

# **3 Power Characteristics**

The estimated typical power dissipation values are shown in these tables.

| Table 4. MPC8360E TBG/ | Core Power Dissipation <sup>1</sup> |
|------------------------|-------------------------------------|
|------------------------|-------------------------------------|

| Core<br>Frequency (MHz) | CSB<br>Frequency (MHz) | QUICC Engine<br>Frequency (MHz) | Typical | Maximum | Unit | Notes      |
|-------------------------|------------------------|---------------------------------|---------|---------|------|------------|
| 266                     | 266                    | 500                             | 5.0     | 5.6     | W    | 2, 3, 5    |
| 400                     | 266                    | 400                             | 4.5     | 5.0     | W    | 2, 3, 4    |
| 533                     | 266                    | 400                             | 4.8     | 5.3     | W    | 2, 3, 4    |
| 667                     | 333                    | 400                             | 5.8     | 6.3     | W    | 3, 6, 7, 8 |
| 500                     | 333                    | 500                             | 5.9     | 6.4     | W    | 3, 6, 7, 8 |



#### DDR and DDR2 SDRAM AC Electrical Characteristics

| Parameter/Condition                                     | Symbol            | Min                      | Мах                      | Unit | Notes |
|---------------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| Input high voltage                                      | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    |       |
| Input low voltage                                       | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.18 | V    | _     |
| Output leakage current                                  | I <sub>OZ</sub>   | —                        | ±10                      | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V)         | I <sub>ОН</sub>   | -15.2                    |                          | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.35 V)          | I <sub>OL</sub>   | 15.2                     | _                        | mA   | _     |
| MV <sub>REF</sub> input leakage current                 | I <sub>VREF</sub> | —                        | ±10                      | μA   | —     |
| Input current (0 V ≰⁄ <sub>IN</sub> ≤OV <sub>DD</sub> ) | I <sub>IN</sub>   | —                        | ±10                      | μA   | _     |

### Table 16. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V (continued)

#### Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

- 2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.
- 4. Output leakage is measured with all outputs disabled, 0 V  $\leq$ V<sub>OUT</sub>  $\leq$ GV<sub>DD</sub>.

This table provides the DDR capacitance when  $GV_{DD}(typ) = 2.5$  V.

### Table 17. DDR SDRAM Capacitance for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 2.5 V ± 0.125 V, f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

## 6.2 DDR and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR and DDR2 SDRAM interface.

### 6.2.1 DDR and DDR2 SDRAM Input AC Timing Specifications

This table provides the input AC timing specifications for the DDR2 SDRAM interface when  $GV_{DD}(typ) = 1.8 V$ .

### Table 18. DDR2 SDRAM Input AC Timing Specifications for GV<sub>DD</sub>(typ) = 1.8 V

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | _                        | MV <sub>REF</sub> – 0.25 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 |                          | V    | —     |



# Table 21. DDR and DDR2 SDRAM Output AC Timing Specifications for Source Synchronous Mode (continued)

At recommended operating conditions with  $GV_{DD}$  of (1.8 V or 2.5 V) ± 5%.

| Parameter <sup>8</sup> | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|------------------------|---------------------|------|-----|------|-------|
| MDQS epilogue end      | t <sub>DDKHME</sub> | -0.6 | 0.9 | ns   | 7     |

#### Notes:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/ $\overline{MCK}$  referenced measurements are made from the crossing of the two signals ±0.1 V.
- In the source synchronous mode, MCK/MCK can be shifted in ¼ applied cycle increments through the clock control register. For the skew measurements referenced for t<sub>AOSKEW</sub> it is assumed that the clock adjustment is set to align the address/command valid with the rising edge of MCK.
- ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the clock control register is set to adjust the memory clocks by ½ applied cycle.
- 5. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. In source synchronous mode, this is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. Refer MPC8360E PowerQUICC II Pro Integrated Communications Processor Reference Manual for a description and understanding of the timing modifications enabled by use of these bits.
- Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the device.
- All outputs are referenced to the rising edge of MCK(n) at the pins of the device. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.
- 8. AC timing values are based on the DDR data rate, which is twice the DDR memory bus frequency.
- In rev. 2.0 silicon, t<sub>DDKHMH</sub> maximum meets the specification of 0.6 ns. In rev. 2.0 silicon, due to errata, t<sub>DDKHMH</sub> minimum is –0.9 ns. Refer to Errata DDR18 in *Chip Errata for the MPC8360E, Rev. 1*.

This figure shows the DDR SDRAM output timing for address skew with respect to any MCK.







GMII, MII, RMII, TBI, RGMII, and RTBI AC Timing Specifications

## 8.2.4.2 TBI Receive AC Timing Specifications

This table provides the TBI receive AC timing specifications.

### Table 34. TBI Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                                    | Symbol <sup>1</sup>                 | Min | Тур  | Мах | Unit | Notes |
|--------------------------------------------------------|-------------------------------------|-----|------|-----|------|-------|
| PMA_RX_CLK clock period                                | t <sub>TRX</sub>                    | _   | 16.0 | _   | ns   | —     |
| PMA_RX_CLK skew                                        | t <sub>SKTRX</sub>                  | 7.5 | —    | 8.5 | ns   | —     |
| RX_CLK duty cycle                                      | t <sub>TRXH</sub> /t <sub>TRX</sub> | 40  | —    | 60  | %    | —     |
| RCG[9:0] setup time to rising PMA_RX_CLK               | t <sub>TRDVKH</sub>                 | 2.5 | —    | _   | ns   | 2     |
| RCG[9:0] hold time to rising PMA_RX_CLK                | t <sub>TRDXKH</sub>                 | 1.0 | —    | _   | ns   | 2     |
| RX_CLK clock rise time, $V_{IL}(min)$ to $V_{IH}(max)$ | t <sub>TRXR</sub>                   | 0.7 | —    | 2.4 | ns   | —     |
| RX_CLK clock fall time, $V_{IH}(max)$ to $V_{IL}(min)$ | t <sub>TRXF</sub>                   | 0.7 | —    | 2.4 | ns   | _     |

Notes:

- 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>TRDVKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>TRDXKH</sub> symbolizes TBI receive timing (TR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>TRX</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TRX</sub> represents the TBI (T) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (TRX).</sub>
- 2. Setup and hold time of even numbered RCG are measured from riding edge of PMA\_RX\_CLK1. Setup and hold time of odd numbered RCG are measured from riding edge of PMA\_RX\_CLK0.

This figure shows the TBI receive AC timing diagram.



Figure 19. TBI Receive AC Timing Diagram



#### **Ethernet Management Interface Electrical Characteristics**

This figure shows the RGMII and RTBI AC timing and multiplexing diagrams.



Figure 20. RGMII and RTBI AC Timing and Multiplexing Diagrams

## 8.3 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for GMII, RGMII, TBI, and RTBI are specified in Section 8.1, "Three-Speed Ethernet Controller (10/100/1000 Mbps)— GMII/MII/RMII/TBI/RGMII/RTBI Electrical Characteristics."

### 8.3.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in this table.

| Parameter              | Symbol           | Conditions                |                                | Min  | Мах                    | Unit |
|------------------------|------------------|---------------------------|--------------------------------|------|------------------------|------|
| Supply voltage (3.3 V) | OV <sub>DD</sub> | —                         |                                | 2.97 | 3.63                   | V    |
| Output high voltage    | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA | $OV_{DD} = Min$                | 2.10 | OV <sub>DD</sub> + 0.3 | V    |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA  | OV <sub>DD</sub> = Min         | GND  | 0.50                   | V    |
| Input high voltage     | V <sub>IH</sub>  | -                         | —                              |      | _                      | V    |
| Input low voltage      | V <sub>IL</sub>  | _                         |                                | _    | 0.80                   | V    |
| Input current          | I <sub>IN</sub>  | 0 V ≤V <sub>IN</sub>      | <sub>N</sub> ≤OV <sub>DD</sub> | _    | ±10                    | μA   |

| able 36. MII Management DC Electrical Characteristics When Powered at 3.3 V |
|-----------------------------------------------------------------------------|
|-----------------------------------------------------------------------------|



This figure shows the PCI input AC timing conditions.



Figure 37. PCI Input AC Timing Measurement Conditions

This figure shows the PCI output AC timing conditions.



## 13 Timers

This section describes the DC and AC electrical specifications for the timers of the MPC8360E/58E.

## **13.1 Timers DC Electrical Characteristics**

This table provides the DC electrical characteristics for the device timer pins, including TIN, TOUT, TGATE, and RTC\_CLK.

**Table 49. Timers DC Electrical Characteristics** 

| Characteristic      | Symbol          | Condition                      | Min  | Мах                    | Unit |
|---------------------|-----------------|--------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA      | 2.4  |                        | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA       | _    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA       | _    | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                              | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                              | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | $0 V \leq V_{IN} \leq OV_{DD}$ | _    | ±10                    | μA   |





## 14.2 GPIO AC Timing Specifications

This table provides the GPIO input and output AC timing specifications.

### Table 52. GPIO Input AC Timing Specifications<sup>1</sup>

| Characteristic                  | Symbol <sup>2</sup> | Тур | Unit |  |
|---------------------------------|---------------------|-----|------|--|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub>  | 20  | ns   |  |

#### Notes:

- 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.
- 2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation.

This figure provides the AC test load for the GPIO.



Figure 40. GPIO AC Test Load

## 15 IPIC

This section describes the DC and AC electrical specifications for the external interrupt pins of the MPC8360E/58E.

## **15.1 IPIC DC Electrical Characteristics**

This table provides the DC electrical characteristics for the external interrupt pins of the IPIC.

### Table 53. IPIC DC Electrical Characteristics

| Characteristic     | Symbol          | Condition                | Min  | Мах                    | Unit |
|--------------------|-----------------|--------------------------|------|------------------------|------|
| Input high voltage | V <sub>IH</sub> | _                        | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage  | V <sub>IL</sub> | —                        | -0.3 | 0.8                    | V    |
| Input current      | I <sub>IN</sub> | —                        | —    | ±10                    | μA   |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA | —    | 0.5                    | V    |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | —    | 0.4                    | V    |

#### Notes:

1. This table applies for pins IRQ[0:7], IRQ\_OUT, MCP\_OUT, and CE ports Interrupts.

2. IRQ\_OUT and MCP\_OUT are open drain pins, thus V<sub>OH</sub> is not relevant for those pins.



**IPIC AC Timing Specifications** 

## 15.2 IPIC AC Timing Specifications

This table provides the IPIC input and output AC timing specifications.

### Table 54. IPIC Input AC Timing Specifications<sup>1</sup>

| Characteristic                  | Symbol <sup>2</sup> | Min | Unit |  |
|---------------------------------|---------------------|-----|------|--|
| IPIC inputs—minimum pulse width | t <sub>PIWID</sub>  | 20  | ns   |  |

#### Notes:

1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.

IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by any
external synchronous logic. IPIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when
working in edge triggered mode.

# 16 SPI

This section describes the DC and AC electrical specifications for the SPI of the MPC8360E/58E.

## 16.1 SPI DC Electrical Characteristics

This table provides the DC electrical characteristics for the device SPI.

### Table 55. SPI DC Electrical Characteristics

| Characteristic      | Symbol          | Condition                              | Min  | Max                    | Unit |
|---------------------|-----------------|----------------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -6.0 mA              | 2.4  | _                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 6.0 mA               | —    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA               | —    | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub> | —                                      | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                                      | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | 0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> | —    | ±10                    | μA   |

## 16.2 SPI AC Timing Specifications

This table and provide the SPI input and output AC timing specifications.

Table 56. SPI AC Timing Specifications<sup>1</sup>

| Characteristic                                           | Symbol <sup>2</sup>                        | Min | Max   | Unit |
|----------------------------------------------------------|--------------------------------------------|-----|-------|------|
| SPI outputs—Master mode (internal clock) delay           | t <sub>NIKHOX</sub><br>t <sub>NIKHOV</sub> | 0.3 | 8     | ns   |
| SPI outputs—Slave mode (external clock) delay            | t <sub>NEKHOX</sub><br>t <sub>NEKHOV</sub> | 2   | <br>8 | ns   |
| SPI inputs—Master mode (internal clock) input setup time | t <sub>NIIVKH</sub>                        | 8   | —     | ns   |
| SPI inputs—Master mode (internal clock) input hold time  | t <sub>NIIXKH</sub>                        | 0   | —     | ns   |
| SPI inputs—Slave mode (external clock) input setup time  | t <sub>NEIVKH</sub>                        | 4   |       | ns   |



#### **SPI AC Timing Specifications**

| Table 56. | SPI AC | Timing | Specifications <sup>1</sup> |
|-----------|--------|--------|-----------------------------|
|-----------|--------|--------|-----------------------------|

| Characteristic                                         | Symbol <sup>2</sup> | Min | Max | Unit |
|--------------------------------------------------------|---------------------|-----|-----|------|
| SPI inputs—Slave mode (external clock) input hold time | t <sub>NEIXKH</sub> | 2   | —   | ns   |

Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).

This figure provides the AC test load for the SPI.



Figure 41. SPI AC Test Load

These figures represent the AC timing from Table 56. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

This figure shows the SPI timing in slave mode (external clock).



Note: The clock edge is selectable on SPI.

### Figure 42. SPI AC Timing in Slave Mode (External Clock) Diagram

This figure shows the SPI timing in Master mode (internal clock).







**TDM/SI DC Electrical Characteristics** 

# 17 TDM/SI

This section describes the DC and AC electrical specifications for the time-division-multiplexed and serial interface of the MPC8360E/58E.

## 17.1 TDM/SI DC Electrical Characteristics

This table provides the DC electrical characteristics for the device TDM/SI.

Table 57. TDM/SI DC Electrical Characteristics

| Characteristic      | Symbol          | Condition                              | Min  | Мах                    | Unit |
|---------------------|-----------------|----------------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2.0 mA              | 2.4  | _                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA               | _    | 0.5                    | V    |
| Input high voltage  | V <sub>IH</sub> | _                                      | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | _                                      | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | 0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> | —    | ±10                    | μA   |

## 17.2 TDM/SI AC Timing Specifications

This table provides the TDM/SI input and output AC timing specifications.

| Table 58. | TDM/SI | AC | Timina                                | S | pecifications <sup>1</sup> | l |
|-----------|--------|----|---------------------------------------|---|----------------------------|---|
|           |        |    | · · · · · · · · · · · · · · · · · · · | - | o o o ni o a no no         |   |

| Characteristic                                | Symbol <sup>2</sup> | Min | Max <sup>3</sup> | Unit |
|-----------------------------------------------|---------------------|-----|------------------|------|
| TDM/SI outputs—External clock delay           | t <sub>SEKHOV</sub> | 2   | 10               | ns   |
| TDM/SI outputs—External clock high impedance  | t <sub>SEKHOX</sub> | 2   | 10               | ns   |
| TDM/SI inputs—External clock input setup time | t <sub>SEIVKH</sub> | 5   | —                | ns   |
| TDM/SI inputs—External clock input hold time  | t <sub>SEIXKH</sub> | 2   | —                | ns   |

Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>SEKHOX</sub> symbolizes the TDM/SI outputs external timing (SE) for the time t<sub>TDM/SI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
  </sub>
- 3. Timings are measured from the positive or negative edge of the clock, according to SIxMR [CE] and SITXCEI[TXCEIx]. Refer *MPC8360E Integrated Communications Processor Reference Manual* for more details.

This figure provides the AC test load for the TDM/SI.



Figure 44. TDM/SI AC Test Load

Figure 45 represents the AC timing from Table 56. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.



This figure shows the TDM/SI timing with external clock.



Note: The clock edge is selectable on TDM/SI



## 17.3 UTOPIA/POS

This section describes the DC and AC electrical specifications for the UTOPIA/POS of the MPC8360E/58E.

## **17.4 UTOPIA/POS DC Electrical Characteristics**

This table provides the DC electrical characteristics for the device UTOPIA.

 Table 59. UTOPIA DC Electrical Characteristics

| Characteristic      | Symbol          | Condition                              | Min  | Мах                    | Unit |
|---------------------|-----------------|----------------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA              | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA               | —    | 0.5                    | V    |
| Input high voltage  | V <sub>IH</sub> | _                                      | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | _                                      | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | 0 V ≤V <sub>IN</sub> ≤OV <sub>DD</sub> | —    | ±10                    | μA   |

## 17.5 UTOPIA/POS AC Timing Specifications

This table provides the UTOPIA input and output AC timing specifications.

Table 60. UTOPIA AC Timing Specifications<sup>1</sup>

| Characteristic                                | Symbol <sup>2</sup> | Min | Max  | Unit | Notes |
|-----------------------------------------------|---------------------|-----|------|------|-------|
| UTOPIA outputs—Internal clock delay           | t <sub>UIKHOV</sub> | 0   | 11.5 | ns   | —     |
| UTOPIA outputs—External clock delay           | t <sub>UEKHOV</sub> | 1   | 11.6 | ns   | _     |
| UTOPIA outputs—Internal clock high impedance  | t <sub>UIKHOX</sub> | 0   | 8.0  | ns   | _     |
| UTOPIA outputs—External clock high impedance  | t <sub>UEKHOX</sub> | 1   | 10.0 | ns   | _     |
| UTOPIA inputs—Internal clock input setup time | t <sub>UIIVKH</sub> | 6   | _    | ns   | _     |
| UTOPIA inputs—External clock input setup time | t <sub>UEIVKH</sub> | 4   | _    | ns   | 3     |



#### HDLC, BISYNC, Transparent, and Synchronous UART AC Timing Specifications

| Characteristic                         | Symbol <sup>2</sup> | Min  | Мах | Unit |
|----------------------------------------|---------------------|------|-----|------|
| Outputs—Internal clock high impedance  | t <sub>HIKHOX</sub> | -0.5 | 5.5 | ns   |
| Outputs—External clock high impedance  | t <sub>HEKHOX</sub> | 1    | 8   | ns   |
| Inputs—Internal clock input setup time | t <sub>HIIVKH</sub> | 8.5  | —   | ns   |
| Inputs—External clock input setup time | t <sub>HEIVKH</sub> | 4    | —   | ns   |
| Inputs—Internal clock input hold time  | t <sub>HIIXKH</sub> | 1.4  | —   | ns   |
| Inputs—External clock input hold time  | t <sub>HEIXKH</sub> | 1    | _   | ns   |

### Table 62. HDLC, BISYNC, and Transparent AC Timing Specifications<sup>1</sup> (continued)

Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
  </sub>

| Table 63. Synchronous | UART AC Timin | g Specifications <sup>1</sup> |
|-----------------------|---------------|-------------------------------|
|-----------------------|---------------|-------------------------------|

| Characteristic                         | Symbol <sup>2</sup>  | Min | Мах  | Unit |
|----------------------------------------|----------------------|-----|------|------|
| Outputs—Internal clock delay           | t <sub>UAIKHOV</sub> | 0   | 11.3 | ns   |
| Outputs—External clock delay           | t <sub>UAEKHOV</sub> | 1   | 14   | ns   |
| Outputs—Internal clock high impedance  | t <sub>UAIKHOX</sub> | 0   | 11   | ns   |
| Outputs—External clock high impedance  | t <sub>UAEKHOX</sub> | 1   | 14   | ns   |
| Inputs—Internal clock input setup time | t <sub>UAIIVKH</sub> | 6   | —    | ns   |
| Inputs—External clock input setup time | t <sub>UAEIVKH</sub> | 8   | —    | ns   |
| Inputs—Internal clock input hold time  | t <sub>UAIIXKH</sub> | 1   | —    | ns   |
| Inputs—External clock input hold time  | t <sub>UAEIXKH</sub> | 1   | —    | ns   |

Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
  </sub></sub>

This figure provides the AC test load.



Figure 49. AC Test Load



**USB DC Electrical Characteristics** 

# 19 USB

This section provides the AC and DC electrical specifications for the USB interface of the MPC8360E/58E.

## **19.1 USB DC Electrical Characteristics**

This table provides the DC electrical characteristics for the USB interface.

### **Table 64. USB DC Electrical Characteristics**

| Parameter                                            | Symbol          | Min                    | Мах                    | Unit |
|------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                             | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                              | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| High-level output voltage, I <sub>OH</sub> = −100 μA | V <sub>OH</sub> | OV <sub>DD</sub> - 0.4 | _                      | V    |
| Low-level output voltage, I <sub>OL</sub> = 100 μA   | V <sub>OL</sub> | —                      | 0.2                    | V    |
| Input current                                        | I <sub>IN</sub> | —                      | ±10                    | μA   |

## **19.2 USB AC Electrical Specifications**

This table describes the general timing parameters of the USB interface of the device.

Table 65. USB General Timing Parameters

| Parameter                    | Symbol <sup>1</sup>  | Min    | Max | Unit | Notes                  | Note |
|------------------------------|----------------------|--------|-----|------|------------------------|------|
| USB clock cycle time         | t <sub>USCK</sub>    | 20.83  | —   | ns   | Full speed 48 MHz      | —    |
| USB clock cycle time         | t <sub>USCK</sub>    | 166.67 | —   | ns   | Low speed 6 MHz        | _    |
| Skew between TXP and TXN     | t <sub>USTSPN</sub>  | —      | 5   | ns   | —                      | 2    |
| Skew among RXP, RXN, and RXD | t <sub>USRSPND</sub> | —      | 10  | ns   | Full speed transitions | 2    |
| Skew among RXP, RXN, and RXD | t <sub>USRPND</sub>  | —      | 100 | ns   | Low speed transitions  | 2    |

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(state)(signal)</sub> for receive signals and t<sub>(first two letters of functional block)(state)(signal)</sub> for transmit signals. For example, t<sub>USRSPND</sub> symbolizes USB timing (US) for the USB receive signals skew (RS) among RXP, RXN, and RXD (PND). Also, t<sub>USTSPN</sub> symbolizes USB timing (US) for the USB transmit signals skew (TS) between TXP and TXN (PN).

2. Skew measurements are done at  $OV_{DD}/2$  of the rising or falling edge of the signals.

This figure provide the AC test load for the USB.



Figure 52. USB AC Test Load



**Pinout Listings** 

| Signal                             | Package Pin Number                                                                                                           | Pin Type | Power<br>Supply    | Notes |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|-------|
| MEMC1_MCKE[0:1]                    | AL32, AU33                                                                                                                   | 0        | GV <sub>DD</sub>   | 3     |
| MEMC1_MCK[0:1]                     | AK37, AT37                                                                                                                   | 0        | GV <sub>DD</sub>   | —     |
| MEMC1_MCK[2:3]/<br>MEMC2_MCK[0:1]  | AN1, AR2                                                                                                                     | 0        | GV <sub>DD</sub>   | _     |
| MEMC1_MCK[4:5]/<br>MEMC2_MCKE[0:1] | AN25, AK1                                                                                                                    | 0        | GV <sub>DD</sub>   | _     |
| MEMC1_MCK[0:1]                     | AL37, AT36                                                                                                                   | 0        | GV <sub>DD</sub>   | —     |
| MEMC1_MCK[2:3]/<br>MEMC2_MCK[0:1]  | AP2, AT2                                                                                                                     | 0        | GV <sub>DD</sub>   |       |
| MEMC1_MCK[4]/<br>MEMC2_MDM[8]      | AN24                                                                                                                         | 0        | GV <sub>DD</sub>   | —     |
| MEMC1_MCK[5]/<br>MEMC2_MDQS[8]     | AL1                                                                                                                          | 0        | GV <sub>DD</sub>   | —     |
| MDIC[0:1]                          | AH6, AP30                                                                                                                    | I/O      | GV <sub>DD</sub>   | 10    |
| S                                  | Secondary DDR SDRAM Memory Controller Interface                                                                              |          | •                  | 1     |
| MEMC2_MECC[0:7]                    | AN16, AP18, AM16, AM17, AN17, AP13, AP15, AN13                                                                               | I/O      | GV <sub>DD</sub>   | -     |
| MEMC2_MBA[0:2]                     | AU12, AU15, AU13                                                                                                             | 0        | GV <sub>DD</sub>   | _     |
| MEMC2_MA[0:14]                     | AT12, AP11, AT13, AT14, AR13, AR15, AR16,<br>AT16, AT18, AT17, AP10, AR20, AR17, AR14,<br>AR11                               | 0        | GV <sub>DD</sub>   | -     |
| MEMC2_MWE                          | AU10                                                                                                                         | 0        | GV <sub>DD</sub>   | —     |
| MEMC2_MRAS                         | AT11                                                                                                                         | 0        | GV <sub>DD</sub>   | —     |
| MEMC2_MCAS                         | AU11                                                                                                                         | 0        | GV <sub>DD</sub>   | —     |
|                                    | PCI                                                                                                                          |          |                    | •     |
| PCI_INTA/IRQ_OUT/CE_PF[5]          | A20                                                                                                                          | I/O      | LV <sub>DD</sub> 2 | 2     |
| PCI_RESET_OUT/CE_PF[6]             | E19                                                                                                                          | I/O      | LV <sub>DD</sub> 2 |       |
| PCI_AD[31:30]/CE_PG[31:30]         | D20, D21                                                                                                                     | I/O      | LV <sub>DD</sub> 2 |       |
| PCI_AD[29:25]/CE_PG[29:25]         | A24, B23, C23, E23, A26                                                                                                      | I/O      | OV <sub>DD</sub>   | —     |
| PCI_AD[24]/CE_PG[24]               | B21                                                                                                                          | I/O      | LV <sub>DD</sub> 2 | —     |
| PCI_AD[23:0]/CE_PG[23:0]           | C24, C25, D25, B25, E24, F24, A27, A28, F27, A30,<br>C30, D30, E29, B31, C31, D31, D32, A32, C33,<br>B33, F30, E31, A34, D33 | I/O      | OV <sub>DD</sub>   | -     |
| PCI_C/BE[3:0]/CE_PF[10:7]          | E22, B26, E28, F28                                                                                                           | I/O      | OV <sub>DD</sub>   | —     |
| PCI_PAR/CE_PF[11]                  | D28                                                                                                                          | I/O      | OV <sub>DD</sub>   | -     |
| PCI_FRAME/CE_PF[12]                | D26                                                                                                                          | I/O      | OV <sub>DD</sub>   | 5     |
| PCI_TRDY/CE_PF[13]                 | C27                                                                                                                          | I/O      | OV <sub>DD</sub>   | 5     |
| PCI_IRDY/CE_PF[14]                 | C28                                                                                                                          | I/O      | OV <sub>DD</sub>   | 5     |
| PCI_STOP/CE_PF[15]                 | B28                                                                                                                          | I/O      | OV <sub>DD</sub>   | 5     |



**Pinout Listings** 

| Signal                        | Package Pin Number                                                                                                                       | Pin Type | Power<br>Supply    | Notes    |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|----------|
| CE_PB[0:27]                   | AE2, AE1, AD5, AD3, AD2, AC6, AC5, AC4, AC2,<br>AC1, AB5, AB4, AB3, AB1, AA6, AA4, AA2, Y6, Y4,<br>Y3, Y2, Y1, W6, W5, W2, V5, V3, V2    | I/O      | OV <sub>DD</sub>   | _        |
| CE_PC[0:1]                    | V1, U6                                                                                                                                   | I/O      | OV <sub>DD</sub>   |          |
| CE_PC[2:3]                    | C16, A15                                                                                                                                 | I/O      | LV <sub>DD</sub> 1 | _        |
| CE_PC[4:6]                    | U4, U3, T6                                                                                                                               | I/O      | OV <sub>DD</sub>   | _        |
| CE_PC[7]                      | C19                                                                                                                                      | I/O      | LV <sub>DD</sub> 2 | _        |
| CE_PC[8:9]                    | A4, C5                                                                                                                                   | I/O      | LV <sub>DD</sub> 0 | _        |
| CE_PC[10:30]                  | T5, T4, T2, T1, R5, R3, R1, C11, D12, F13, B10,<br>C10, E12, A9, B8, D10, A14, E15, B14, D15, AH2                                        | I/O      | OV <sub>DD</sub>   | -        |
| CE_PD[0:27]                   | E11, D9, C8, F11, A7, E9, C7, A6, F10, B6, D7, E8, B5, A5, C2, E4, F5, B1, D2, G5, D1, E2, H6, F3, E1, F2, G3, H4                        | I/O      | OV <sub>DD</sub>   | _        |
| CE_PE[0:31]                   | K3, J2, F1, G2, J5, H3, G1, H2, K6, J3, K5, K4, L6,<br>P6, P4, P3, P1, N4, N5, N2, N1, M2, M3, M5, M6,<br>L1, L2, L4, E14, C13, C14, B13 | I/O      | OV <sub>DD</sub>   | _        |
| CE_PF[0:3]                    | F14, D13, A12, A11                                                                                                                       | I/O      | OV <sub>DD</sub>   | _        |
|                               | Clocks                                                                                                                                   |          |                    |          |
| PCI_CLK_OUT[0]/CE_PF[26]      | B22                                                                                                                                      | I/O      | LV <sub>DD</sub> 2 | _        |
| PCI_CLK_OUT[1:2]/CE_PF[27:28] | D22, A23                                                                                                                                 | I/O      | OV <sub>DD</sub>   | _        |
| CLKIN                         | E37                                                                                                                                      | I        | OV <sub>DD</sub>   | _        |
| PCI_CLOCK/PCI_SYNC_IN         | M36                                                                                                                                      | I        | OV <sub>DD</sub>   | _        |
| PCI_SYNC_OUT/CE_PF[29]        | D37                                                                                                                                      | I/O      | OV <sub>DD</sub>   | 3        |
|                               | JTAG                                                                                                                                     |          |                    | 1        |
| ТСК                           | K33                                                                                                                                      | I        | OV <sub>DD</sub>   | _        |
| TDI                           | K34                                                                                                                                      | I        | OV <sub>DD</sub>   | 4        |
| TDO                           | H37                                                                                                                                      | 0        | OV <sub>DD</sub>   | 3        |
| TMS                           | J36                                                                                                                                      | I        | OV <sub>DD</sub>   | 4        |
| TRST                          | L32                                                                                                                                      | I        | OV <sub>DD</sub>   | 4        |
|                               | Test                                                                                                                                     | I        |                    | 1        |
| TEST                          | L35                                                                                                                                      | I        | OV <sub>DD</sub>   | 7        |
| TEST_SEL                      | AU34                                                                                                                                     | I        | GV <sub>DD</sub>   | 10       |
|                               | РМС                                                                                                                                      | 1        | 55                 | <u>I</u> |
| QUIESCE                       | B36                                                                                                                                      | 0        | OV <sub>DD</sub>   | _        |
|                               | System Control                                                                                                                           | 1        | L                  | I        |

### Table 67. MPC8358E TBGA Pinout Listing (continued)

System PLL Configuration

| RCWL[SPMF] | System PLL<br>Multiplication Factor |
|------------|-------------------------------------|
| 1100       | × 12                                |
| 1101       | × 13                                |
| 1110       | × 14                                |
| 1111       | × 15                                |

| Table 70. S | System PLL Mu | Itiplication | Factors | (continued) |
|-------------|---------------|--------------|---------|-------------|
|-------------|---------------|--------------|---------|-------------|

The RCWL[SVCOD] denotes the system PLL VCO internal frequency as shown in this table.

| ,           |             |
|-------------|-------------|
| RCWL[SVCOD] | VCO Divider |
| 00          | 4           |
| 01          | 8           |
| 10          | 2           |
| 11          | Reserved    |

### Table 71. System PLL VCO Divider

### NOTE

The VCO divider must be set properly so that the system VCO frequency is in the range of 600-1400 MHz.

The system VCO frequency is derived from the following equations:

- $csb_clk = \{PCI_SYNC_IN \times (1 + CFG_CLKIN_DIV)\} \times SPMF$
- System VCO Frequency = *csb\_clk* × VCO divider (if both RCWL[DDRCM] and RCWL[LBCM] are cleared) OR
- System VCO frequency =  $2 \times csb_clk \times$  VCO divider (if either RCWL[DDRCM] or RCWL[LBCM] are set).

As described in Section 21, "Clocking," the LBCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). This table shows the expected frequency values for the CSB frequency for select *csb\_clk* to CLKIN/PCI\_SYNC\_IN ratios.

|                                             |                                                    |       | In | put Clock Fre | quency (MHz | ) <sup>2</sup> |
|---------------------------------------------|----------------------------------------------------|-------|----|---------------|-------------|----------------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67 | 25 | 33.33         | 66.67       |                |
|                                             |                                                    |       |    | csb_clk Freq  | uency (MHz) |                |
| Low                                         | 0010                                               | 2:1   |    |               |             | 133            |
| Low                                         | 0011                                               | 3:1   |    |               | 100         | 200            |
| Low                                         | 0100                                               | 4:1   |    | 100           | 133         | 266            |
| Low                                         | 0101                                               | 5:1   |    | 125           | 166         | 333            |

### Table 72. CSB Frequency Options



## 21.3 QUICC Engine Block PLL Configuration

The QUICC Engine block PLL is controlled by the RCWL[CEPMF], RCWL[CEPDF], and RCWL[CEVCOD] parameters. This table shows the multiplication factor encodings for the QUICC Engine block PLL.

| RCWL[CEPMF] | RCWL[CEPDF] | QUICC Engine PLL<br>Multiplication Factor = RCWL[CEPMF]/<br>(1 + RCWL[CEPDF]) |
|-------------|-------------|-------------------------------------------------------------------------------|
| 00000       | 0           | × 16                                                                          |
| 00001       | 0           | Reserved                                                                      |
| 00010       | 0           | × 2                                                                           |
| 00011       | 0           | × 3                                                                           |
| 00100       | 0           | × 4                                                                           |
| 00101       | 0           | × 5                                                                           |
| 00110       | 0           | × 6                                                                           |
| 00111       | 0           | × 7                                                                           |
| 01000       | 0           | × 8                                                                           |
| 01001       | 0           | × 9                                                                           |
| 01010       | 0           | × 10                                                                          |
| 01011       | 0           | × 11                                                                          |
| 01100       | 0           | × 12                                                                          |
| 01101       | 0           | × 13                                                                          |
| 01110       | 0           | × 14                                                                          |
| 01111       | 0           | × 15                                                                          |
| 10000       | 0           | × 16                                                                          |
| 10001       | 0           | × 17                                                                          |
| 10010       | 0           | × 18                                                                          |
| 10011       | 0           | × 19                                                                          |
| 10100       | 0           | × 20                                                                          |
| 10101       | 0           | × 21                                                                          |
| 10110       | 0           | × 22                                                                          |
| 10111       | 0           | × 23                                                                          |
| 11000       | 0           | × 24                                                                          |
| 11001       | 0           | × 25                                                                          |
| 11010       | 0           | × 26                                                                          |
| 11011       | 0           | × 27                                                                          |
| 11100       | 0           | × 28                                                                          |

Table 74. QUICC Engine Block PLL Multiplication Factors



QUICC Engine Block PLL Configuration

| RCWL[CEPMF] | RCWL[CEPDF] | QUICC Engine PLL<br>Multiplication Factor = RCWL[CEPMF]/<br>(1 + RCWL[CEPDF]) |
|-------------|-------------|-------------------------------------------------------------------------------|
| 11101       | 0           | × 29                                                                          |
| 11110       | 0           | × 30                                                                          |
| 11111       | 0           | × 31                                                                          |
| 00011       | 1           | × 1.5                                                                         |
| 00101       | 1           | × 2.5                                                                         |
| 00111       | 1           | × 3.5                                                                         |
| 01001       | 1           | × 4.5                                                                         |
| 01011       | 1           | × 5.5                                                                         |
| 01101       | 1           | × 6.5                                                                         |
| 01111       | 1           | × 7.5                                                                         |
| 10001       | 1           | × 8.5                                                                         |
| 10011       | 1           | × 9.5                                                                         |
| 10101       | 1           | × 10.5                                                                        |
| 10111       | 1           | × 11.5                                                                        |
| 11001       | 1           | × 12.5                                                                        |
| 11011       | 1           | × 13.5                                                                        |
| 11101       | 1           | × 14.5                                                                        |

Table 74. QUICC Engine Block PLL Multiplication Factors (continued)

Note:

1. Reserved modes are not listed.

The RCWL[CEVCOD] denotes the QUICC Engine Block PLL VCO internal frequency as shown in this table.

Table 75. QUICC Engine Block PLL VCO Divider

| RCWL[CEVCOD] | VCO Divider |
|--------------|-------------|
| 00           | 4           |
| 01           | 8           |
| 10           | 2           |
| 11           | Reserved    |

### NOTE

The VCO divider (RCWL[CEVCOD]) must be set properly so that the QUICC Engine block VCO frequency is in the range of 600–1400 MHz. The QUICC Engine block frequency is not restricted by the CSB and core frequencies. The CSB, core, and QUICC Engine block frequencies should be selected according to the performance requirements.