Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 72MHz | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB | | Peripherals | DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 51 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 16x12b; D/A 1x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f302ret6tr | # List of figures | Figure 1. | STM32F302xD/E block diagram | 14 | |--------------------------|-------------------------------------------------------------------------------|-----| | Figure 2. | STM32F302xD/E clock tree | 20 | | Figure 3. | Infrared transmitter | 31 | | Figure 4. | STM32F302xD/E LQFP64 pinout | 34 | | Figure 5. | STM32F302xD/E LQFP100 pinout | 35 | | Figure 6. | STM32F302xD/E LQFP144 pinout | 36 | | Figure 7. | STM32F302xD/E WLCSP100 ballout | | | Figure 8. | STM32F302xD/E UFBGA100 ballout | 38 | | Figure 9. | STM32F302xD/E memory map | 61 | | Figure 10. | Pin loading conditions | | | Figure 11. | Pin input voltage | | | Figure 12. | Power supply scheme | | | Figure 13. | Current consumption measurement scheme | | | Figure 14. | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0] 00') | | | Figure 15. | High-speed external clock source AC timing diagram | | | Figure 16. | Low-speed external clock source AC timing diagram | | | Figure 17. | Typical application with an 8 MHz crystal | | | Figure 18. | Typical application with a 32.768 kHz crystal | | | Figure 19. | HSI oscillator accuracy characterization results for soldered parts | | | Figure 20. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings | | | Figure 21. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings | | | Figure 22. | Asynchronous multiplexed PSRAM/NOR read timings | | | Figure 23. | Asynchronous multiplexed PSRAM/NOR write timings | | | Figure 24. | Synchronous multiplexed NOR/PSRAM read timings | | | Figure 25. | Synchronous multiplexed PSRAM write timings | | | Figure 26. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Figure 27. | Synchronous non-multiplexed PSRAM write timings | | | Figure 28. | PC Card/CompactFlash controller waveforms for common memory | | | ga. e =e. | read access | 104 | | Figure 29. | PC Card/CompactFlash controller waveforms for common memory | | | ga. o _o. | write access | 104 | | Figure 30. | PC Card/CompactFlash controller waveforms for attribute memory | | | i igaio co. | read access | 105 | | Figure 31. | PC Card/CompactFlash controller waveforms for attribute memory | 100 | | i igaio o i. | write access | 106 | | Figure 32. | PC Card/CompactFlash controller waveforms for I/O space read access | | | Figure 33. | PC Card/CompactFlash controller waveforms for I/O space write access | | | Figure 34. | NAND controller read timings | | | Figure 35. | NAND controller write timings | | | Figure 36. | TC and TTa I/O input characteristics - CMOS port | | | Figure 37. | TC and TTa I/O input characteristics - TTL port | | | Figure 37. | Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port | | | Figure 39. | Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port | | | Figure 40. | I/O AC characteristics definition | | | Figure 40. | Recommended NRST pin protection | | | Figure 41. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 42.<br>Figure 43. | SPI timing diagram - slave mode and CPHA = 0 | ۱۷۵ | | Figure 43. | SPI timing diagram - master mode and CPHA = 1\(\gamma\) | IZ3 | | ı ıuul <del>C 44</del> . | OF FUILING UIAUFAITE - ITIASIEF THOUE ` ' | 123 | | Figure 45. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 125 | |------------|--------------------------------------------------------------------------|-----| | Figure 46. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 125 | | Figure 47. | USB timings: definition of data signal rise and fall time | 126 | | Figure 48. | ADC typical current consumption on VDDA pin | 129 | | Figure 49. | ADC typical current consumption on VREF+ pin | 130 | | Figure 50. | ADC accuracy characteristics | | | Figure 51. | Typical connection diagram using the ADC | 139 | | Figure 52. | 12-bit buffered /non-buffered DAC | 141 | | Figure 53. | OPAMP voltage noise versus frequency | 145 | | Figure 54. | LQFP144 package outline | 147 | | Figure 55. | Recommended footprint for the LQFP144 package | 149 | | Figure 56. | LQFP144 marking example (package top view) | 150 | | Figure 57. | UFBGA100 package outline | 151 | | Figure 58. | Recommended footprint for the UFBGA100 package | 152 | | Figure 59. | UFBGA100 marking example (package top view) | 153 | | Figure 60. | LQFP100 package outline | 154 | | Figure 61. | Recommended footprint for the LQFP100 package | 155 | | Figure 62. | LQFP100 marking example (package top view) | 156 | | Figure 63. | WLCSP100 package outline | 157 | | Figure 64. | Recommended footprint for the WLCSP100 package | 158 | | Figure 65. | WLCSP100 marking example (package top view) | 159 | | Figure 66. | LQFP64 package outline | 160 | | Figure 67. | Recommended footprint for the LQFP64 package | 161 | | Figure 68. | LQFP64 marking example (package top view) | 162 | | Figure 69. | LQFP100 P <sub>D</sub> max vs. T <sub>A</sub> | 165 | | | | | Table 2. STM32F302xD/E family device features and peripheral counts | Р | eripheral | STM3 | 2F302Rx | STM32 | F302Vx | STM32 | F302Zx | | | |------------------|-------------------------------------------|------------|---------|---------------|-------------------------------------------------|--------|--------|--|--| | Flash (Kbytes) | | 384 | 512 | 384 | 512 | 384 | 512 | | | | SRAM (Kbytes) | on data bus | | | 6 | 64 | | | | | | FMC (flexible m | nemory controller) | NO YES | | | | | | | | | | Advanced control | | | 1 (1 | 6-bit) | | | | | | | General purpose | 5 (16-bit) | | | | | | | | | | | | | <u> </u> | 2-bit) | | | | | | Timers | Basic | | | <u> </u> | 6-bit) | | | | | | l | PWM channels (all) (1) | | | | 26 | | | | | | | PWM channels<br>(except<br>complementary) | | | 2 | 20 | | | | | | | SPI (I <sup>2</sup> S) <sup>(2)</sup> | | | 4 | (2) | | | | | | | I <sup>2</sup> C | | | , | 3 | | | | | | Communication | USART | | | , | 3 | | | | | | interfaces | UART | | | | 2 | | | | | | | CAN | | | | 1 | | | | | | | USB | | | | 1 | | | | | | | Normal I/Os<br>(TC, TTa) | 26 | | LQFP1 | 37 in WLCSP100,44 in<br>LQFP100 and<br>UFBGA100 | | 5 | | | | GPIOs | 5-volt tolerant<br>I/Os (FT, FTf) | 25 | | 40 in WLC | 42 in LQFP100<br>40 in WLCSP100 and<br>UFBGA100 | | 0 | | | | DMA channels | | | | 1 | 2 | | | | | | Capacitive sensi | ng channels | | 18 | | 24 | ļ | | | | | 12-bit ADCs | | | 2 | | 2 | | 2 | | | | | | 16 c | hannels | | annels | 18 cha | annels | | | | 12-bit DAC chan | | | | | 1 | | | | | | Analog compara | | | | | 4 | | | | | | Operational amp | lifiers | | | | 2 | | | | | | CPU frequency | | | | | MHz | | | | | | Operating voltag | е | | | | 3.6 V | | | | | | Operating tempe | erature | Amb | | tion temperat | e: - 40 to 85 °<br>:ure: - 40 to 12 | | 105 °C | | | | Packages | | LO | QFP64 | ,WLC | P100<br>SP100<br>GA100 | LQFI | P144 | | | <sup>1.</sup> This total number considers also the PWMs generated on the complementary output channels. <sup>2.</sup> The SPI interfaces works in an exclusive way in either the SPI mode or the I<sup>2</sup>S audio mode. ### 3.14.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{\text{SENSE}}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC1\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. ### 3.14.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and Comparators. $V_{REFINT}$ is internally connected to the ADCx\_IN18, x=1...4 input channel. The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. ### 3.14.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC1\_IN17. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the $V_{BAT}$ pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the $V_{BAT}$ voltage. ### 3.14.4 OPAMP reference voltage (VREFOPAMP) Every OPAMP reference voltage can be measured using a corresponding ADC internal channel: VREFO, VREFOPAMP1 connected to ADC1 channel 15, VREFOPAMP2 connected to ADC2 channel 17. ## 3.15 Digital-to-analog converter (DAC) One 12-bit buffered DAC channel can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration. This digital interface supports the following features: - · One DAC output channel - 8-bit or 10-bit monotonic output - Left or right data alignment in 12-bit mode - Synchronized update capability - Noise-wave generation - Triangular-wave generation - DMA capability (for each channel) | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary outputs | |---------------------|--------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------| | General-<br>purpose | TIM3, TIM4 | 16-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General-<br>purpose | TIM15 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | 1 | | General-<br>purpose | TIM16, TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | 1 | | Basic | TIM6 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | No | Table 5. Timer feature comparison (continued) Note: TIM TIM1/2/3/4/15/16/17 can have PLL as clock source, and therefore can be clocked at 144 MHz. ### 3.18.1 Advanced timers (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead-times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) with full modulation capability (0-100%) - One-pulse mode output In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs. Many features are shared with those of the general-purpose TIM timer (described in Section 3.18.2) using the same architecture, so the advanced-control timers can work together with the TIM timers via the Timer Link feature for synchronization or event chaining. ### 3.18.2 General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16, TIM17) There are up to six synchronizable general-purpose timers embedded in the STM32F302xD/E (see *Table 5* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. Table 14. STM32F302xD/E alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|--------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|--------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------------|------|------|-------| | I | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/<br>17 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/2<br>/3/CAN/GP<br>COMP6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | FSMC<br>/TIM1 | - | - | EVENT | | | PD5 | - | EVENT<br>OUT | - | - | - | - | - | USART2_<br>TX | - | - | - | - | FMC_<br>NWE | - | - | - | | | PD6 | - | EVENT<br>OUT | TIM2_<br>CH4 | - | - | - | - | USART2_<br>RX | - | - | - | - | FMC_<br>NWAIT | - | - | - | | | PD7 | - | EVENT<br>OUT | TIM2_<br>CH3 | - | - | - | - | USART2_<br>CK | - | - | - | - | FMC_NE<br>1/FMC_<br>NCE2 | - | - | - | | | PD8 | - | EVENT<br>OUT | - | - | - | - | - | USART3_<br>TX | - | - | - | - | FMC_<br>D13 | - | - | - | | | PD9 | - | EVENT<br>OUT | - | - | - | - | - | USART3_<br>RX | - | - | - | - | FMC_<br>D14 | - | - | - | | Port D | PD10 | - | EVENT<br>OUT | - | - | - | - | - | USART3_<br>CK | - | - | - | - | FMC_<br>D15 | - | - | - | | | PD11 | - | EVENT<br>OUT | - | - | - | - | - | USART3_<br>CTS | - | - | - | - | FMC_<br>A16 | - | - | - | | | PD12 | - | EVENT<br>OUT | TIM4_<br>CH1 | TSC_G8<br>_IO1 | - | - | - | USART3_<br>RTS | - | - | - | - | FMC_<br>A17 | - | - | - | | | PD13 | - | EVENT<br>OUT | TIM4_<br>CH2 | TSC_G8<br>_IO2 | - | - | - | - | - | - | - | ı | FMC_<br>A18 | - | - | - | | | PD14 | - | EVENT<br>OUT | TIM4_<br>CH3 | TSC_G8<br>_IO3 | - | - | - | - | - | - | - | - | FMC_D0 | - | - | - | | | PD15 | - | EVENT<br>OUT | TIM4_<br>CH4 | TSC_G8<br>_IO4 | - | - | SPI2_NSS | - | - | - | - | - | FMC_D1 | - | - | - | Table 14. STM32F302xD/E alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 | |--------|------|--------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|--------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------------------|------|------|-------| | | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/<br>17 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/2<br>/3/CAN/GP<br>COMP6 | 12C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | FSMC<br>/TIM1 | - | - | EVENT | | | PG5 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | FMC_<br>A15 | - | - | - | | | PG6 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | FMC_<br>INT2 | - | - | - | | | PG7 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | FMC_<br>INT3 | - | - | - | | | PG8 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | | PG9 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | FMC_NE<br>2/FMC_<br>NCE3 | - | - | - | | Port G | PG10 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | FMC_<br>NCE4_1/<br>FMC_<br>NE3 | - | - | - | | | PG11 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | FMC_<br>NCE4_2 | - | - | - | | | PG12 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | FMC_<br>NE4 | - | - | - | | | PG13 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | FMC_<br>A24 | - | - | - | | | PG14 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | FMC_<br>A25 | - | - | - | | | PG15 | - | EVENT<br>OUT | - | - | - | - | - | - | - | - | - | - | - | - | - | - | ### 6 Electrical characteristics ### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3o). ### 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = V_{DDA} = 2.0$ to 3.6 V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean±2 $\sigma$ ). ### 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in *Figure 10*. ### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 11. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. Note: The total current consumption is the sum of $I_{DD}$ and $I_{DDA}$ . ### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz,1 wait state from 24 to 48 MHz and 2 wait states from 48 to 72 MHz) - Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled $f_{PCLK2} = f_{HCLK}$ and $f_{PCLK1} = f_{HCLK/2}$ - When f<sub>HCLK</sub> > 8 MHz, the PLL is ON and the PLL input is equal to HSI/2 (4 MHz) or HSE (8 MHz) in bypass mode. The parameters given in *Table 25* to *Table 29* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19*. Table 25. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6V | | | Conditions | | All peripherals enabled | | | | All peripherals disabled | | | | | |-----------------|---------------------|----------------------|-------------------|-------------------------|-------------------------------------|-------|---------------------|--------------------------|-------------------------------------|-------|---------------------|------| | Symbol | Parameter | | f <sub>HCLK</sub> | <b>T</b> | Max @ T <sub>A</sub> <sup>(1)</sup> | | | <b>T</b> | Max @ T <sub>A</sub> <sup>(1)</sup> | | | Unit | | | | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | 72 MHz | 66.4 | 76.5 | 76.9 | 77.4 | 33.0 | 37.2 | 38.1 | 38.9 | | | | | | 64 MHz | 59.8 | 66.4 | 67.7 | 68.6 | 29.7 | 33.5 | 34.3 | 35.0 | | | | | External | 48 MHz | 47.3 | 53.7 | 53.8 | 55.1 | 23.2 | 26.2 | 27.1 | 28.0 | | | | | clock (HSE | 32 MHz | 33.3 | 36.8 | 37.4 | 38.5 | 16.8 | 19.8 | 20.6 | 21.4 | | | | Supply | bypass) | 24 MHz | 26.0 | 29.4 | 30.0 | 31.2 | 13.5 | 16.6 | 17.4 | 18.6 | | | , | current in | | 8 MHz | 10.7 | 13.8 | 14.4 | 15.3 | 6.63 | 10.2 | 10.5 | 11.2 | | | I <sub>DD</sub> | Run mode, executing | | 1 MHz | 4.27 | 7.47 | 8.13 | 8.90 | 3.78 | 7.40 | 7.70 | 8.50 | | | | from Flash | Internal clock (HSI) | 64 MHz | 55.6 | 59.6 | 62.8 | 63.2 | 29.4 | 33.1 | 34.5 | 35.0 | | | | | | 48 MHz | 43.6 | 47.0 | 49.2 | 50.1 | 23.1 | 26.2 | 27.1 | 28.0 | mA | | | | | 32 MHz | 30.8 | 33.6 | 35.3 | 35.8 | 16.7 | 19.8 | 20.6 | 21.5 | IIIA | | | | , | 24 MHz | 24.0 | 28.0 | 28.2 | 29.7 | 13.5 | 16.5 | 17.5 | 18.4 | | | | | | 8 MHz | 10.5 | 13.6 | 14.7 | 15.2 | 6.63 | 9.74 | 10.6 | 11.2 | | | | | | 72 MHz | 66.2 | 76.2 <sup>(2)</sup> | 76.7 | 77.2 <sup>(2)</sup> | 32.8 | 36.9 <sup>(2)</sup> | 37.7 | 38.5 <sup>(2)</sup> | | | | Supply | | 64 MHz | 59.6 | 66.2 | 67.6 | 68.4 | 29.3 | 33.1 | 33.9 | 34.4 | | | | current in | External | 48 MHz | 47.0 | 53.4 | 53.6 | 54.9 | 22.4 | 25.6 | 26.2 | 27.2 | | | I <sub>DD</sub> | Run mode, executing | clock (HSE bypass) | 32 MHz | 33.0 | 36.6 | 37.2 | 38.1 | 16.0 | 19.0 | 19.5 | 20.4 | | | | from RAM | | 24 MHz | 25.6 | 29.0 | 29.5 | 30.6 | 12.8 | 15.7 | 16.3 | 17.6 | | | | | | 8 MHz | 10.3 | 13.4 | 13.8 | 14.7 | 6.40 | 9.48 | 9.93 | 10.90 | | #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 66: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. #### Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption (see *Table 33: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DD} \times f_{SW} \times C$$ where: $I_{SW}$ is the current sunk by a switching I/O to charge/discharge the capacitive load $V_{DD}$ is the MCU supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT} + C_{S}$ The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. ### On-chip peripheral current consumption The MCU is placed under the following conditions: - all I/O pins are in analog input configuration - all peripherals are disabled unless otherwise mentioned - the given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - ambient operating temperature at 25°C and V<sub>DD</sub> = V<sub>DDA</sub> = 3.3 V. Table 33. Peripheral current consumption | Peripheral | Typical consumption <sup>(1)</sup> | Unit | |-----------------|------------------------------------|--------| | reliplieral | I <sub>DD</sub> | | | BusMatrix (2) | 8.3 | | | DMA1 | 7.0 | | | DMA2 | 5.4 | | | FSMC | 35.0 | | | CRC | 1.5 | | | GPIOH | 1.3 | | | GPIOA | 5.4 | | | GPIOB | 5.3 | | | GPIOC | 5.4 | | | GPIOD | 5.0 | | | GPIOE | 5.4 | | | GPIOF | 5.2 | | | GPIOG | 5.0 | | | TSC | 5.2 | μA/MHz | | ADC1&2 | 15.4 | | | APB2-Bridge (3) | 3.1 | | | SYSCFG | 4.0 | | | TIM1 | 26.0 | | | USART1 | 17.7 | | | SPI4 | 6.2 | | | TIM15 | 11.9 | | | TIM16 | 8.0 | | | TIM17 | 8.5 | | 80/168 DocID026900 Rev 4 ### 6.3.10 Memory characteristics ### Flash memory The characteristics are given at $T_A$ = -40 to 105 °C unless otherwise specified. Table 43. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|-----------------------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 53.5 | 60 | μs | | t <sub>ERASE</sub> | Page (2 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | $t_{ME}$ | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | ı | Supply current | Write mode | - | - | 10 | mA | | IDD | Supply culterit | Erase mode | - | - | 12 | mA | <sup>1.</sup> Guaranteed by design, not tested in production. Table 44. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Value | Unit | |------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------| | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Oilit | | N <sub>END</sub> | Endurance | $T_A = -40 \text{ to } +85 ^{\circ}\text{C} \text{ (6 suffix versions)}$<br>$T_A = -40 \text{ to } +105 ^{\circ}\text{C} \text{ (7 suffix versions)}$ | 10 | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | Years | | | | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | <sup>1.</sup> Data based on characterization results, not tested in production. #### 6.3.11 FSMC characteristics Unless otherwise specified, the parameters given in *Table 45* to *Table 60* for the FSMC interface are derived from tests performed under the ambient temperature, $f_{HCLK}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 19* with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 11 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5VDD Refer to *Section 6.3.15: I/O port characteristics*: for more details on the input/output characteristics. <sup>2.</sup> Cycling performed over the whole temperature range. Table 50. Asynchronous multiplexed PSRAM/NOR read timings<sup>(1)</sup> (continued) | Symbol | Parameter | Min | Max | Unit | |---------------------------|-----------------------------------|---------|-----|------| | t <sub>v(BL_NE)</sub> | FMC_NEx low to FMC_BL valid | - | 2 | | | t <sub>su(Data_NE)</sub> | Data to FMC_NEx high setup time | THCLK | - | | | t <sub>su(Data_NOE)</sub> | Data to FMC_NOE high setup time | THCLK+1 | - | ns | | t <sub>h(Data_NE)</sub> | Data hold time after FMC_NEx high | 0 | - | | | t <sub>h(Data_NOE)</sub> | Data hold time after FMC_NOE high | 0 | - | | <sup>1.</sup> Based on characterization, not tested in production. Figure 23. Asynchronous multiplexed PSRAM/NOR write timings **Symbol Parameter** Min Max Unit FMC NE low time 4THCLK-1 4THCLK+1 $t_{w(NE)}$ FMC NEx low to FMC NWE low THCLK THCLK+0.5 t<sub>v(NWE NE)</sub> 2THCLK-0.5 2THCLK+1 FMC NWE low time tw(NWE) FMC NWE high to FMC NE high hold THCLK-0.5 t<sub>h(NE NWE)</sub> FMC NEx low to FMC A valid 5 t<sub>v(A NE)</sub> FMC NEx low to FMC NADV low 1 2.5 t<sub>v(NADV\_NE)</sub> FMC NADV low time THCLK-2 THCLK+2 ns t<sub>w(NADV)</sub> FMC AD(adress) valid hold time after THCLK-2 t<sub>h(AD NADV)</sub> FMC NADV high) Address hold time after FMC NWE high THCLK-1 t<sub>h(A NWE)</sub> FMC\_BL hold time after FMC\_NWE high THCLK-0.5 t<sub>h(BL NWE)</sub> FMC NEx low to FMC BL valid 1 $t_{v(BL_NE)}$ FMC\_NADV high to Data valid THCLK +3.5 t<sub>v(Data NADV)</sub> Data hold time after FMC NWE high THCLK +0.5 t<sub>h(Data NWE)</sub> Table 51. Asynchronous multiplexed PSRAM/NOR write timings<sup>(1)</sup> Table 52. Asynchronous multiplexed PSRAM/NOR write-NWAIT timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|-------------------------------------------|----------|------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 9THCLK | 9THCLK+0.5 | | | t <sub>w(NWE)</sub> | FMC_NWE low time | 6THCLK | 6THCLK+2 | ne | | t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high | 5THCLK+6 | - | ns | | t <sub>h(NE_NWAIT)</sub> | FMC_NEx hold time after FMC_NWAIT invalid | 5THCLK-5 | - | | <sup>1.</sup> Based on characterization, not tested in production. ### Synchronous waveforms and timings *Figure 24* and *Figure 27* present the synchronous waveforms and *Table 53* to *Table 56* provide the corresponding timings. The results shown in these tables are obtained with the following FSMC configuration: - BurstAccessMode = FMC\_BurstAccessMode\_Enable; - MemoryType = FMC\_MemoryType\_CRAM; - WriteBurst = FMC\_WriteBurst\_Enable; - CLKDivision = 1; - DataLatency = 2 for NOR Flash; DataLatency = 0 for PSRAM In all timing tables, the THCLK is the HCLK clock period (with maximum FMC\_CLK = 36 MHz). 96/168 DocID026900 Rev 4 <sup>1.</sup> Based on characterization, not tested in production. V<sub>IL</sub>/V<sub>IHmin</sub> 2.0 1.3 V<sub>ILmax</sub> 0.8 0.7 TTL standard requirements V<sub>IHmin</sub> = 2 V V<sub>ILmax</sub> 0.8 O.7 TTL standard requirements V<sub>ILmax</sub> = 0.3V<sub>DD</sub>+0.398 Based on design simulations Based on design simulations V<sub>ILmax</sub> 0.8 V<sub>ILmax</sub> 0.8 V<sub>DD</sub> (V) 2.0 2.7 3.0 3.3 3.6 Figure 37. TC and TTa I/O input characteristics - TTL port | Prescaler divider | PR[2:0] bits | Min timeout (ms) RL[11:0]=<br>0x000 | Max timeout (ms) RL[11:0]=<br>0xFFF | |-------------------|--------------|-------------------------------------|-------------------------------------| | /4 | 0 | 0.1 | 409.6 | | /8 | 1 | 0.2 | 819.2 | | /16 | 2 | 0.4 | 1638.4 | | /32 | 3 | 0.8 | 3276.8 | | /64 | 4 | 1.6 | 6553.6 | | /128 | 5 | 3.2 | 13107.2 | | /256 | 7 | 6.4 | 26214.4 | Table 71. IWDG min/max timeout period at 40 kHz (LSI) (1) These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. | Table 72. WWDG Hill-max timeout value @72 Miliz (F GER) | | | | | | | |---------------------------------------------------------|-------|-------------------|-------------------|--|--|--| | Prescaler | WDGTB | Min timeout value | Max timeout value | | | | | 1 | 0 | 0.05687 | 3.6409 | | | | | 2 | 1 | 0.1137 | 7.2817 | | | | | 4 | 2 | 0.2275 | 14.564 | | | | | 8 | 3 | 0.4551 | 29.127 | | | | Table 72. WWDG min-max timeout value @72 MHz (PCLK)<sup>(1)</sup> ### 6.3.18 Communications interfaces ### I<sup>2</sup>C interface characteristics The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev.03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1Mbits/s The I<sup>2</sup>C timings requirements are guaranteed by design when the I<sup>2</sup>C peripheral is properly configured (refer to Reference manual). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and VDDIOx is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.15: I/O port characteristics. All I<sup>2</sup>C I/Os embed an analog filter, refer to the *Table 73: I2C analog filter characteristics*. 120/168 DocID026900 Rev 4 <sup>1.</sup> Guaranteed by design, not tested in production. Table 74. SPI characteristics<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур. | Max | Unit | |--------------------|------------------------|---------------------------------------------|-----|------|-----|------| | 4 | | Slave mode 2.7 V <v<sub>DD&lt;3.6 V</v<sub> | - | 15 | 22 | | | t <sub>v(SO)</sub> | Data output valid time | Slave mode 2 V <v<sub>DD&lt;3.6 V</v<sub> | - | 15 | 30 | | | t <sub>v(MO)</sub> | | Master mode | - | 2 | 4.5 | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode | 9 | - | - | | | t <sub>h(MO)</sub> | Data output noid time | Master mode | 0 | - | - | | - 1. Data based on characterization results, not tested in production. - The maximum frequency in Slave transmitter mode is determined by the sum of tv(SO) and tsu(MI) which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having tsu(MI) = 0 while Duty<sub>(SCK)</sub> = 50%. Figure 42. SPI timing diagram - slave mode and CPHA = 0 # 7.4 LQFP100 package information LQFP100 is a 100-pin, 14 x 14 mm low-profile quad flat package. Figure 60. LQFP100 package outline 1. Drawing is not to scale. Table 95. LQPF100 package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|--------|--------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | А | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | 577 ### 7.7 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 19: General operating conditions*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum temperature in °C, - Θ<sub>IA</sub> is the package junction-to- thermal resistance, in ° C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O}$$ max = $\Sigma$ ( $V_{OL} \times I_{OL}$ ) + $\Sigma$ (( $V_{DD} - V_{OH}$ ) × $I_{OH}$ ), taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | |-------------------|--------------------------------------------------------------------|-------|------| | | Thermal resistance junction-<br>LQFP144 - 20 × 20 mm | 33 | | | | Thermal resistance junction-<br>UFBGA100 - 7 × 7 mm | 59 | | | $\Theta_{\sf JA}$ | Thermal resistance junction-<br>LQFP100 - 14 × 14 mm | 42 | °C/W | | | Thermal resistance junction-<br>WLCSP100 - 0.4 mm pitch | 44 | | | | Thermal resistance junction-<br>LQFP64 - 10 × 10 mm / 0.5 mm pitch | 46 | | Table 99. Package thermal characteristics ### 7.7.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org ### 7.7.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Part numbering*. Each temperature range suffix corresponds to a specific guaranteed temperature at maximum dissipation and to a specific maximum junction temperature. As applications do not commonly use the STM32F302xD/E at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range is best suited to the application. # 8 Part numbering For a list of available options (memory, package, and so on) or for further information on any aspect of this device, contact the nearest ST sales office. TR = tape and reel