

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 40 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                          |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, QEI, WDT               |
| Number of I/O              | 85                                                                               |
| Program Memory Size        | 64KB (64K x 8)                                                                   |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 8K x 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 24x10/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 100-TQFP                                                                         |
| Supplier Device Package    | 100-TQFP (14x14)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj64mc510t-i-pf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Pin Name       | Pin<br>Type | Buffer<br>Type | Description                                                                                                                                                                        |
|----------------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AN0-AN31       | I           | Analog         | Analog input channels.                                                                                                                                                             |
| AVDD           | Р           | Р              | Positive supply for analog modules. This pin must be connected at all times.                                                                                                       |
| AVss           | Р           | Р              | Ground reference for analog modules.                                                                                                                                               |
| CLKI           | I           | ST/CMOS        | External clock source input. Always associated with OSC1 pin function.                                                                                                             |
| ССКО           | 0           | _              | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. Always associated with OSC2 pin function. |
| CN0-CN23       | I           | ST             | Input change notification inputs.<br>Can be software programmed for internal weak pull-ups on all inputs.                                                                          |
| C1RX           | Ι           | ST             | ECAN1 bus receive pin.                                                                                                                                                             |
| C1TX           | 0           |                | ECAN1 bus transmit pin.                                                                                                                                                            |
| C2RX           |             | SI             | ECAN2 bus receive pin.                                                                                                                                                             |
|                | 0           | <br>           | Data I/O pin for programming/dobugging communication abonnol 1                                                                                                                     |
| PGED1<br>PGEC1 | 1/0         | ST             | Clock input pin for programming/debugging communication channel 1.                                                                                                                 |
| PGED2          | 1/0         | ST             | Data I/O pin for programming/debugging communication channel 2.                                                                                                                    |
| PGEC2          | I           | ST             | Clock input pin for programming/debugging communication channel 2.                                                                                                                 |
| PGED3          | I/O         | ST             | Data I/O pin for programming/debugging communication channel 3.                                                                                                                    |
| PGEC3          | I           | ST             | Clock input pin for programming/debugging communication channel 3.                                                                                                                 |
| IC1-IC8        | I           | ST             | Capture inputs 1 through 8.                                                                                                                                                        |
| INDX           | I           | ST             | Quadrature Encoder Index Pulse input.                                                                                                                                              |
| QEA            | I           | ST             | Quadrature Encoder Phase A input in QEI mode. Auxiliary Timer External                                                                                                             |
|                |             | OT             | Clock/Gate input in Timer mode.                                                                                                                                                    |
| QEB            | I           | SI             | Quadrature Encoder Phase A input in QEI mode. Auxiliary Timer External                                                                                                             |
| UPDN           | ο           | CMOS           | Position Up/Down Counter Direction State.                                                                                                                                          |
| INT0           | 1           | ST             | External interrupt 0.                                                                                                                                                              |
| INT1           | I           | ST             | External interrupt 1.                                                                                                                                                              |
| INT2           | I           | ST             | External interrupt 2.                                                                                                                                                              |
| INT3           | I           | ST             | External interrupt 3.                                                                                                                                                              |
| INT4           | I           | ST             | External interrupt 4.                                                                                                                                                              |
| FLTA           | I           | ST             | PWM Fault A input.                                                                                                                                                                 |
|                |             | SI             | PWM Fault B input.                                                                                                                                                                 |
| PWM1H          | 0           |                | PWM 1 high output                                                                                                                                                                  |
| PWM2L          | ŏ           | _              | PWM 2 low output.                                                                                                                                                                  |
| PWM2H          | 0           | —              | PWM 2 high output.                                                                                                                                                                 |
| PWM3L          | 0           | —              | PWM 3 low output.                                                                                                                                                                  |
| PWM3H          | 0           | —              | PWM 3 high output.                                                                                                                                                                 |
| PWM4L          | 0           | —              | PWM 4 low output.                                                                                                                                                                  |
|                | 0           | -              |                                                                                                                                                                                    |
| MCLR           | I/P         | SI             | Master Clear (Reset) input. This pin is an active-low Reset to the device.                                                                                                         |
| OCFA           |             | ST             | Compare Fault A input (for Compare Channels 1, 2, 3 and 4).                                                                                                                        |
|                |             | 51             | Compare entruits 1 through 8                                                                                                                                                       |
| 09012000       | 1           | STICMOS        | Oscillator crystal input. ST buffer when configured in PC mode:                                                                                                                    |
|                |             | 31/01000       | CMOS otherwise.                                                                                                                                                                    |
| OSC2           | I/O         | _              | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes.                                           |
| Legend: CMC    | S = CMO     | S compatible   | e input or output Analog = Analog input P = Power                                                                                                                                  |
| ST =           | Schmitt T   | rigger input   | with CMOS levels O = Output I = Input                                                                                                                                              |

#### TABLE 1-1: PINOUT I/O DESCRIPTIONS

# 3.0 CPU

Note: This data sheet summarizes the features of the dsPIC33FJXXXMCX06/X08/X10 family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 2. "CPU"** (DS70204) in the *"dsPIC33F Family Reference Manual"*, which is available from the Microchip web site (www.microchip.com).

The dsPIC33FJXXXMCX06/X08/X10 CPU module has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for DSP. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space. The actual amount of program memory implemented varies by device. A single-cycle instruction prefetch mechanism is used to help maintain throughput and provides predictable execution. All instructions execute in a single cycle, with the exception of instructions that change the program flow, the double word move (MOV.D) instruction and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any point.

The dsPIC33FJXXXMCX06/X08/X10 devices have sixteen 16-bit working registers in the programmer's model. Each of the working registers can serve as a data, address or address offset register. The 16th working register (W15) operates as a software Stack Pointer (SP) for interrupts and calls.

The dsPIC33FJXXXMCX06/X08/X10 instruction set has two classes of instructions: MCU and DSP. These two instruction classes are seamlessly integrated into a single CPU. The instruction set includes many addressing modes and is designed for optimum C com-For most instructions, efficiency. piler the dsPIC33FJXXXMCX06/X08/X10 is capable of executing a data (or program data) memory read, a working register (data) read, a data memory write and a program (instruction) memory read per instruction cycle. As a result, three parameter instructions can be supported, allowing A + B = C operations to be executed in a single cycle.

A block diagram of the CPU is shown in Figure 3-1, and the programmer's model for the dsPIC33FJXXXMCX06/X08/X10 is shown in Figure 3-2.

# 3.1 Data Addressing Overview

The data space can be addressed as 32K words or 64 Kbytes and is split into two blocks referred to as X and Y data memory. Each memory block has its own independent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear data space. Certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y data space boundary is device-specific.

Overhead-free circular buffers (Modulo Addressing mode) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. Furthermore, the X AGU circular addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data reordering for radix-2 FFT algorithms.

The upper 32 Kbytes of the data space memory map can optionally be mapped into program space at any 16K program word boundary defined by the 8-bit Program Space Visibility Page (PSVPAG) register. The program to data space mapping feature lets any instruction access program space as if it were data space.

The data space also includes 2 Kbytes of DMA RAM, which is primarily used for DMA data transfers but may be used as general purpose RAM.

# 3.2 DSP Engine Overview

The DSP engine features a high-speed, 17-bit by 17-bit multiplier, a 40-bit ALU, two 40-bit saturating accumulators and a 40-bit bidirectional barrel shifter. The barrel shifter is capable of shifting a 40-bit value up to 16 bits right or left in a single cycle. The DSP instructions operate seamlessly with all other instructions and have been designed for optimal real-time performance. The MAC instruction and other associated instructions can concurrently fetch two data operands from memory while multiplying two W registers and accumulating and optionally saturating the result in the same cycle. This instruction functionality requires that the RAM memory data space be split for these instructions and linear for all others. Data space partitioning is achieved in a transparent and flexible manner through dedicating certain working registers to each address space.

# 4.2 Data Address Space

The dsPIC33FJXXXMCX06/X08/X10 CPU has a separate 16-bit wide data memory space. The data space is accessed using separate Address Generation Units (AGUs) for read and write operations. Data memory maps of devices with different RAM sizes are shown in Figure 4-3 through Figure 4-5.

All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the data space. This arrangement gives a data space address range of 64 Kbytes or 32K words. The lower half of the data memory space (that is, when EA<15> = 0) is used for implemented memory addresses, while the upper half (EA<15> = 1) is reserved for the Program Space Visibility area (see Section 4.6.3 "Reading Data from Program Memory Using Program Space Visibility").

dsPIC33FJXXXMCX06/X08/X10 devices implement a total of up to 30 Kbytes of data memory. Should an EA point to a location outside of this area, an all-zero word or byte will be returned.

#### 4.2.1 DATA SPACE WIDTH

The data memory space is organized in byte addressable, 16-bit wide blocks. Data is aligned in data memory and registers as 16-bit words, but all data space EAs resolve to bytes. The Least Significant Bytes of each word have even addresses, while the Most Significant Bytes have odd addresses.

#### 4.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT

To maintain backward compatibility with PIC<sup>®</sup> microcontrollers and improve data space memory usage efficiency, the dsPIC33FJXXXMCX06/X08/X10 instruction set supports both word and byte operations. As a consequence of byte accessibility, all effective address calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] will result in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

Data byte reads will read the complete word that contains the byte, using the LSb of any EA to determine which byte to select. The selected byte is placed onto the LSb of the data path. That is, data memory and registers are organized as two parallel byte-wide entities with shared (word) address decode but separate write lines. Data byte writes only write to the corresponding side of the array or register which matches the byte address. All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap is generated. If the error occurred on a read, the instruction underway is completed; if it occurred on a write, the instruction will be executed but the write does not occur. In either case, a trap is then executed, allowing the system and/or user to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the Least Significant Byte. The Most Significant Byte is not modified.

A sign-extend instruction (SE) is provided to allow users to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, users can clear the MSb of any W register by executing a zero-extend (ZE) instruction on the appropriate address.

#### 4.2.3 SFR SPACE

The first 2 Kbytes of the Near Data Space, from 0x0000 to 0x07FF, is primarily occupied by Special Function Registers (SFRs). These are used by the dsPIC33FJXXXMCX06/X08/X10 core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'.

**Note:** The actual set of peripheral features and interrupts varies by the device. Please refer to the corresponding device tables and pinout diagrams for device-specific information.

#### 4.2.4 NEAR DATA SPACE

The 8-Kbyte area between 0x0000 and 0x1FFF is referred to as the Near Data Space. Locations in this space are directly addressable via a 13-bit absolute address field within all memory direct instructions. Additionally, the whole data space is addressable using MOV instructions, which support Memory Direct Addressing mode with a 16-bit address field, or by using Indirect Addressing mode using a working register as an Address Pointer.

#### TABLE 4-32: PORTG REGISTER MAP<sup>(1)</sup>

| File Name | Addr | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-----------|------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|---------------|
| TRISG     | 02E4 | TRISG15 | TRISG14 | TRISG13 | TRISG12 | —      |        | TRISG9 | TRISG8 | TRISG7 | TRISG6 | -     | _     | TRISG3 | TRISG2 | TRISG1 | TRISG0 | F3CF          |
| PORTG     | 02E6 | RG15    | RG14    | RG13    | RG12    | _      | _      | RG9    | RG8    | RG7    | RG6    | _     | _     | RG3    | RG2    | RG1    | RG0    | xxxx          |
| LATG      | 02E8 | LATG15  | LATG14  | LATG13  | LATG12  | _      | _      | LATG9  | LATG8  | LATG7  | LATG6  | _     | _     | LATG3  | LATG2  | LATG1  | LATG0  | xxxx          |
| ODCG      | 06E4 | ODCG15  | ODCG14  | ODCG13  | ODCG12  | _      | _      | ODCG9  | ODCG8  | ODCG7  | ODCG6  | _     | _     | ODCG3  | ODCG2  | ODCG1  | ODCG0  | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal for PinHigh devices.

Note 1: The actual set of I/O port pins varies from one device to another. Please refer to the corresponding pinout diagrams.

#### TABLE 4-33: SYSTEM CONTROL REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13    | Bit 12 | Bit 11 | Bit 10 | Bit 9     | Bit 8 | Bit 7   | Bit 6                      | Bit 5  | Bit 4      | Bit 3 | Bit 2  | Bit 1   | Bit 0 | All<br>Resets       |
|-----------|------|--------|--------|-----------|--------|--------|--------|-----------|-------|---------|----------------------------|--------|------------|-------|--------|---------|-------|---------------------|
| RCON      | 0740 | TRAPR  | IOPUWR | -         | —      | -      | —      | -         | VREGS | EXTR    | SWR                        | SWDTEN | WDTO       | SLEEP | IDLE   | BOR     | POR   | xxxx(1)             |
| OSCCON    | 0742 | _      | (      | COSC<2:0  | >      | _      | 1      | NOSC<2:0  | >     | CLKLOCK | _                          | LOCK   | _          | CF    | _      | LPOSCEN | OSWEN | <sub>0300</sub> (2) |
| CLKDIV    | 0744 | ROI    |        | DOZE<2:0> | >      | DOZEN  | F      | RCDIV<2:0 | )>    | PLLPOS  | PLLPOST<1:0> — PLLPRE<4:0> |        |            |       |        |         | 3040  |                     |
| PLLFBD    | 0746 | _      | _      | _         | _      | _      | _      | _         |       |         |                            | I      | PLLDIV<8:0 | )>    |        |         |       | 0030                |
| OSCTUN    | 0748 | —      | —      | —         | —      | _      | —      | —         | —     | —       | _                          |        |            | TUN   | N<5:0> |         |       | 0000                |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: RCON register Reset values dependent on type of Reset.

2: OSCCON register Reset values dependent on the FOSC Configuration bits and type of Reset.

#### TABLE 4-34: NVM REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3      | Bit 2 | Bit 1 | Bit 0           | All<br>Resets |
|-----------|------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|------------|-------|-------|-----------------|---------------|
| NVMCON    | 0760 | WR     | WREN   | WRERR  | —      | —      | —      | —     | —     | —     | ERASE | —     | —     | NVMOP<3:0> |       |       | 0000 <b>(1)</b> |               |
| NVMKEY    | 0766 | —      | —      | —      | —      | _      | _      | —     | —     |       |       |       | NVMKE | Y<7:0>     |       |       |                 | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: Reset value shown is for POR only. Value on other Reset states is dependent on the state of memory write or erase operations at the time of Reset.

#### TABLE 4-35: PMD REGISTER MAP

| File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-----------|------|--------|--------|--------|--------|--------|--------|-------|-------|--------|-------|-------|--------|--------|-------|--------|-------|---------------|
| PMD1      | 0770 | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEIMD  | PWMMD | —     | I2C1MD | U2MD  | U1MD  | SPI2MD | SPI1MD | C2MD  | C1MD   | AD1MD | 0000          |
| PMD2      | 0772 | IC8MD  | IC7MD  | IC6MD  | IC5MD  | IC4MD  | IC3MD  | IC2MD | IC1MD | OC8MD  | OC7MD | OC6MD | OC5MD  | OC4MD  | OC3MD | OC2MD  | OC1MD | 0000          |
| PMD3      | 0774 | T9MD   | T8MD   | T7MD   | T6MD   | _      |        |       | _     |        | _     | _     | _      | —      | _     | I2C2MD | AD2MD | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal for PinHigh devices.

| Vector<br>Number | Interrupt<br>Request (IRQ)<br>Number | IVT Address | AIVT Address | Interrupt Source                |
|------------------|--------------------------------------|-------------|--------------|---------------------------------|
| 8                | 0                                    | 0x000014    | 0x000114     | INT0 – External Interrupt 0     |
| 9                | 1                                    | 0x000016    | 0x000116     | IC1 – Input Compare 1           |
| 10               | 2                                    | 0x000018    | 0x000118     | OC1 – Output Compare 1          |
| 11               | 3                                    | 0x00001A    | 0x00011A     | T1 – Timer1                     |
| 12               | 4                                    | 0x00001C    | 0x00011C     | DMA0 – DMA Channel 0            |
| 13               | 5                                    | 0x00001E    | 0x00011E     | IC2 – Input Capture 2           |
| 14               | 6                                    | 0x000020    | 0x000120     | OC2 – Output Compare 2          |
| 15               | 7                                    | 0x000022    | 0x000122     | T2 – Timer2                     |
| 16               | 8                                    | 0x000024    | 0x000124     | T3 – Timer3                     |
| 17               | 9                                    | 0x000026    | 0x000126     | SPI1E – SPI1 Error              |
| 18               | 10                                   | 0x000028    | 0x000128     | SPI1 – SPI1 Transfer Done       |
| 19               | 11                                   | 0x00002A    | 0x00012A     | U1RX – UART1 Receiver           |
| 20               | 12                                   | 0x00002C    | 0x00012C     | U1TX – UART1 Transmitter        |
| 21               | 13                                   | 0x00002E    | 0x00012E     | ADC1 – ADC 1                    |
| 22               | 14                                   | 0x000030    | 0x000130     | DMA1 – DMA Channel 1            |
| 23               | 15                                   | 0x000032    | 0x000132     | Reserved                        |
| 24               | 16                                   | 0x000034    | 0x000134     | SI2C1 – I2C1 Slave Events       |
| 25               | 17                                   | 0x000036    | 0x000136     | MI2C1 – I2C1 Master Events      |
| 26               | 18                                   | 0x000038    | 0x000138     | Reserved                        |
| 27               | 19                                   | 0x00003A    | 0x00013A     | Change Notification Interrupt   |
| 28               | 20                                   | 0x00003C    | 0x00013C     | INT1 – External Interrupt 1     |
| 29               | 21                                   | 0x00003E    | 0x00013E     | ADC2 – ADC 2                    |
| 30               | 22                                   | 0x000040    | 0x000140     | IC7 – Input Capture 7           |
| 31               | 23                                   | 0x000042    | 0x000142     | IC8 – Input Capture 8           |
| 32               | 24                                   | 0x000044    | 0x000144     | DMA2 – DMA Channel 2            |
| 33               | 25                                   | 0x000046    | 0x000146     | OC3 – Output Compare 3          |
| 34               | 26                                   | 0x000048    | 0x000148     | OC4 – Output Compare 4          |
| 35               | 27                                   | 0x00004A    | 0x00014A     | T4 – Timer4                     |
| 36               | 28                                   | 0x00004C    | 0x00014C     | T5 – Timer5                     |
| 37               | 29                                   | 0x00004E    | 0x00014E     | INT2 – External Interrupt 2     |
| 38               | 30                                   | 0x000050    | 0x000150     | U2RX – UART2 Receiver           |
| 39               | 31                                   | 0x000052    | 0x000152     | U2TX – UART2 Transmitter        |
| 40               | 32                                   | 0x000054    | 0x000154     | SPI2E – SPI2 Error              |
| 41               | 33                                   | 0x000056    | 0x000156     | SPI1 – SPI1 Transfer Done       |
| 42               | 34                                   | 0x000058    | 0x000158     | C1RX – ECAN1 Receive Data Ready |
| 43               | 35                                   | 0x00005A    | 0x00015A     | C1 – ECAN1 Event                |
| 44               | 36                                   | 0x00005C    | 0x00015C     | DMA3 – DMA Channel 3            |
| 45               | 37                                   | 0x00005E    | 0x00015E     | IC3 – Input Capture 3           |
| 46               | 38                                   | 0x000060    | 0x000160     | IC4 – Input Capture 4           |
| 47               | 39                                   | 0x000062    | 0x000162     | IC5 – Input Capture 5           |
| 48               | 40                                   | 0x000064    | 0x000164     | IC6 – Input Capture 6           |
| 49               | 41                                   | 0x000066    | 0x000166     | OC5 – Output Compare 5          |
| 50               | 42                                   | 0x000068    | 0x000168     | OC6 – Output Compare 6          |
| 51               | 43                                   | 0x00006A    | 0x00016A     | OC7 – Output Compare 7          |
| 52               | 44                                   | 0x00006C    | 0x00016C     | OC8 – Output Compare 8          |
| 53               | 45                                   | 0x00006E    | 0x00016E     | Reserved                        |

TABLE 7-1:INTERRUPT VECTORS

# FIGURE 16-1: PWM MODULE BLOCK DIAGRAM



#### REGISTER 20-2: UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED)

| bit 5 | <b>ADDEN:</b> Address Character Detect bit (bit 8 of received data = 1)                                                                                                                                                         |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Address Detect mode enabled. If 9-bit mode is not selected, this does not take effect</li> <li>0 = Address Detect mode disabled</li> </ul>                                                                         |
| bit 4 | RIDLE: Receiver Idle bit (read-only)                                                                                                                                                                                            |
|       | <ul><li>1 = Receiver is Idle</li><li>0 = Receiver is active</li></ul>                                                                                                                                                           |
| bit 3 | PERR: Parity Error Status bit (read-only)                                                                                                                                                                                       |
|       | <ul> <li>1 = Parity error has been detected for the current character (character at the top of the receive FIFO)</li> <li>0 = Parity error has not been detected</li> </ul>                                                     |
| bit 2 | FERR: Framing Error Status bit (read-only)                                                                                                                                                                                      |
|       | 1 = Framing error has been detected for the current character (character at the top of the receive FIFO)                                                                                                                        |
|       | 0 = Framing error has not been detected                                                                                                                                                                                         |
| bit 1 | OERR: Receive Buffer Overrun Error Status bit (read/clear only)                                                                                                                                                                 |
|       | <ul> <li>1 = Receive buffer has overflowed</li> <li>0 = Receive buffer has not overflowed. Clearing a previously set OERR bit (1 → 0 transition) will reset<br/>the receiver buffer and the UxRSR to the empty state</li> </ul> |
| bit 0 | URXDA: Receive Buffer Data Available bit (read-only)                                                                                                                                                                            |
|       | <ul> <li>1 = Receive buffer has data, at least one more character can be read</li> <li>0 = Receive buffer is empty</li> </ul>                                                                                                   |

**Note 1:** Refer to **Section 17. "UART"** (DS70188) in the *"dsPIC33F Family Reference Manual"* for information on enabling the UART module for transmit operation.

# FIGURE 21-1: ECAN™ MODULE BLOCK DIAGRAM



# 21.3 Modes of Operation

The CAN module can operate in one of several operation modes selected by the user. These modes include:

- Initialization Mode
- Disable Mode
- Normal Operation Mode
- Listen Only Mode
- Listen All Messages Mode
- Loopback Mode

Modes are requested by setting the REQOP<2:0> bits (CiCTRL1<10:8>). Entry into a mode is Acknowledged by monitoring the OPMODE<2:0> bits (CiCTRL1<7:5>). The module will not change the mode and the OPMODE bits until a change in mode is acceptable, generally during bus Idle time, which is defined as at least 11 consecutive recessive bits.

# 21.3.1 INITIALIZATION MODE

In the Initialization mode, the module will not transmit or receive. The error counters are cleared and the interrupt flags remain unchanged. The programmer will have access to Configuration registers that are access restricted in other modes. The module will protect the user from accidentally violating the CAN protocol through programming errors. All registers which control the configuration of the module can not be modified while the module is on-line. The CAN module will not be allowed to enter the Configuration mode while a transmission is taking place. The Configuration mode serves as a lock to protect the following registers:

- All Module Control Registers
- Baud Rate and Interrupt Configuration Registers
- Bus Timing Registers
- Identifier Acceptance Filter Registers
- Identifier Acceptance Mask Registers

# 21.3.2 DISABLE MODE

In Disable mode, the module will not transmit or receive. The module has the ability to set the WAKIF bit due to bus activity, however, any pending interrupts will remain and the error counters will retain their value.

If the REQOP<2:0> bits (CiCTRL1<10:8>) = 001, the module will enter the Module Disable mode. If the module is active, the module will wait for 11 recessive bits on the CAN bus, detect that condition as an Idle bus, then accept the module disable command. When the OPMODE<2:0> bits (CiCTRL1<7:5>) = 001, that indicates whether the module successfully went into Module Disable mode. The I/O pins will revert to normal I/O function when the module is in the Module Disable mode.

The module can be programmed to apply a low-pass filter function to the CiRX input line while the module or the CPU is in Sleep mode. The WAKFIL bit (CiCFG2<14>) enables or disables the filter.

Note: Typically, if the CAN module is allowed to transmit in a particular mode of operation and a transmission is requested immediately after the CAN module has been placed in that mode of operation, the module waits for 11 consecutive recessive bits on the bus before starting transmission. If the user switches to Disable mode within this 11-bit period, then this transmission is aborted and the corresponding TXABT bit is set and TXREQ bit is cleared.

### 21.3.3 NORMAL OPERATION MODE

Normal Operation mode is selected when REQOP<2:0> = 000. In this mode, the module is activated and the I/O pins will assume the CAN bus functions. The module will transmit and receive CAN bus messages via the CiTX and CiRX pins.

### 21.3.4 LISTEN ONLY MODE

If the Listen Only mode is activated, the module on the CAN bus is passive. The transmitter buffers revert to the port I/O function. The receive pins remain inputs. For the receiver, no error flags or Acknowledge signals are sent. The error counters are deactivated in this state. The Listen Only mode can be used for detecting the baud rate on the CAN bus. To use this, it is necessary that there are at least two further nodes that communicate with each other.

### 21.3.5 LISTEN ALL MESSAGES MODE

The module can be set to ignore all errors and receive any message. The Listen All Messages mode is activated by setting REQOP<2:0> = '111'. In this mode, the data which is in the message assembly buffer, until the time an error occurred, is copied in the receive buffer and can be read via the CPU interface.

### 21.3.6 LOOPBACK MODE

If the Loopback mode is activated, the module will connect the internal transmit signal to the internal receive signal at the module boundary. The transmit and receive pins revert to their port I/O function.

### REGISTER 21-7: CIINTE: ECAN™ INTERRUPT ENABLE REGISTER

| U-0             | U-0            | U-0              | U-0            | U-0              | U-0              | U-0             | U-0   |
|-----------------|----------------|------------------|----------------|------------------|------------------|-----------------|-------|
| —               | —              | —                | —              | —                | —                | —               | —     |
| bit 15          |                |                  |                |                  |                  |                 | bit 8 |
|                 |                |                  |                |                  |                  |                 |       |
| R/W-0           | R/W-0          | R/W-0            | U-0            | R/W-0            | R/W-0            | R/W-0           | R/W-0 |
| IVRIE           | WAKIE          | ERRIE            | —              | FIFOIE           | RBOVIE           | RBIE            | TBIE  |
| bit 7           | •              |                  |                | •                | •                | •               | bit 0 |
|                 |                |                  |                |                  |                  |                 |       |
| Legend:         |                |                  |                |                  |                  |                 |       |
| R = Readable    | bit            | W = Writable     | bit            | U = Unimpler     | mented bit, read | as '0'          |       |
| -n = Value at F | POR            | '1' = Bit is set |                | '0' = Bit is cle | eared            | x = Bit is unkr | nown  |
|                 |                |                  |                |                  |                  |                 |       |
| bit 15-8        | Unimplemen     | ted: Read as 'o  | כ'             |                  |                  |                 |       |
| bit 7           | IVRIE: Invalid | I Message Rec    | eived Interrup | t Enable bit     |                  |                 |       |

- bit 7IVRIE: Invalid Message Received Interrupt Enable bitbit 6WAKIE: Bus Wake-up Activity Interrupt Flag bitbit 5ERRIE: Error Interrupt Enable bitbit 4Unimplemented: Read as '0'bit 3FIFOIE: FIFO Almost Full Interrupt Enable bitbit 2RBOVIE: RX Buffer Overflow Interrupt Enable bitbit 1RBIE: RX Buffer Interrupt Enable bit
- bit 0 **TBIE:** TX Buffer Interrupt Enable bit

| U-0          | U-0                          | U-0                                                       | U-0            | U-0              | R/W-0            | R/W-0            | R/W-0        |  |  |  |  |  |  |
|--------------|------------------------------|-----------------------------------------------------------|----------------|------------------|------------------|------------------|--------------|--|--|--|--|--|--|
| _            | —                            | —                                                         |                | —                | CH123I           | NB<1:0>          | CH123SB      |  |  |  |  |  |  |
| bit 15       |                              |                                                           |                |                  |                  |                  | bit 8        |  |  |  |  |  |  |
|              |                              |                                                           |                |                  |                  |                  |              |  |  |  |  |  |  |
| U-0          | U-0                          | U-0                                                       | U-0            | U-0              | R/W-0            | R/W-0            | R/W-0        |  |  |  |  |  |  |
|              |                              |                                                           |                |                  | CH123            | NA<1:0>          | CH123SA      |  |  |  |  |  |  |
| bit 7        |                              |                                                           |                |                  |                  |                  | bit 0        |  |  |  |  |  |  |
|              |                              |                                                           |                |                  |                  |                  |              |  |  |  |  |  |  |
| Legend:      |                              |                                                           |                |                  |                  |                  |              |  |  |  |  |  |  |
| R = Readab   | ole bit                      | W = Writable I                                            | oit            | U = Unimple      | emented bit, rea | d as '0'         |              |  |  |  |  |  |  |
| -n = Value a | It POR                       | '1' = Bit is set                                          |                | '0' = Bit is cl  | eared            | x = Bit is unk   | known        |  |  |  |  |  |  |
|              |                              |                                                           |                |                  |                  |                  |              |  |  |  |  |  |  |
| bit 15-11    | Unimplement                  | ted: Read as 'o                                           | )'             |                  |                  |                  |              |  |  |  |  |  |  |
| bit 10-9     | CH123NB<1:                   | 0>: Channel 1,                                            | 2, 3 Negative  | e Input Select f | or Sample B bit  | S                |              |  |  |  |  |  |  |
|              | When AD12B                   | i = 1, CHxNB i                                            | s: U-0, Unim   | plemented, R     | ead as '0'       |                  |              |  |  |  |  |  |  |
|              | 11 = CH1 neg                 | jative input is A                                         | N9, CH2 neg    | ative input is A | NTU, CH3 nega    | ative input is A | N11<br>IS    |  |  |  |  |  |  |
|              | 0x = CH1, CH                 | I2, CH3 negativ                                           | /e input is VR | EF-              | in, cho nega     |                  | 10           |  |  |  |  |  |  |
| bit 8        | CH123SB: Ch                  | nannel 1, 2, 3 F                                          | ositive Input  | Select for Sam   | ple B bit        |                  |              |  |  |  |  |  |  |
|              | When AD12B                   | = 1, CHxSB is                                             | s: U-0, Unim   | plemented, Re    | ead as '0'       |                  |              |  |  |  |  |  |  |
|              | 1 = CH1 posit                | ive input is AN                                           | 3, CH2 positiv | ve input is AN4  | , CH3 positive i | nput is AN5      |              |  |  |  |  |  |  |
|              | 0 = CH1 posit                | ive input is AN                                           | 0, CH2 positiv | ve input is AN1  | , CH3 positive i | nput is AN2      |              |  |  |  |  |  |  |
| bit 7-3      | Unimplement                  | ted: Read as 'o                                           | )'             |                  |                  |                  |              |  |  |  |  |  |  |
| bit 2-1      | CH123NA<1:                   | 0>: Channel 1,                                            | 2, 3 Negative  | e Input Select f | or Sample A bit  | S                |              |  |  |  |  |  |  |
|              | When AD12B                   | b = 1, CHXNA is                                           | s: U-0, Unim   | plemented, Re    |                  | ativo input io A | N144         |  |  |  |  |  |  |
|              | 11 = CH1 neg<br>10 = CH1 neg | ative input is A                                          | N9, CH2 neg    | ative input is A | NTU, CH3 nega    | ive input is A   | IN I I<br>18 |  |  |  |  |  |  |
|              | 0x = CH1, CH                 | I2, CH3 negativ                                           | /e input is VR | EF-              | arr, ene nega    |                  |              |  |  |  |  |  |  |
| bit 0        | <b>CH123SA</b> : Ch          | nannel 1, 2, 3 F                                          | ositive Input  | Select for Sam   | ple A bit        |                  |              |  |  |  |  |  |  |
|              | When AD12B                   | When AD12B = 1, CHxSA is: U-0, Unimplemented, Read as '0' |                |                  |                  |                  |              |  |  |  |  |  |  |
|              | 1 = CH1 posit                | ive input is AN                                           | 3, CH2 positiv | ve input is AN4  | , CH3 positive i | nput is AN5      |              |  |  |  |  |  |  |
|              | 0 = CH1 posit                | ive input is AN                                           | 0, CH2 positiv | ve input is AN1  | , CH3 positive i | nput is AN2      |              |  |  |  |  |  |  |

#### REGISTER 22-5: ADxCHS123: ADCx INPUT CHANNEL 1, 2, 3 SELECT REGISTER

#### **REGISTER 22-9:** AD1PCFGH: ADC1 PORT CONFIGURATION REGISTER HIGH<sup>(1,2,3)</sup>

| R/W-0  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| PCFG31 | PCFG30 | PCFG29 | PCFG28 | PCFG27 | PCFG26 | PCFG25 | PCFG24 |
| bit 15 |        |        |        |        |        |        | bit 8  |
|        |        |        |        |        |        |        |        |
|        |        |        |        |        |        |        |        |

| bit 7  |        |        |        |        |        |        | bit 0  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| PCFG23 | PCFG22 | PCFG21 | PCFG20 | PCFG19 | PCFG18 | PCFG17 | PCFG16 |
| R/W-0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-0

PCFG<31:16>: ADC Port Configuration Control bits

1 = Port pin in Digital mode, port read input enabled, ADC input multiplexer connected to AVss

- 0 = Port pin in Analog mode, port read input disabled, ADC samples pin voltage
- **Note 1:** On devices without 32 analog inputs, all PCFG bits are R/W by user. However, PCFG bits are ignored on ports without a corresponding input on device.
  - 2: ADC2 only supports analog inputs AN0-AN15; therefore, no ADC2 port Configuration register exists.
  - **3:** PCFGx = ANx, where x = 16 through 31.

# **REGISTER 22-10:** ADxPCFGL: ADCx PORT CONFIGURATION REGISTER LOW<sup>(1,2,3)</sup>

| R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0 | R/W-0 |
|--------|--------|--------|--------|--------|--------|-------|-------|
| PCFG15 | PCFG14 | PCFG13 | PCFG12 | PCFG11 | PCFG10 | PCFG9 | PCFG8 |
| bit 15 |        |        |        |        |        |       | bit 8 |
|        |        |        |        |        |        |       |       |
| R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0  | R/W-0 | R/W-0 |
| PCFG7  | PCFG6  | PCFG5  | PCFG4  | PCFG3  | PCFG2  | PCFG1 | PCFG0 |
| bit 7  |        |        |        |        |        |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-0 **PCFG<15:0>:** ADC Port Configuration Control bits

1 = Port pin in Digital mode, port read input enabled, ADC input multiplexer connected to AVss

0 = Port pin in Analog mode, port read input disabled, ADC samples pin voltage

- **Note 1:** On devices without 16 analog inputs, all PCFG bits are R/W by user. However, PCFG bits are ignored on ports without a corresponding input on device.
  - **2:** On devices with two analog-to-digital modules, both AD1PCFGL and AD2PCFGL will affect the configuration of port pins multiplexed with AN0-AN15.
  - **3**: PCFGx = ANx, where x = 0 through 15.

# 24.0 INSTRUCTION SET SUMMARY

Note: This data sheet summarizes the features of the dsPIC33FJXXXMCX06/X08/X10 family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the related section in the "dsPIC33F Family Reference Manual", which is available from the Microchip web site (www.microchip.com).

The dsPIC33F instruction set is identical to that of the dsPIC30F.

Most instructions are a single program memory word (24 bits). Only three instructions require two program memory locations.

Each single-word instruction is a 24-bit word, divided into an 8-bit opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction.

The instruction set is highly orthogonal and is grouped into five basic categories:

- Word or byte-oriented operations
- · Bit-oriented operations
- Literal operations
- · DSP operations
- · Control operations

Table 24-1 shows the general symbols used in describing the instructions.

The dsPIC33F instruction set summary in Table 24-2 lists all the instructions, along with the status flags affected by each instruction.

Most word or byte-oriented W register instructions (including barrel shift instructions) have three operands:

- The first source operand which is typically a register 'Wb' without any address modifier
- The second source operand which is typically a register 'Ws' with or without an address modifier
- The destination of the result which is typically a register 'Wd' with or without an address modifier

However, word or byte-oriented file register instructions have two operands:

- The file register specified by the value 'f'
- The destination, which could either be the file register 'f' or the W0 register, which is denoted as 'WREG'

Most bit-oriented instructions (including simple rotate/shift instructions) have two operands:

- The W register (with or without an address modifier) or file register (specified by the value of 'Ws' or 'f')
- The bit in the W register or file register (specified by a literal value or indirectly by the contents of register 'Wb')

The literal instructions that involve data movement may use some of the following operands:

- A literal value to be loaded into a W register or file register (specified by the value of 'k')
- The W register or file register where the literal value is to be loaded (specified by 'Wb' or 'f')

However, literal instructions that involve arithmetic or logical operations use some of the following operands:

- The first source operand which is a register 'Wb' without any address modifier
- The second source operand which is a literal value
- The destination of the result (only if not the same as the first source operand) which is typically a register 'Wd' with or without an address modifier

The  ${\tt MAC}$  class of DSP instructions may use some of the following operands:

- The accumulator (A or B) to be used (required operand)
- The W registers to be used as the two operands
- · The X and Y address space prefetch operations
- · The X and Y address space prefetch destinations
- · The accumulator write back destination

The other DSP instructions do not involve any multiplication and may include:

- The accumulator to be used (required)
- The source or destination operand (designated as Wso or Wdo, respectively) with or without an address modifier
- The amount of shift specified by a W register 'Wn' or a literal value

The control instructions may use some of the following operands:

- · A program memory address
- The mode of the table read and table write instructions

| DC CHARACTERISTICS |           | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial |      |                    |      |       |                                                   |
|--------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|-------|---------------------------------------------------|
| Param<br>No.       | Symbol    | Characteristic                                                                                                                                    | Min  | Typ <sup>(1)</sup> | Max  | Units | Conditions                                        |
| Operati            | ng Voltag | 6                                                                                                                                                 |      |                    |      |       |                                                   |
| DC10               | Supply V  | /oltage                                                                                                                                           |      |                    |      |       |                                                   |
|                    | Vdd       |                                                                                                                                                   | 3.0  | —                  | 3.6  | V     | —                                                 |
| DC12               | Vdr       | RAM Data Retention Voltage <sup>(2)</sup>                                                                                                         | 1.8  | —                  | _    | V     | —                                                 |
| DC16               | VPOR      | <b>V</b> DD <b>Start Voltage<sup>(4)</sup></b><br>to ensure internal<br>Power-on Reset signal                                                     | _    | _                  | Vss  | V     | _                                                 |
| DC17               | Svdd      | VDD <b>Rise Rate</b><br>to ensure internal<br>Power-on Reset signal                                                                               | 0.03 | _                  | _    | V/ms  | 0-3.0V in 0.1s                                    |
| DC18               | VCORE     | VDD Core <sup>(3)</sup><br>Internal regulator voltage                                                                                             | 2.25 |                    | 2.75 | V     | Voltage is dependent on load, temperature and VDD |

#### TABLE 26-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

2: This is the limit to which VDD can be lowered without losing RAM data.

3: These parameters are characterized but not tested in manufacturing.

4: VDD voltage must remain at Vss for a minimum of 200 µs to ensure POR.



| IABLE 2            | ABLE 26-16: EXTERNAL CLOCK TIMING REQUIREMENTS |                                                                                                                                                 |                |                    |                 |                   |                  |  |
|--------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|-----------------|-------------------|------------------|--|
| AC CHARACTERISTICS |                                                | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |                |                    |                 |                   |                  |  |
| Param<br>No.       | Sym<br>bol                                     | Characteristic                                                                                                                                  | Min            | Typ <sup>(1)</sup> | Max             | Units             | Conditions       |  |
| OS10               | FIN                                            | External CLKI Frequency<br>(External clocks allowed only<br>in EC and ECPLL modes)                                                              | DC             |                    | 40              | MHz               | EC               |  |
|                    |                                                | Oscillator Crystal Frequency                                                                                                                    | 3.5<br>10<br>— |                    | 10<br>40<br>33  | MHz<br>MHz<br>kHz | XT<br>HS<br>SOSC |  |
| OS20               | Tosc                                           | Tosc = 1/Fosc                                                                                                                                   | 12.5           | _                  | DC              | ns                |                  |  |
| OS25               | TCY                                            | Instruction Cycle Time <sup>(2)</sup>                                                                                                           | 25             |                    | DC              | ns                |                  |  |
| OS30               | TosL,<br>TosH                                  | External Clock in (OSC1)<br>High or Low Time                                                                                                    | 0.375 x Tosc   |                    | 0.625 x<br>Tosc | ns                | EC               |  |
| OS31               | TosR,<br>TosF                                  | External Clock in (OSC1)<br>Rise or Fall Time                                                                                                   | _              |                    | 20              | ns                | EC               |  |

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

CLKO Rise Time<sup>(3)</sup>

CLKO Fall Time<sup>(3)</sup>

External Oscillator

Transconductance<sup>(4)</sup>

OS40

OS41

**OS42** 

TckR

TckF

Gм

2: Instruction cycle period (TCY) equals two times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.

\_\_\_\_

14

5.2

5.2

16

18

ns

ns

mA/V

VDD = 3.3V

TA = +25°C

- 3: Measurements are taken in EC mode. The CLKO signal is measured on the OSC2 pin.
- 4: Data for this parameter is Preliminary. This parameter is characterized, but not tested in manufacturing.







| TABLE 26-43: | ADC CONVERSION ( | 10-BIT MODE | TIMING REQUIREMENTS |
|--------------|------------------|-------------|---------------------|
|              | •                |             |                     |

| AC CHARACTERISTICS |                 | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ |          |                    |         |       |                                                           |
|--------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|---------|-------|-----------------------------------------------------------|
| Param<br>No.       | Symbol          | Characteristic                                                                                                                   | Min.     | Typ <sup>(1)</sup> | Max.    | Units | Conditions                                                |
|                    |                 | Cloc                                                                                                                             | k Parame | ters               |         |       |                                                           |
| AD50b              | TAD             | ADC Clock Period                                                                                                                 | 76       | —                  |         | ns    | —                                                         |
| AD51b              | tRC             | ADC Internal RC Oscillator Period                                                                                                | —        | 250                |         | ns    | —                                                         |
|                    | Conversion Rate |                                                                                                                                  |          |                    |         |       |                                                           |
| AD55b              | tCONV           | Conversion Time                                                                                                                  | —        | 12 Tad             |         | _     | —                                                         |
| AD56b              | FCNV            | Throughput Rate                                                                                                                  | _        | —                  | 1.1     | Msps  | —                                                         |
| AD57b              | TSAMP           | Sample Time                                                                                                                      | 2 Tad    | —                  |         |       | —                                                         |
|                    |                 | Timin                                                                                                                            | g Paramo | eters              |         |       |                                                           |
| AD60b              | tPCS            | Conversion Start from Sample<br>Trigger <sup>(2)</sup>                                                                           | 2.0 Tad  | _                  | 3.0 Tad |       | Auto-Convert Trigger<br>(SSRC<2:0> = 111) not<br>selected |
| AD61b              | tpss            | Sample Start from Setting<br>Sample (SAMP) bit <sup>(2)</sup>                                                                    | 2.0 Tad  | —                  | 3.0 Tad | —     | _                                                         |
| AD62b              | tcss            | Conversion Completion to<br>Sample Start (ASAM = $1$ ) <sup>(2)</sup>                                                            | —        | 0.5 TAD            | _       |       | _                                                         |
| AD63b              | tdpu            | Time to Stabilize Analog Stage<br>from ADC Off to ADC On <sup>(2,3)</sup>                                                        | —        | _                  | 20      | μs    | —                                                         |

Note 1: These parameters are characterized but not tested in manufacturing.

**2:** Because the sample caps will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures.

**3:** tDPU is the time required for the ADC module to stabilize when it is turned on (AD1CON1<ADON> = 1). During this time, the ADC result is indeterminate.

# 100-Lead Plastic Thin Quad Flatpack (PT) – 12x12x1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-100B

#### 100-Lead Plastic Thin Quad Flatpack (PF) – 14x14x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                           | MILLIM | ETERS |          |      |
|---------------------------|--------|-------|----------|------|
| Dimension                 | MIN    | NOM   | MAX      |      |
| Contact Pitch             | E      |       | 0.50 BSC |      |
| Contact Pad Spacing       | C1     |       | 15.40    |      |
| Contact Pad Spacing       | C2     |       | 15.40    |      |
| Contact Pad Width (X100)  | X1     |       |          | 0.30 |
| Contact Pad Length (X100) | Y1     |       |          | 1.50 |
| Distance Between Pads     | G      | 0.20  |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2110A

| Section Name                                                       | Update Description                                                                                                                                                              |
|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 21.0 "Enhanced CAN<br>(ECAN™) Module"                      | Changed bit 11 in the ECAN Control Register 1 (CiCTRL1) to Reserved (see Register 21-1).                                                                                        |
|                                                                    | Added the ECAN Filter 15-8 Mask Selection (CiFMSKSEL2) register (see Register 21-19).                                                                                           |
| Section 22.0 "10-Bit/12-Bit Analog-to-<br>Digital Converter (ADC)" | Replaced the ADC Module Block Diagram (see Figure 22-1) and removed Figure 21-2.                                                                                                |
| Section 23.0 "Special Features"                                    | Added Note 2 to the Device Configuration Register Map (see Table 23-1).                                                                                                         |
| Section 26.0 "Electrical<br>Characteristics"                       | Updated Typical values for Thermal Packaging Characteristics (see Table 26-3).                                                                                                  |
|                                                                    | Updated Min and Max values for parameter DC12 (RAM Data Retention Voltage) and added Note 4 (see Table 26-4).                                                                   |
|                                                                    | Updated Power-Down Current Max values for parameters DC60b and DC60c (see Table 26-7).                                                                                          |
|                                                                    | Updated Characteristics for I/O Pin Input Specifications (see Table 26-9).                                                                                                      |
|                                                                    | Updated Program Memory values for parameters 136, 137 and 138<br>(renamed to 136a, 137a and 138a), added parameters 136b, 137b and<br>138b, and added Note 2 (see Table 26-12). |
|                                                                    | Added parameter OS42 (GM) to the External Clock Timing Requirements (see Table 26-16).                                                                                          |
|                                                                    | Updated Watchdog Timer Time-out Period parameter SY20 (see Table 26-21).                                                                                                        |

#### TABLE A-2: MAJOR SECTION UPDATES (CONTINUED)